/external/aac/libFDK/src/arm/ |
D | dct_arm.cpp | 123 RSB r9, r9, #0 // accuX =-accu2*val_tw.l in dct_IV_func1() 133 RSB r9, r9, #0 // accuX =-accu4*val_tw.h in dct_IV_func1() 149 RSB r9, r9, #0 // accuX =-accu2*val_tw.l in dct_IV_func1() 159 RSB r9, r9, #0 // accuX =-accu4*val_tw.h in dct_IV_func1() 210 RSB accuX, accuX, #0 in dct_IV_func2() 220 RSB accuX, accuX, #0 in dct_IV_func2() 235 RSB accuX, accuX, #0 in dct_IV_func2() 245 RSB accuX, accuX, #0 in dct_IV_func2() 297 RSB r5, r5, #0 // accu2 = -accu2 in dst_IV_func1() 300 RSB r9, r9, #0 // accuX = -(-accu2)*val_tw.l in dst_IV_func1() [all …]
|
/external/tremolo/Tremolo/ |
D | bitwiseARM.s | 54 RSB r14,r12,#32 @ r14= 32-bitsLeftInWord 59 RSB r14,r14,#32 @ r14= 32-bitsLeftInWord 62 RSB r14,r14,r14,LSL r1 72 RSB r14,r12,#32 @ r14= 32-bitsLeftInWord 83 RSB r11,r11,r11,LSL r5 @ r11= mask 114 RSB r14,r14,r14,LSL r1 123 RSB r14,r14,r14,LSL r1 154 RSB r10,r10,#0 @ r10= bits to skip 195 RSB r10,r10,#32 @ r10= bits left in word 227 RSB r3,r3,#32 @ r3 = BitsInWord [all …]
|
D | mdctLARM.s | 126 RSB r12,r12,#0 127 RSB r5, r5, #0 128 RSB r6, r6, #0 129 RSB r7, r7, #0 166 RSB r5, r5, #0 328 RSB r6, r6, #0 348 RSB r6, r6, #0 382 RSB r8, r8, #0 @ r8 = -ro0 393 RSB r6, r6, #0 @ r6 = -ri0 488 RSB r11,r11,#0 [all …]
|
D | mdctARM.s | 126 RSB r12,r12,#0 127 RSB r5, r5, #0 128 RSB r6, r6, #0 129 RSB r7, r7, #0 166 RSB r5, r5, #0 328 RSB r6, r6, #0 352 RSB r6, r6, #0 385 RSB r8,r8,#0 @ r8 = -ro0 402 RSB r6,r6,#0 @ r6 = -ri0 501 RSB r11,r11,#0 [all …]
|
D | dpen.s | 95 RSB r1, r4, #0 @ r1 = i-read = 0-read 119 RSB r1, r4, #0 @ r1 = i = -read 151 RSB r1, r4, #0 @ r1 = i-read = 0-read 176 RSB r1, r4, #0 @ r1 = i = -read 210 RSB r1, r4, #0 @ r1 = i-read = 0-read 293 RSB r0, r0, r0, LSL r2 @ r0 = mask = (1<<s->q_bits)-1 322 RSB r0, r0, r0, LSL r1 @ r8 = mask = (1<<s->q_pack)-1
|
/external/sonivox/arm-hybrid-22k/lib_src/ |
D | ARM-E_filter_gnu.s | 79 RSB b1, b1, #0 @ b1 = -b1 80 RSB b2, b2, #0 @ b2 = -b2
|
/external/sonivox/arm-wt-22k/lib_src/ |
D | ARM-E_filter_gnu.s | 79 RSB b1, b1, #0 @ b1 = -b1 80 RSB b2, b2, #0 @ b2 = -b2
|
/external/webkit/Source/JavaScriptCore/assembler/ |
D | ARMAssembler.h | 128 RSB = (0x3 << 21), enumerator 313 emitInst(static_cast<ARMWord>(cc) | RSB, rd, rn, op2); 318 emitInst(static_cast<ARMWord>(cc) | RSB | SET_CC, rd, rn, op2);
|
/external/v8/src/arm/ |
D | constants-arm.h | 194 RSB = 3 << 21, // Reverse Subtract. enumerator
|
D | disasm-arm.cc | 839 case RSB: { in DecodeType01()
|
D | simulator-arm.cc | 2307 case RSB: { in DecodeType01()
|
D | assembler-arm.cc | 1094 addrmod1(cond | RSB | s, src1, dst, src2); in rsb()
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | thumb1.txt | 363 # RSB
|
D | thumb2.txt | 1447 # RSB (immediate) 1459 # RSB (register)
|
D | basic-arm-instructions.txt | 1188 # RSB
|
/external/llvm/test/MC/ARM/ |
D | basic-thumb-instructions.s | 465 @ RSB
|
D | thumb2-narrow-dp.ll | 633 // RSB - only two register version available
|
D | basic-thumb2-instructions.s | 1827 @ RSB (immediate) 1849 @ RSB (register)
|
D | basic-arm-instructions.s | 1530 @ RSB
|
/external/llvm/lib/Target/ARM/ |
D | ARMScheduleA9.td | 2299 def :ItinRW<[A9WriteAsi, ReadDefault, A9ReadA], [IIC_iALUsir]>; // RSB
|
D | ARMInstrThumb2.td | 1916 // RSB 4155 // Alias for RSB without the ".w" optional width specifier, and with optional
|
D | ARMInstrInfo.td | 3137 defm RSB : AsI1_rbin_irs<0b0011, "rsb",
|
/external/valgrind/main/none/tests/arm/ |
D | v6intThumb.stdout.exp | 1304 (T3) RSB{S}.W Rd, Rn, #constT [allegedly] 4642 RSB{S}.W Rd, Rn, Rm, {shift}
|