Home
last modified time | relevance | path

Searched refs:MRM7m (Results 1 – 14 of 14) sorted by relevance

/external/llvm/utils/TableGen/
DX86RecognizableInstr.cpp65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, enumerator
153 (form >= X86Local::MRM0m && form <= X86Local::MRM7m)) in needsModRMForDecode()
843 case X86Local::MRM7m: in emitInstructionSpecifier()
941 case X86Local::MRM7m: in emitDecodePath()
984 case X86Local::MRM7m: in emitDecodePath()
1065 case X86Local::MRM7m: in emitDecodePath()
/external/llvm/lib/Target/X86/MCTargetDesc/
DX86BaseInfo.h269 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7 enumerator
635 case X86II::MRM6m: case X86II::MRM7m: { in getMemoryOperandNo()
DX86MCCodeEmitter.cpp781 case X86II::MRM6m: case X86II::MRM7m: { in EmitVEXOpcodePrefix()
1006 case X86II::MRM6m: case X86II::MRM7m: in DetermineREXPrefix()
1355 case X86II::MRM6m: case X86II::MRM7m: in EncodeInstruction()
/external/llvm/lib/Target/X86/
DX86InstrShiftRotate.td285 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
289 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
293 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
297 def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
302 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
306 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
311 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
315 def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
321 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
325 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
[all …]
DX86InstrVMX.td44 def VMPTRSTm : I<0xC7, MRM7m, (outs i64mem:$vmcs), (ins),
DX86InstrFPStack.td218 defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
295 def FNSTSWm : FPI<0xDD, MRM7m, (outs f32mem:$dst), (ins), "fnstsw\t$dst">;
448 def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst",
458 def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst",
584 def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
DX86CodeEmitter.cpp222 case X86II::MRM6m: case X86II::MRM7m: in determineREX()
1004 case X86II::MRM6m: case X86II::MRM7m: { in emitVEXOpcodePrefix()
1390 case X86II::MRM6m: case X86II::MRM7m: { in emitInstruction()
DX86InstrArithmetic.td351 def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
355 def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
359 def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
363 def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
1212 defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
DX86InstrSystem.td233 def INVLPG : I<0x01, MRM7m, (outs), (ins i8mem:$addr), "invlpg\t$addr",
DX86InstrInfo.td1308 def BTC16mi8 : Ii8<0xBA, MRM7m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
1311 def BTC32mi8 : Ii8<0xBA, MRM7m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
1313 def BTC64mi8 : RIi8<0xBA, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
DX86InstrFormats.td30 def MRM6m : Format<30>; def MRM7m : Format<31>;
DX86InstrSSE.td3513 def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
/external/llvm/test/TableGen/
DTargetInstrInfo.td57 def MRM6m : Format<30>; def MRM7m : Format<31>;
/external/llvm/docs/
DWritingAnLLVMBackend.rst1767 case X86II::MRM6m: case X86II::MRM7m: // to hold extended opcode data