Home
last modified time | relevance | path

Searched refs:is64BitVector (Results 1 – 8 of 8) sorted by relevance

/external/llvm/include/llvm/CodeGen/
DValueTypes.h130 bool is64BitVector() const { in is64BitVector() function
131 return isSimple() ? V.is64BitVector() : isExtended64BitVector(); in is64BitVector()
DMachineValueType.h216 bool is64BitVector() const { in is64BitVector() function
/external/llvm/lib/Target/ARM/
DARMISelDAGToDAG.cpp275 SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
1652 bool is64BitVector) { in GetVLDSTAlign() argument
1654 if (!is64BitVector && NumVecs < 3) in GetVLDSTAlign()
1786 bool is64BitVector = VT.is64BitVector(); in SelectVLD() local
1787 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); in SelectVLD()
1814 if (!is64BitVector) in SelectVLD()
1830 if (is64BitVector || NumVecs <= 2) { in SelectVLD()
1831 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : in SelectVLD()
1895 unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0); in SelectVLD()
1923 bool is64BitVector = VT.is64BitVector(); in SelectVST() local
[all …]
DARMISelLowering.cpp4182 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8; in getCTPOP16BitCounts()
4205 if (VT.is64BitVector()) { in lowerCTPOP16BitElements()
4239 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16; in lowerCTPOP32BitElements()
4247 if (VT.is64BitVector()) { in lowerCTPOP32BitElements()
4853 if (VT.is64BitVector() && EltSz == 32) in isVUZPMask()
4880 if (VT.is64BitVector() && EltSz == 32) in isVUZP_v_undef_Mask()
4902 if (VT.is64BitVector() && EltSz == 32) in isVZIPMask()
4927 if (VT.is64BitVector() && EltSz == 32) in isVZIP_v_undef_Mask()
5329 (VT.is128BitVector() || VT.is64BitVector())) { in isShuffleMaskLegal()
5930 assert(Op0.getValueType().is64BitVector() && in LowerMUL()
[all …]
/external/llvm/lib/Target/AArch64/
DAArch64CallingConvention.h98 else if (LocVT.SimpleTy == MVT::f64 || LocVT.is64BitVector()) in CC_AArch64_Custom_Block()
DAArch64ISelLowering.cpp1900 assert(Op0.getValueType().is64BitVector() && in LowerMUL()
1901 Op1.getValueType().is64BitVector() && in LowerMUL()
2130 else if (RegVT == MVT::f64 || RegVT.is64BitVector()) in LowerFormalArguments()
6158 (VT.is128BitVector() || VT.is64BitVector())) { in isShuffleMaskLegal()
7468 if (!NarrowTy.is64BitVector()) in tryExtendDUPToExtractHigh()
7689 assert(LHS.getValueType().is64BitVector() && in tryCombineLongOpWithDup()
7690 RHS.getValueType().is64BitVector() && in tryCombineLongOpWithDup()
DAArch64FastISel.cpp2860 else if ((VT >= MVT::f16 && VT <= MVT::f64) || VT.is64BitVector() || in fastLowerArguments()
2904 } else if ((VT == MVT::f64) || VT.is64BitVector()) { in fastLowerArguments()
DAArch64ISelDAGToDAG.cpp1023 } else if (VT == MVT::f64 || VT.is64BitVector()) { in SelectIndexedLoad()