Home
last modified time | relevance | path

Searched refs:SXTH (Results 1 – 25 of 30) sorted by relevance

12

/external/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h46 SXTH, enumerator
65 case AArch64_AM::SXTH: return "sxth"; in getShiftExtendName()
132 case 5: return AArch64_AM::SXTH; in getExtendType()
159 case AArch64_AM::SXTH: return 5; break; in getExtendEncoding()
/external/llvm/test/MC/Disassembler/ARM/
Dthumb1.txt503 # SXTB/SXTH
Dthumb2.txt2193 # SXTH
2247 # SXTH
Dbasic-arm-instructions.txt2121 # SXTH
/external/v8/test/cctest/
Dtest-disasm-arm64.cc156 COMPARE(Mov(w14, Operand(w15, SXTH, 2)), "sbfiz w14, w15, #2, #16"); in TEST_()
396 COMPARE(adds(w21, w22, Operand(w23, SXTH, 2)), "adds w21, w22, w23, sxth #2"); in TEST_()
400 COMPARE(cmn(x2, Operand(x3, SXTH, 4)), "cmn x2, w3, sxth #4"); in TEST_()
422 COMPARE(subs(w21, w22, Operand(w23, SXTH, 2)), "subs w21, w22, w23, sxth #2"); in TEST_()
Dtest-assembler-arm64.cc310 __ Mvn(x13, Operand(x2, SXTH, 3)); in TEST()
383 __ Mov(x26, Operand(x13, SXTH, 3)); in TEST()
569 __ Orr(x11, x0, Operand(x1, SXTH, 1)); in TEST()
666 __ Orn(x11, x0, Operand(x1, SXTH, 1)); in TEST()
735 __ And(x11, x0, Operand(x1, SXTH, 1)); in TEST()
876 __ Bic(x11, x0, Operand(x1, SXTH, 1)); in TEST()
1004 __ Eor(x11, x0, Operand(x1, SXTH, 1)); in TEST()
1073 __ Eon(x11, x0, Operand(x1, SXTH, 1)); in TEST()
3602 __ Add(x16, x0, Operand(x1, SXTH, 2)); in TEST()
3606 __ Add(x20, x0, Operand(x2, SXTH, 2)); in TEST()
[all …]
/external/llvm/test/MC/ARM/
Dbasic-thumb-instructions.s638 @ SXTB/SXTH
Dbasic-thumb2-instructions.s3167 @ SXTH
3223 @ SXTH
/external/v8/src/compiler/arm64/
Dcode-generator-arm64.cc103 return Operand(InputRegister32(index), SXTH); in InputOperand2_32()
131 return Operand(InputRegister64(index), SXTH); in InputOperand2_64()
/external/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h511 SXTH, enumerator
/external/v8/src/arm64/
Dconstants-arm64.h344 SXTH = 5, enumerator
Dassembler-arm64.cc2425 case SXTH: in EmitExtendShift()
Dsimulator-arm64.cc958 case SXTH: in ExtendValue()
/external/pcre/dist/sljit/
DsljitNativeARM_T2_32.c161 #define SXTH 0xb200 macro
713 return push_inst16(compiler, SXTH | RD3(dst) | RN3(arg2)); in emit_op_imm()
DsljitNativeARM_32.c122 #define SXTH 0xe6bf0070 macro
1033 return push_inst(compiler, (op == SLJIT_MOV_UH ? UXTH : SXTH) | RD(dst) | RM(src2)); in emit_single_op()
/external/vixl/test/
Dtest-assembler-a64.cc303 __ Mvn(x13, Operand(x2, SXTH, 3)); in TEST()
476 __ Mov(x26, Operand(x13, SXTH, 3)); in TEST()
563 __ Orr(x11, x0, Operand(x1, SXTH, 1)); in TEST()
657 __ Orn(x11, x0, Operand(x1, SXTH, 1)); in TEST()
724 __ And(x11, x0, Operand(x1, SXTH, 1)); in TEST()
862 __ Bic(x11, x0, Operand(x1, SXTH, 1)); in TEST()
986 __ Eor(x11, x0, Operand(x1, SXTH, 1)); in TEST()
1053 __ Eon(x11, x0, Operand(x1, SXTH, 1)); in TEST()
7464 __ Add(x16, x0, Operand(x1, SXTH, 2)); in TEST()
7468 __ Add(x20, x0, Operand(x2, SXTH, 2)); in TEST()
[all …]
Dtest-disasm-a64.cc161 COMPARE(Mov(w14, Operand(w15, SXTH, 2)), "sbfiz w14, w15, #2, #16"); in TEST()
395 COMPARE(adds(w21, w22, Operand(w23, SXTH, 2)), "adds w21, w22, w23, sxth #2"); in TEST()
399 COMPARE(cmn(x2, Operand(x3, SXTH, 4)), "cmn x2, w3, sxth #4"); in TEST()
421 COMPARE(subs(w21, w22, Operand(w23, SXTH, 2)), "subs w21, w22, w23, sxth #2"); in TEST()
/external/llvm/lib/Target/ARM/
DARMFastISel.cpp2649 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 }, in ARMEmitIntExt()
2889 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
DARMScheduleSwift.td157 (instregex "SXTB", "SXTH", "SXTB16", "UXTB", "UXTH", "UXTB16",
DARMInstrInfo.td3362 def SXTH : AI_ext_rrot<0b01101011,
5491 def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
5597 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
/external/vixl/src/vixl/a64/
Dconstants-a64.h281 SXTH = 5, enumerator
Dsimulator-a64.cc367 case SXTH: in ExtendValue()
/external/llvm/lib/Target/AArch64/AsmParser/
DAArch64AsmParser.cpp1003 ET == AArch64_AM::UXTH || ET == AArch64_AM::SXTH || in isExtend()
2417 .Case("sxth", AArch64_AM::SXTH) in tryParseOptionalShiftExtend()
/external/llvm/lib/Target/AArch64/
DAArch64ISelDAGToDAG.cpp377 return AArch64_AM::SXTH; in getExtendTypeForNode()
/external/vixl/doc/
Dsupported-instructions.md1257 ### SXTH ### subsection

12