Home
last modified time | relevance | path

Searched refs:MTHC1 (Results 1 – 11 of 11) sorted by relevance

/external/llvm/test/CodeGen/Mips/llvm-ir/
Dret.ll10 …=mips -mcpu=mips32 -asm-show-inst < %s | FileCheck %s -check-prefixes=ALL,GPR32,NO-MTHC1,NOT-R6
11 …rch=mips -mcpu=mips32r2 -asm-show-inst < %s | FileCheck %s -check-prefixes=ALL,GPR32,MTHC1,NOT-R6
12 …rch=mips -mcpu=mips32r3 -asm-show-inst < %s | FileCheck %s -check-prefixes=ALL,GPR32,MTHC1,NOT-R6
13 …rch=mips -mcpu=mips32r5 -asm-show-inst < %s | FileCheck %s -check-prefixes=ALL,GPR32,MTHC1,NOT-R6
14 …-march=mips -mcpu=mips32r6 -asm-show-inst < %s | FileCheck %s -check-prefixes=ALL,GPR32,MTHC1,R6C
162 ; NO-MTHC1-DAG: mtc1 $zero, $f0
164 ; MTHC1-DAG: mtc1 $zero, $f0
192 ; NO-MTHC1-DAG: mtc1 $zero, $f0
193 ; NO-MTHC1-DAG: mtc1 $zero, $f1
195 ; MTHC1-DAG: mtc1 $zero, $f0
[all …]
/external/v8/src/mips/
Dconstants-mips.h501 MTHC1 = ((0U << 3) + 7) << 21, enumerator
Ddisasm-mips.cc1355 case MTHC1: in DecodeTypeRegister()
Dassembler-mips.cc2324 GenInstrRegister(COP1, MTHC1, rt, fs, f0); in mthc1()
Dsimulator-mips.cc3577 case MTHC1: in DecodeTypeRegisterCOP1()
/external/v8/src/mips64/
Dconstants-mips64.h531 MTHC1 = ((0U << 3) + 7) << 21, enumerator
Ddisasm-mips64.cc1111 case MTHC1: in DecodeTypeRegisterCOP1()
Dassembler-mips64.cc2647 GenInstrRegister(COP1, MTHC1, rt, fs, f0); in mthc1()
Dsimulator-mips64.cc3469 case MTHC1: in DecodeTypeRegisterCOP1()
/external/valgrind/none/tests/mips32/
DMoveIns.stdout.exp-mips32r2-BE74 MTHC1
DMoveIns.stdout.exp-mips32r2-LE74 MTHC1