/external/llvm/lib/Target/PowerPC/Disassembler/ |
D | PPCDisassembler.cpp | 66 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3, 67 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7 71 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN, 72 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN, 73 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN, 74 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN, 75 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN, 76 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN, 77 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN, 78 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN [all …]
|
/external/llvm/lib/Target/PowerPC/MCTargetDesc/ |
D | PPCPredicates.cpp | 19 PPC::Predicate PPC::InvertPredicate(PPC::Predicate Opcode) { in InvertPredicate() 21 case PPC::PRED_EQ: return PPC::PRED_NE; in InvertPredicate() 22 case PPC::PRED_NE: return PPC::PRED_EQ; in InvertPredicate() 23 case PPC::PRED_LT: return PPC::PRED_GE; in InvertPredicate() 24 case PPC::PRED_GE: return PPC::PRED_LT; in InvertPredicate() 25 case PPC::PRED_GT: return PPC::PRED_LE; in InvertPredicate() 26 case PPC::PRED_LE: return PPC::PRED_GT; in InvertPredicate() 27 case PPC::PRED_NU: return PPC::PRED_UN; in InvertPredicate() 28 case PPC::PRED_UN: return PPC::PRED_NU; in InvertPredicate() 29 case PPC::PRED_EQ_MINUS: return PPC::PRED_NE_PLUS; in InvertPredicate() [all …]
|
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/ |
D | PPCRegisterInfo.cpp | 72 : PPCGenRegisterInfo(ST.isPPC64() ? PPC::LR8 : PPC::LR, in PPCRegisterInfo() 76 ImmToIdxMap[PPC::LD] = PPC::LDX; ImmToIdxMap[PPC::STD] = PPC::STDX; in PPCRegisterInfo() 77 ImmToIdxMap[PPC::LBZ] = PPC::LBZX; ImmToIdxMap[PPC::STB] = PPC::STBX; in PPCRegisterInfo() 78 ImmToIdxMap[PPC::LHZ] = PPC::LHZX; ImmToIdxMap[PPC::LHA] = PPC::LHAX; in PPCRegisterInfo() 79 ImmToIdxMap[PPC::LWZ] = PPC::LWZX; ImmToIdxMap[PPC::LWA] = PPC::LWAX; in PPCRegisterInfo() 80 ImmToIdxMap[PPC::LFS] = PPC::LFSX; ImmToIdxMap[PPC::LFD] = PPC::LFDX; in PPCRegisterInfo() 81 ImmToIdxMap[PPC::STH] = PPC::STHX; ImmToIdxMap[PPC::STW] = PPC::STWX; in PPCRegisterInfo() 82 ImmToIdxMap[PPC::STFS] = PPC::STFSX; ImmToIdxMap[PPC::STFD] = PPC::STFDX; in PPCRegisterInfo() 83 ImmToIdxMap[PPC::ADDI] = PPC::ADD4; in PPCRegisterInfo() 86 ImmToIdxMap[PPC::LHA8] = PPC::LHAX8; ImmToIdxMap[PPC::LBZ8] = PPC::LBZX8; in PPCRegisterInfo() [all …]
|
D | PPCFrameLowering.h | 118 static const SpillSlot darwin64Offsets = {PPC::X31, -8}; in getCalleeSavedSpillSlots() 121 static const SpillSlot darwinOffsets = {PPC::R31, -4}; in getCalleeSavedSpillSlots() 134 {PPC::F31, -8}, in getCalleeSavedSpillSlots() 135 {PPC::F30, -16}, in getCalleeSavedSpillSlots() 136 {PPC::F29, -24}, in getCalleeSavedSpillSlots() 137 {PPC::F28, -32}, in getCalleeSavedSpillSlots() 138 {PPC::F27, -40}, in getCalleeSavedSpillSlots() 139 {PPC::F26, -48}, in getCalleeSavedSpillSlots() 140 {PPC::F25, -56}, in getCalleeSavedSpillSlots() 141 {PPC::F24, -64}, in getCalleeSavedSpillSlots() [all …]
|
D | PPCHazardRecognizers.cpp | 166 if (HasCTRSet && (Opcode == PPC::BCTRL_Darwin || Opcode == PPC::BCTRL_SVR4)) in getHazardType() 175 case PPC::LBZ: case PPC::LBZU: in getHazardType() 176 case PPC::LBZX: in getHazardType() 177 case PPC::LBZ8: case PPC::LBZU8: in getHazardType() 178 case PPC::LBZX8: in getHazardType() 179 case PPC::LVEBX: in getHazardType() 182 case PPC::LHA: case PPC::LHAU: in getHazardType() 183 case PPC::LHAX: in getHazardType() 184 case PPC::LHZ: case PPC::LHZU: in getHazardType() 185 case PPC::LHZX: in getHazardType() [all …]
|
D | PPCInstrInfo.cpp | 44 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP), in PPCInstrInfo() 63 case PPC::LD: in isLoadFromStackSlot() 64 case PPC::LWZ: in isLoadFromStackSlot() 65 case PPC::LFS: in isLoadFromStackSlot() 66 case PPC::LFD: in isLoadFromStackSlot() 81 case PPC::STD: in isStoreToStackSlot() 82 case PPC::STW: in isStoreToStackSlot() 83 case PPC::STFS: in isStoreToStackSlot() 84 case PPC::STFD: in isStoreToStackSlot() 102 if (MI->getOpcode() != PPC::RLWIMI) in commuteInstruction() [all …]
|
D | PPCFrameLowering.cpp | 42 PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 , PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 , 43 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11, PPC::V12, PPC::V13, PPC::V14, PPC::V15, 44 PPC::V16, PPC::V17, PPC::V18, PPC::V19, PPC::V20, PPC::V21, PPC::V22, PPC::V23, 45 PPC::V24, PPC::V25, PPC::V26, PPC::V27, PPC::V28, PPC::V29, PPC::V30, PPC::V31 59 assert(MBBI != Entry->end() && MBBI->getOpcode() == PPC::MTVRSAVE); in RemoveVRSaveCode() 71 if (MBBI->getOpcode() == PPC::MTVRSAVE) { in RemoveVRSaveCode() 87 assert(MBBI->getOpcode() == PPC::MFVRSAVE && "VRSAVE instrs wandered?"); in RemoveVRSaveCode() 136 BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORI), DstReg) in HandleVRSaveUpdate() 140 BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORI), DstReg) in HandleVRSaveUpdate() 145 BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORIS), DstReg) in HandleVRSaveUpdate() [all …]
|
D | PPCISelDAGToDAG.cpp | 177 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) { in InsertVRSaveCode() 196 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); in InsertVRSaveCode() 197 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); in InsertVRSaveCode() 207 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE); in InsertVRSaveCode() 208 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE), in InsertVRSaveCode() 210 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE); in InsertVRSaveCode() 224 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE); in InsertVRSaveCode() 242 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass); in getGlobalBaseReg() 243 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR)); in getGlobalBaseReg() 244 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg); in getGlobalBaseReg() [all …]
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCInstrInfo.cpp | 68 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP), in PPCInstrInfo() 78 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 || in CreateTargetHazardRecognizer() 79 Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) { in CreateTargetHazardRecognizer() 97 if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8) in CreateTargetPostRAHazardRecognizer() 101 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 && in CreateTargetPostRAHazardRecognizer() 102 Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) { in CreateTargetPostRAHazardRecognizer() 158 IsRegCR = MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRRCRegClass) || in getOperandLatency() 159 MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRBITRCRegClass); in getOperandLatency() 161 IsRegCR = PPC::CRRCRegClass.contains(Reg) || in getOperandLatency() 162 PPC::CRBITRCRegClass.contains(Reg); in getOperandLatency() [all …]
|
D | PPCRegisterInfo.cpp | 61 : PPCGenRegisterInfo(TM.isPPC64() ? PPC::LR8 : PPC::LR, in PPCRegisterInfo() 65 ImmToIdxMap[PPC::LD] = PPC::LDX; ImmToIdxMap[PPC::STD] = PPC::STDX; in PPCRegisterInfo() 66 ImmToIdxMap[PPC::LBZ] = PPC::LBZX; ImmToIdxMap[PPC::STB] = PPC::STBX; in PPCRegisterInfo() 67 ImmToIdxMap[PPC::LHZ] = PPC::LHZX; ImmToIdxMap[PPC::LHA] = PPC::LHAX; in PPCRegisterInfo() 68 ImmToIdxMap[PPC::LWZ] = PPC::LWZX; ImmToIdxMap[PPC::LWA] = PPC::LWAX; in PPCRegisterInfo() 69 ImmToIdxMap[PPC::LFS] = PPC::LFSX; ImmToIdxMap[PPC::LFD] = PPC::LFDX; in PPCRegisterInfo() 70 ImmToIdxMap[PPC::STH] = PPC::STHX; ImmToIdxMap[PPC::STW] = PPC::STWX; in PPCRegisterInfo() 71 ImmToIdxMap[PPC::STFS] = PPC::STFSX; ImmToIdxMap[PPC::STFD] = PPC::STFDX; in PPCRegisterInfo() 72 ImmToIdxMap[PPC::ADDI] = PPC::ADD4; in PPCRegisterInfo() 73 ImmToIdxMap[PPC::LWA_32] = PPC::LWAX_32; in PPCRegisterInfo() [all …]
|
D | PPCFrameLowering.cpp | 34 PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 , PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 , 35 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11, PPC::V12, PPC::V13, PPC::V14, PPC::V15, 36 PPC::V16, PPC::V17, PPC::V18, PPC::V19, PPC::V20, PPC::V21, PPC::V22, PPC::V23, 37 PPC::V24, PPC::V25, PPC::V26, PPC::V27, PPC::V28, PPC::V29, PPC::V30, PPC::V31 97 static const SpillSlot darwin64Offsets = {PPC::X31, -8}; in getCalleeSavedSpillSlots() 100 static const SpillSlot darwinOffsets = {PPC::R31, -4}; in getCalleeSavedSpillSlots() 116 {PPC::F31, -8}, in getCalleeSavedSpillSlots() 117 {PPC::F30, -16}, in getCalleeSavedSpillSlots() 118 {PPC::F29, -24}, in getCalleeSavedSpillSlots() 119 {PPC::F28, -32}, in getCalleeSavedSpillSlots() [all …]
|
D | PPCRegisterInfo.h | 28 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT || in getCRFromCRBit() 29 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN) in getCRFromCRBit() 30 Reg = PPC::CR0; in getCRFromCRBit() 31 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT || in getCRFromCRBit() 32 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN) in getCRFromCRBit() 33 Reg = PPC::CR1; in getCRFromCRBit() 34 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT || in getCRFromCRBit() 35 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN) in getCRFromCRBit() 36 Reg = PPC::CR2; in getCRFromCRBit() 37 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT || in getCRFromCRBit() [all …]
|
D | PPCVSXSwapRemoval.cpp | 172 return (isRegInClass(Reg, &PPC::VSRCRegClass) || in isVecReg() 173 isRegInClass(Reg, &PPC::VRRCRegClass)); in isVecReg() 178 return (isRegInClass(Reg, &PPC::VSFRCRegClass) || in isScalarVecReg() 179 isRegInClass(Reg, &PPC::VSSRCRegClass)); in isScalarVecReg() 289 case PPC::XXPERMDI: { in gatherVectorInstructions() 338 case PPC::LVX: in gatherVectorInstructions() 345 case PPC::LXVD2X: in gatherVectorInstructions() 346 case PPC::LXVW4X: in gatherVectorInstructions() 352 case PPC::LXSDX: in gatherVectorInstructions() 353 case PPC::LXSSPX: in gatherVectorInstructions() [all …]
|
D | PPCFastISel.cpp | 150 return MRI.getRegClass(Register)->getID() == PPC::VSFRCRegClassID; in isVSFRCRegister() 153 return MRI.getRegClass(Register)->getID() == PPC::VSSRCRegClassID; in isVSSRCRegister() 159 unsigned FP64LoadOpc = PPC::LFD); 213 static Optional<PPC::Predicate> getComparePred(CmpInst::Predicate Pred) { in getComparePred() 241 return Optional<PPC::Predicate>(); in getComparePred() 245 return PPC::PRED_EQ; in getComparePred() 250 return PPC::PRED_GT; in getComparePred() 255 return PPC::PRED_GE; in getComparePred() 260 return PPC::PRED_LT; in getComparePred() 265 return PPC::PRED_LE; in getComparePred() [all …]
|
D | PPCISelDAGToDAG.cpp | 254 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) { in InsertVRSaveCode() 273 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); in InsertVRSaveCode() 274 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); in InsertVRSaveCode() 284 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE); in InsertVRSaveCode() 285 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE), in InsertVRSaveCode() 287 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE); in InsertVRSaveCode() 301 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE); in InsertVRSaveCode() 321 GlobalBaseReg = PPC::R30; in getGlobalBaseReg() 323 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MoveGOTtoLR)); in getGlobalBaseReg() 324 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg); in getGlobalBaseReg() [all …]
|
D | PPCHazardRecognizers.cpp | 68 if (!PredMCID || PredMCID->getSchedClass() != PPC::Sched::IIC_SprMTSPR) in isBCTRAfterSet() 83 namespace llvm { namespace PPC { extern int getNonRecordFormOpcode(uint16_t); } } namespace 97 case PPC::Sched::IIC_IntDivW: in mustComeFirst() 98 case PPC::Sched::IIC_IntDivD: in mustComeFirst() 99 case PPC::Sched::IIC_LdStLoadUpd: in mustComeFirst() 100 case PPC::Sched::IIC_LdStLDU: in mustComeFirst() 101 case PPC::Sched::IIC_LdStLFDU: in mustComeFirst() 102 case PPC::Sched::IIC_LdStLFDUX: in mustComeFirst() 103 case PPC::Sched::IIC_LdStLHA: in mustComeFirst() 104 case PPC::Sched::IIC_LdStLHAU: in mustComeFirst() [all …]
|
D | PPCAsmPrinter.cpp | 330 MII->getOpcode() == PPC::DBG_VALUE || in LowerSTACKMAP() 340 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::NOP)); in LowerSTACKMAP() 361 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::LI8) in LowerPATCHPOINT() 365 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::RLDIC) in LowerPATCHPOINT() 370 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::ORIS8) in LowerPATCHPOINT() 375 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::ORI8) in LowerPATCHPOINT() 382 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::STD) in LowerPATCHPOINT() 383 .addReg(PPC::X2) in LowerPATCHPOINT() 385 .addReg(PPC::X1)); in LowerPATCHPOINT() 394 EmitToStreamer(*OutStreamer, MCInstBuilder(PPC::LD) in LowerPATCHPOINT() [all …]
|
D | PPCBranchSelector.cpp | 147 if (I->getOpcode() == PPC::BCC && !I->getOperand(2).isImm()) in runOnMachineFunction() 149 else if ((I->getOpcode() == PPC::BC || I->getOpcode() == PPC::BCn) && in runOnMachineFunction() 152 else if ((I->getOpcode() == PPC::BDNZ8 || I->getOpcode() == PPC::BDNZ || in runOnMachineFunction() 153 I->getOpcode() == PPC::BDZ8 || I->getOpcode() == PPC::BDZ) && in runOnMachineFunction() 192 if (I->getOpcode() == PPC::BCC) { in runOnMachineFunction() 197 PPC::Predicate Pred = (PPC::Predicate)I->getOperand(0).getImm(); in runOnMachineFunction() 201 BuildMI(MBB, I, dl, TII->get(PPC::BCC)) in runOnMachineFunction() 202 .addImm(PPC::InvertPredicate(Pred)).addReg(CRReg).addImm(2); in runOnMachineFunction() 203 } else if (I->getOpcode() == PPC::BC) { in runOnMachineFunction() 205 BuildMI(MBB, I, dl, TII->get(PPC::BCn)).addReg(CRBit).addImm(2); in runOnMachineFunction() [all …]
|
D | PPCTLSDynamicCall.cpp | 61 if (MI->getOpcode() != PPC::ADDItlsgdLADDR && in processBlock() 62 MI->getOpcode() != PPC::ADDItlsldLADDR && in processBlock() 63 MI->getOpcode() != PPC::ADDItlsgdLADDR32 && in processBlock() 64 MI->getOpcode() != PPC::ADDItlsldLADDR32) { in processBlock() 74 unsigned GPR3 = Is64Bit ? PPC::X3 : PPC::R3; in processBlock() 81 case PPC::ADDItlsgdLADDR: in processBlock() 82 Opc1 = PPC::ADDItlsgdL; in processBlock() 83 Opc2 = PPC::GETtlsADDR; in processBlock() 85 case PPC::ADDItlsldLADDR: in processBlock() 86 Opc1 = PPC::ADDItlsldL; in processBlock() [all …]
|
/external/llvm/lib/Target/PowerPC/AsmParser/ |
D | PPCAsmParser.cpp | 35 PPC::R0, PPC::R1, PPC::R2, PPC::R3, 36 PPC::R4, PPC::R5, PPC::R6, PPC::R7, 37 PPC::R8, PPC::R9, PPC::R10, PPC::R11, 38 PPC::R12, PPC::R13, PPC::R14, PPC::R15, 39 PPC::R16, PPC::R17, PPC::R18, PPC::R19, 40 PPC::R20, PPC::R21, PPC::R22, PPC::R23, 41 PPC::R24, PPC::R25, PPC::R26, PPC::R27, 42 PPC::R28, PPC::R29, PPC::R30, PPC::R31 45 PPC::ZERO, 46 PPC::R1, PPC::R2, PPC::R3, [all …]
|
/external/llvm/lib/Target/PowerPC/InstPrinter/ |
D | PPCInstPrinter.cpp | 59 if (MI->getOpcode() == PPC::RLWINM) { in printInst() 82 if ((MI->getOpcode() == PPC::OR || MI->getOpcode() == PPC::OR8) && in printInst() 92 if (MI->getOpcode() == PPC::RLDICR) { in printInst() 115 if (MI->getOpcode() == PPC::DCBT || MI->getOpcode() == PPC::DCBTST) { in printInst() 118 if (MI->getOpcode() == PPC::DCBTST) in printInst() 124 bool IsBookE = STI.getFeatureBits()[PPC::FeatureBookE]; in printInst() 151 switch ((PPC::Predicate)Code) { in printPredicateOperand() 152 case PPC::PRED_LT_MINUS: in printPredicateOperand() 153 case PPC::PRED_LT_PLUS: in printPredicateOperand() 154 case PPC::PRED_LT: in printPredicateOperand() [all …]
|
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/MCTargetDesc/ |
D | PPCPredicates.cpp | 19 PPC::Predicate PPC::InvertPredicate(PPC::Predicate Opcode) { in InvertPredicate() 22 case PPC::PRED_EQ: return PPC::PRED_NE; in InvertPredicate() 23 case PPC::PRED_NE: return PPC::PRED_EQ; in InvertPredicate() 24 case PPC::PRED_LT: return PPC::PRED_GE; in InvertPredicate() 25 case PPC::PRED_GE: return PPC::PRED_LT; in InvertPredicate() 26 case PPC::PRED_GT: return PPC::PRED_LE; in InvertPredicate() 27 case PPC::PRED_LE: return PPC::PRED_GT; in InvertPredicate() 28 case PPC::PRED_NU: return PPC::PRED_UN; in InvertPredicate() 29 case PPC::PRED_UN: return PPC::PRED_NU; in InvertPredicate()
|
/external/llvm/test/tools/llvm-readobj/ |
D | relocations.test | 14 RUN: | FileCheck %s -check-prefix MACHO-PPC 60 MACHO-PPC: Relocations [ 61 MACHO-PPC-NEXT: Section __text { 62 MACHO-PPC-NEXT: Relocation { 63 MACHO-PPC-NEXT: Offset: 0x24 64 MACHO-PPC-NEXT: PCRel: 0 65 MACHO-PPC-NEXT: Length: 2 66 MACHO-PPC-NEXT: Type: PPC_RELOC_LO16_SECTDIFF (11) 67 MACHO-PPC-NEXT: Value: 0x64 68 MACHO-PPC-NEXT: } [all …]
|
D | sections-ext.test | 10 RUN: | FileCheck %s -check-prefix MACHO-PPC 284 MACHO-PPC: Sections [ 285 MACHO-PPC-NEXT: Section { 286 MACHO-PPC-NEXT: Index: 0 287 MACHO-PPC-NEXT: Name: __text (5F 5F 74 65 78 74 00 00 00 00 00 00 00 00 00 00) 288 MACHO-PPC-NEXT: Segment: __TEXT (5F 5F 54 45 58 54 00 00 00 00 00 00 00 00 00 00) 289 MACHO-PPC-NEXT: Address: 0x0 290 MACHO-PPC-NEXT: Size: 0x3C 291 MACHO-PPC-NEXT: Offset: 528 292 MACHO-PPC-NEXT: Alignment: 2 [all …]
|
D | sections.test | 12 RUN: | FileCheck %s -check-prefix MACHO-PPC 196 MACHO-PPC: Sections [ 197 MACHO-PPC-NEXT: Section { 198 MACHO-PPC-NEXT: Index: 0 199 MACHO-PPC-NEXT: Name: __text (5F 5F 74 65 78 74 00 00 00 00 00 00 00 00 00 00) 200 MACHO-PPC-NEXT: Segment: __TEXT (5F 5F 54 45 58 54 00 00 00 00 00 00 00 00 00 00) 201 MACHO-PPC-NEXT: Address: 0x0 202 MACHO-PPC-NEXT: Size: 0x3C 203 MACHO-PPC-NEXT: Offset: 528 204 MACHO-PPC-NEXT: Alignment: 2 [all …]
|