Home
last modified time | relevance | path

Searched refs:SCIdx (Results 1 – 5 of 5) sorted by relevance

/external/llvm/utils/TableGen/
DCodeGenSchedule.cpp516 unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices); in collectSchedClasses() local
517 InstrClassMap[Inst->TheDef] = SCIdx; in collectSchedClasses()
534 unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef); in collectSchedClasses() local
535 if (!SCIdx) { in collectSchedClasses()
540 CodeGenSchedClass &SC = getSchedClass(SCIdx); in collectSchedClasses()
560 const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; in collectSchedClasses()
687 unsigned SCIdx = Pos->second; in createInstRWClass() local
690 if (ClassInstrs[CIdx].first == SCIdx) in createInstRWClass()
695 ClassInstrs[CIdx].first = SCIdx; in createInstRWClass()
728 unsigned SCIdx = SchedClasses.size(); in createInstRWClass() local
[all …]
DSubtargetEmitter.cpp1126 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) { in EmitSchedClassTables() local
1127 MCSchedClassDesc &MCDesc = SCTab[SCIdx]; in EmitSchedClassTables()
1128 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx); in EmitSchedClassTables()
1141 if (SCIdx + 1 < SCEnd) in EmitSchedClassTables()
1143 OS << " // #" << SCIdx << '\n'; in EmitSchedClassTables()
DCodeGenSchedule.h420 void inferFromInstRWs(unsigned SCIdx);
/external/llvm/lib/Target/AArch64/
DAArch64StorePairSuppress.cpp81 unsigned SCIdx = TII->get(AArch64::STPDi).getSchedClass(); in shouldAddSTPToBlock() local
83 SchedModel.getMCSchedModel()->getSchedClassDesc(SCIdx); in shouldAddSTPToBlock()
/external/llvm/lib/CodeGen/
DTargetSchedule.cpp241 unsigned SCIdx = TII->get(Opcode).getSchedClass(); in computeInstrLatency() local
242 const MCSchedClassDesc *SCDesc = SchedModel.getSchedClassDesc(SCIdx); in computeInstrLatency()