/external/llvm/lib/Target/AArch64/ |
D | AArch64StorePairSuppress.cpp | 148 if (TII->getMemOpBaseRegImmOfs(MI, BaseReg, Offset, TRI)) { in runOnMachineFunction()
|
D | AArch64InstrInfo.h | 96 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
|
D | AArch64InstrInfo.cpp | 1537 bool AArch64InstrInfo::getMemOpBaseRegImmOfs( in getMemOpBaseRegImmOfs() function in AArch64InstrInfo
|
/external/llvm/lib/Target/Lanai/ |
D | LanaiInstrInfo.h | 70 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
|
D | LanaiInstrInfo.cpp | 787 bool LanaiInstrInfo::getMemOpBaseRegImmOfs( in getMemOpBaseRegImmOfs() function in LanaiInstrInfo
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonInstrInfo.h | 192 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
|
D | HexagonInstrInfo.cpp | 2942 bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt, in getMemOpBaseRegImmOfs() function in HexagonInstrInfo
|
/external/llvm/lib/CodeGen/ |
D | ImplicitNullChecks.cpp | 428 if (TII->getMemOpBaseRegImmOfs(MI, BaseReg, Offset, TRI)) in analyzeBlockForNullChecks()
|
D | MachineSink.cpp | 700 if (!TII->getMemOpBaseRegImmOfs(MI, BaseReg, Offset, TRI)) in SinkingPreventsImplicitNullCheck()
|
D | MachinePipeliner.cpp | 1026 if (!TII->getMemOpBaseRegImmOfs(LdMI, BaseReg1, Offset1, TRI) || in addLoopCarriedDependences() 1027 !TII->getMemOpBaseRegImmOfs(MI, BaseReg2, Offset2, TRI)) { in addLoopCarriedDependences() 3024 if (!TII->getMemOpBaseRegImmOfs(MI, BaseReg, Offset, TRI)) in computeDelta() 3431 if (!TII->getMemOpBaseRegImmOfs(*SI, BaseRegS, OffsetS, TRI) || in isLoopCarriedOrder() 3432 !TII->getMemOpBaseRegImmOfs(*DI, BaseRegD, OffsetD, TRI)) in isLoopCarriedOrder()
|
D | MachineScheduler.cpp | 1405 if (TII->getMemOpBaseRegImmOfs(*SU->getInstr(), BaseReg, Offset, TRI)) in clusterNeighboringMemOps()
|
/external/llvm/lib/Target/X86/ |
D | X86InstrInfo.h | 312 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
|
D | X86InstrInfo.cpp | 4706 bool X86InstrInfo::getMemOpBaseRegImmOfs(MachineInstr &MemOp, unsigned &BaseReg, in getMemOpBaseRegImmOfs() function in X86InstrInfo
|
/external/llvm/lib/Target/AMDGPU/ |
D | SIInstrInfo.h | 113 bool getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
|
D | SIInstrInfo.cpp | 205 bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg, in getMemOpBaseRegImmOfs() function in SIInstrInfo 1346 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) && in checkInstOffsetsDoNotOverlap() 1347 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) { in checkInstOffsetsDoNotOverlap()
|
D | SIMachineScheduler.cpp | 1819 if (SITII->getMemOpBaseRegImmOfs(*SU->getInstr(), BaseLatReg, OffLatReg, in schedule()
|
/external/llvm/include/llvm/Target/ |
D | TargetInstrInfo.h | 1021 virtual bool getMemOpBaseRegImmOfs(MachineInstr &MemOp, unsigned &BaseReg, in getMemOpBaseRegImmOfs() function
|