• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /******************************************************************************
2  *
3  * Copyright(c) 2009-2012  Realtek Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  * The full GNU General Public License is included in this distribution in the
19  * file called LICENSE.
20  *
21  * Contact Information:
22  * wlanfae <wlanfae@realtek.com>
23  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24  * Hsinchu 300, Taiwan.
25  *
26  * Larry Finger <Larry.Finger@lwfinger.net>
27  *
28  *****************************************************************************/
29 
30 #ifndef __RTL8723E_REG_H__
31 #define __RTL8723E_REG_H__
32 
33 #define REG_SYS_ISO_CTRL			0x0000
34 #define REG_SYS_FUNC_EN				0x0002
35 #define REG_APS_FSMCO				0x0004
36 #define REG_SYS_CLKR				0x0008
37 #define REG_9346CR				0x000A
38 #define REG_EE_VPD				0x000C
39 #define REG_AFE_MISC				0x0010
40 #define REG_SPS0_CTRL				0x0011
41 #define REG_SPS_OCP_CFG				0x0018
42 #define REG_RSV_CTRL				0x001C
43 #define REG_RF_CTRL				0x001F
44 #define REG_LDOA15_CTRL				0x0020
45 #define REG_LDOV12D_CTRL			0x0021
46 #define REG_LDOHCI12_CTRL			0x0022
47 #define REG_LPLDO_CTRL				0x0023
48 #define REG_AFE_XTAL_CTRL			0x0024
49 #define REG_AFE_PLL_CTRL			0x0028
50 #define REG_EFUSE_CTRL				0x0030
51 #define REG_EFUSE_TEST				0x0034
52 #define REG_PWR_DATA				0x0038
53 #define REG_CAL_TIMER				0x003C
54 #define REG_ACLK_MON				0x003E
55 #define REG_GPIO_MUXCFG				0x0040
56 #define REG_GPIO_IO_SEL				0x0042
57 #define REG_MAC_PINMUX_CFG			0x0043
58 #define REG_GPIO_PIN_CTRL			0x0044
59 #define REG_GPIO_INTM				0x0048
60 #define REG_LEDCFG0				0x004C
61 #define REG_LEDCFG1				0x004D
62 #define REG_LEDCFG2				0x004E
63 #define REG_LEDCFG3				0x004F
64 #define REG_FSIMR				0x0050
65 #define REG_FSISR				0x0054
66 #define REG_GPIO_PIN_CTRL_2			0x0060
67 #define REG_GPIO_IO_SEL_2			0x0062
68 #define REG_MULTI_FUNC_CTRL			0x0068
69 
70 #define REG_MCUFWDL				0x0080
71 
72 #define REG_HMEBOX_EXT_0			0x0088
73 #define REG_HMEBOX_EXT_1			0x008A
74 #define REG_HMEBOX_EXT_2			0x008C
75 #define REG_HMEBOX_EXT_3			0x008E
76 
77 #define REG_BIST_SCAN				0x00D0
78 #define REG_BIST_RPT				0x00D4
79 #define REG_BIST_ROM_RPT			0x00D8
80 #define REG_USB_SIE_INTF			0x00E0
81 #define REG_PCIE_MIO_INTF			0x00E4
82 #define REG_PCIE_MIO_INTD			0x00E8
83 #define REG_SYS_CFG				0x00F0
84 #define REG_GPIO_OUTSTS				0x00F4
85 
86 #define REG_CR					0x0100
87 #define REG_PBP					0x0104
88 #define REG_TRXDMA_CTRL				0x010C
89 #define REG_TRXFF_BNDY				0x0114
90 #define REG_TRXFF_STATUS			0x0118
91 #define REG_RXFF_PTR				0x011C
92 #define REG_HIMR				0x0120
93 #define REG_HISR				0x0124
94 #define REG_HIMRE				0x0128
95 #define REG_HISRE				0x012C
96 #define REG_CPWM				0x012F
97 #define REG_FWIMR				0x0130
98 #define REG_FWISR				0x0134
99 #define REG_PKTBUF_DBG_CTRL			0x0140
100 #define REG_PKTBUF_DBG_DATA_L			0x0144
101 #define REG_PKTBUF_DBG_DATA_H			0x0148
102 
103 #define REG_TC0_CTRL				0x0150
104 #define REG_TC1_CTRL				0x0154
105 #define REG_TC2_CTRL				0x0158
106 #define REG_TC3_CTRL				0x015C
107 #define REG_TC4_CTRL				0x0160
108 #define REG_TCUNIT_BASE				0x0164
109 #define REG_MBIST_START				0x0174
110 #define REG_MBIST_DONE				0x0178
111 #define REG_MBIST_FAIL				0x017C
112 #define REG_C2HEVT_MSG_NORMAL			0x01A0
113 #define REG_C2HEVT_MSG_TEST			0x01B8
114 #define REG_MCUTST_1				0x01c0
115 #define REG_FMETHR				0x01C8
116 #define REG_HMETFR				0x01CC
117 #define REG_HMEBOX_0				0x01D0
118 #define REG_HMEBOX_1				0x01D4
119 #define REG_HMEBOX_2				0x01D8
120 #define REG_HMEBOX_3				0x01DC
121 
122 #define REG_LLT_INIT				0x01E0
123 #define REG_BB_ACCEESS_CTRL			0x01E8
124 #define REG_BB_ACCESS_DATA			0x01EC
125 
126 #define REG_RQPN				0x0200
127 #define REG_FIFOPAGE				0x0204
128 #define REG_TDECTRL				0x0208
129 #define REG_TXDMA_OFFSET_CHK			0x020C
130 #define REG_TXDMA_STATUS			0x0210
131 #define REG_RQPN_NPQ				0x0214
132 
133 #define REG_RXDMA_AGG_PG_TH			0x0280
134 #define REG_RXPKT_NUM				0x0284
135 #define REG_RXDMA_STATUS			0x0288
136 
137 #define	REG_PCIE_CTRL_REG			0x0300
138 #define	REG_INT_MIG				0x0304
139 #define	REG_BCNQ_DESA				0x0308
140 #define	REG_HQ_DESA				0x0310
141 #define	REG_MGQ_DESA				0x0318
142 #define	REG_VOQ_DESA				0x0320
143 #define	REG_VIQ_DESA				0x0328
144 #define	REG_BEQ_DESA				0x0330
145 #define	REG_BKQ_DESA				0x0338
146 #define	REG_RX_DESA				0x0340
147 #define	REG_DBI					0x0348
148 #define	REG_MDIO				0x0354
149 #define	REG_DBG_SEL				0x0360
150 #define	REG_PCIE_HRPWM				0x0361
151 #define	REG_PCIE_HCPWM				0x0363
152 #define	REG_UART_CTRL				0x0364
153 #define	REG_UART_TX_DESA			0x0370
154 #define	REG_UART_RX_DESA			0x0378
155 
156 #define	REG_HDAQ_DESA_NODEF			0x0000
157 #define	REG_CMDQ_DESA_NODEF			0x0000
158 
159 #define REG_VOQ_INFORMATION			0x0400
160 #define REG_VIQ_INFORMATION			0x0404
161 #define REG_BEQ_INFORMATION			0x0408
162 #define REG_BKQ_INFORMATION			0x040C
163 #define REG_MGQ_INFORMATION			0x0410
164 #define REG_HGQ_INFORMATION			0x0414
165 #define REG_BCNQ_INFORMATION			0x0418
166 
167 #define REG_CPU_MGQ_INFORMATION			0x041C
168 #define REG_FWHW_TXQ_CTRL			0x0420
169 #define REG_HWSEQ_CTRL				0x0423
170 #define REG_TXPKTBUF_BCNQ_BDNY			0x0424
171 #define REG_TXPKTBUF_MGQ_BDNY			0x0425
172 #define REG_MULTI_BCNQ_EN			0x0426
173 #define REG_MULTI_BCNQ_OFFSET			0x0427
174 #define REG_SPEC_SIFS				0x0428
175 #define REG_RL					0x042A
176 #define REG_DARFRC				0x0430
177 #define REG_RARFRC				0x0438
178 #define REG_RRSR				0x0440
179 #define REG_ARFR0				0x0444
180 #define REG_ARFR1				0x0448
181 #define REG_ARFR2				0x044C
182 #define REG_ARFR3				0x0450
183 #define REG_AGGLEN_LMT				0x0458
184 #define REG_AMPDU_MIN_SPACE			0x045C
185 #define REG_TXPKTBUF_WMAC_LBK_BF_HD		0x045D
186 #define REG_FAST_EDCA_CTRL			0x0460
187 #define REG_RD_RESP_PKT_TH			0x0463
188 #define REG_INIRTS_RATE_SEL			0x0480
189 #define REG_INIDATA_RATE_SEL			0x0484
190 #define REG_POWER_STATUS			0x04A4
191 #define REG_POWER_STAGE1			0x04B4
192 #define REG_POWER_STAGE2			0x04B8
193 #define REG_PKT_LIFE_TIME			0x04C0
194 #define REG_STBC_SETTING			0x04C4
195 #define REG_PROT_MODE_CTRL			0x04C8
196 #define REG_BAR_MODE_CTRL			0x04CC
197 #define REG_RA_TRY_RATE_AGG_LMT			0x04CF
198 #define REG_NQOS_SEQ				0x04DC
199 #define REG_QOS_SEQ				0x04DE
200 #define REG_NEED_CPU_HANDLE			0x04E0
201 #define REG_PKT_LOSE_RPT			0x04E1
202 #define REG_PTCL_ERR_STATUS			0x04E2
203 #define REG_DUMMY				0x04FC
204 
205 #define REG_EDCA_VO_PARAM			0x0500
206 #define REG_EDCA_VI_PARAM			0x0504
207 #define REG_EDCA_BE_PARAM			0x0508
208 #define REG_EDCA_BK_PARAM			0x050C
209 #define REG_BCNTCFG				0x0510
210 #define REG_PIFS				0x0512
211 #define REG_RDG_PIFS				0x0513
212 #define REG_SIFS_CTX				0x0514
213 #define REG_SIFS_TRX				0x0516
214 #define REG_AGGR_BREAK_TIME			0x051A
215 #define REG_SLOT				0x051B
216 #define REG_TX_PTCL_CTRL			0x0520
217 #define REG_TXPAUSE				0x0522
218 #define REG_DIS_TXREQ_CLR			0x0523
219 #define REG_RD_CTRL				0x0524
220 #define REG_TBTT_PROHIBIT			0x0540
221 #define REG_RD_NAV_NXT				0x0544
222 #define REG_NAV_PROT_LEN			0x0546
223 #define REG_BCN_CTRL				0x0550
224 #define REG_USTIME_TSF				0x0551
225 #define REG_MBID_NUM				0x0552
226 #define REG_DUAL_TSF_RST			0x0553
227 #define REG_BCN_INTERVAL			0x0554
228 #define REG_MBSSID_BCN_SPACE			0x0554
229 #define REG_DRVERLYINT				0x0558
230 #define REG_BCNDMATIM				0x0559
231 #define REG_ATIMWND				0x055A
232 #define REG_BCN_MAX_ERR				0x055D
233 #define REG_RXTSF_OFFSET_CCK			0x055E
234 #define REG_RXTSF_OFFSET_OFDM			0x055F
235 #define REG_TSFTR				0x0560
236 #define REG_INIT_TSFTR				0x0564
237 #define REG_PSTIMER				0x0580
238 #define REG_TIMER0				0x0584
239 #define REG_TIMER1				0x0588
240 #define REG_ACMHWCTRL				0x05C0
241 #define REG_ACMRSTCTRL				0x05C1
242 #define REG_ACMAVG				0x05C2
243 #define REG_VO_ADMTIME				0x05C4
244 #define REG_VI_ADMTIME				0x05C6
245 #define REG_BE_ADMTIME				0x05C8
246 #define REG_EDCA_RANDOM_GEN			0x05CC
247 #define REG_SCH_TXCMD				0x05D0
248 
249 #define REG_APSD_CTRL				0x0600
250 #define REG_BWOPMODE				0x0603
251 #define REG_TCR					0x0604
252 #define REG_RCR					0x0608
253 #define REG_RX_PKT_LIMIT			0x060C
254 #define REG_RX_DLK_TIME				0x060D
255 #define REG_RX_DRVINFO_SZ			0x060F
256 
257 #define REG_MACID				0x0610
258 #define REG_BSSID				0x0618
259 #define REG_MAR					0x0620
260 #define REG_MBIDCAMCFG				0x0628
261 
262 #define REG_USTIME_EDCA				0x0638
263 #define REG_MAC_SPEC_SIFS			0x063A
264 #define REG_RESP_SIFS_CCK			0x063C
265 #define REG_RESP_SIFS_OFDM			0x063E
266 #define REG_ACKTO				0x0640
267 #define REG_CTS2TO				0x0641
268 #define REG_EIFS				0x0642
269 
270 #define REG_NAV_CTRL				0x0650
271 #define REG_BACAMCMD				0x0654
272 #define REG_BACAMCONTENT			0x0658
273 #define REG_LBDLY				0x0660
274 #define REG_FWDLY				0x0661
275 #define REG_RXERR_RPT				0x0664
276 #define REG_WMAC_TRXPTCL_CTL			0x0668
277 
278 #define REG_CAMCMD				0x0670
279 #define REG_CAMWRITE				0x0674
280 #define REG_CAMREAD				0x0678
281 #define REG_CAMDBG				0x067C
282 #define REG_SECCFG				0x0680
283 
284 #define REG_WOW_CTRL				0x0690
285 #define REG_PSSTATUS				0x0691
286 #define REG_PS_RX_INFO				0x0692
287 #define REG_LPNAV_CTRL				0x0694
288 #define REG_WKFMCAM_CMD				0x0698
289 #define REG_WKFMCAM_RWD				0x069C
290 #define REG_RXFLTMAP0				0x06A0
291 #define REG_RXFLTMAP1				0x06A2
292 #define REG_RXFLTMAP2				0x06A4
293 #define REG_BCN_PSR_RPT				0x06A8
294 #define REG_CALB32K_CTRL			0x06AC
295 #define REG_PKT_MON_CTRL			0x06B4
296 #define REG_BT_COEX_TABLE			0x06C0
297 #define REG_WMAC_RESP_TXINFO			0x06D8
298 
299 #define REG_USB_INFO				0xFE17
300 #define REG_USB_SPECIAL_OPTION			0xFE55
301 #define REG_USB_DMA_AGG_TO			0xFE5B
302 #define REG_USB_AGG_TO				0xFE5C
303 #define REG_USB_AGG_TH				0xFE5D
304 
305 #define REG_TEST_USB_TXQS			0xFE48
306 #define REG_TEST_SIE_VID			0xFE60
307 #define REG_TEST_SIE_PID			0xFE62
308 #define REG_TEST_SIE_OPTIONAL			0xFE64
309 #define REG_TEST_SIE_CHIRP_K			0xFE65
310 #define REG_TEST_SIE_PHY			0xFE66
311 #define REG_TEST_SIE_MAC_ADDR			0xFE70
312 #define REG_TEST_SIE_STRING			0xFE80
313 
314 #define REG_NORMAL_SIE_VID			0xFE60
315 #define REG_NORMAL_SIE_PID			0xFE62
316 #define REG_NORMAL_SIE_OPTIONAL			0xFE64
317 #define REG_NORMAL_SIE_EP			0xFE65
318 #define REG_NORMAL_SIE_PHY			0xFE68
319 #define REG_NORMAL_SIE_MAC_ADDR			0xFE70
320 #define REG_NORMAL_SIE_STRING			0xFE80
321 
322 #define	CR9346					REG_9346CR
323 #define	MSR					(REG_CR + 2)
324 #define	ISR					REG_HISR
325 #define	TSFR					REG_TSFTR
326 
327 #define	MACIDR0					REG_MACID
328 #define	MACIDR4					(REG_MACID + 4)
329 
330 #define PBP					REG_PBP
331 
332 #define	IDR0					MACIDR0
333 #define	IDR4					MACIDR4
334 
335 #define	UNUSED_REGISTER				0x1BF
336 #define	DCAM					UNUSED_REGISTER
337 #define	PSR					UNUSED_REGISTER
338 #define BBADDR					UNUSED_REGISTER
339 #define	PHYDATAR				UNUSED_REGISTER
340 
341 #define	INVALID_BBRF_VALUE			0x12345678
342 
343 #define	MAX_MSS_DENSITY_2T			0x13
344 #define	MAX_MSS_DENSITY_1T			0x0A
345 
346 #define	CMDEEPROM_EN				BIT(5)
347 #define	CMDEEPROM_SEL				BIT(4)
348 #define	CMD9346CR_9356SEL			BIT(4)
349 #define	AUTOLOAD_EEPROM				(CMDEEPROM_EN|CMDEEPROM_SEL)
350 #define	AUTOLOAD_EFUSE				CMDEEPROM_EN
351 
352 #define	GPIOSEL_GPIO				0
353 #define	GPIOSEL_ENBT				BIT(5)
354 
355 #define	GPIO_IN					REG_GPIO_PIN_CTRL
356 #define	GPIO_OUT				(REG_GPIO_PIN_CTRL+1)
357 #define	GPIO_IO_SEL				(REG_GPIO_PIN_CTRL+2)
358 #define	GPIO_MOD				(REG_GPIO_PIN_CTRL+3)
359 
360 #define	MSR_NOLINK				0x00
361 #define	MSR_ADHOC				0x01
362 #define	MSR_INFRA				0x02
363 #define	MSR_AP					0x03
364 
365 #define	RRSR_RSC_OFFSET				21
366 #define	RRSR_SHORT_OFFSET			23
367 #define	RRSR_RSC_BW_40M				0x600000
368 #define	RRSR_RSC_UPSUBCHNL			0x400000
369 #define	RRSR_RSC_LOWSUBCHNL			0x200000
370 #define	RRSR_SHORT				0x800000
371 #define	RRSR_1M					BIT(0)
372 #define	RRSR_2M					BIT(1)
373 #define	RRSR_5_5M				BIT(2)
374 #define	RRSR_11M				BIT(3)
375 #define	RRSR_6M					BIT(4)
376 #define	RRSR_9M					BIT(5)
377 #define	RRSR_12M				BIT(6)
378 #define	RRSR_18M				BIT(7)
379 #define	RRSR_24M				BIT(8)
380 #define	RRSR_36M				BIT(9)
381 #define	RRSR_48M				BIT(10)
382 #define	RRSR_54M				BIT(11)
383 #define	RRSR_MCS0				BIT(12)
384 #define	RRSR_MCS1				BIT(13)
385 #define	RRSR_MCS2				BIT(14)
386 #define	RRSR_MCS3				BIT(15)
387 #define	RRSR_MCS4				BIT(16)
388 #define	RRSR_MCS5				BIT(17)
389 #define	RRSR_MCS6				BIT(18)
390 #define	RRSR_MCS7				BIT(19)
391 #define	BRSR_ACKSHORTPMB			BIT(23)
392 
393 #define	RATR_1M					0x00000001
394 #define	RATR_2M					0x00000002
395 #define	RATR_55M				0x00000004
396 #define	RATR_11M				0x00000008
397 #define	RATR_6M					0x00000010
398 #define	RATR_9M					0x00000020
399 #define	RATR_12M				0x00000040
400 #define	RATR_18M				0x00000080
401 #define	RATR_24M				0x00000100
402 #define	RATR_36M				0x00000200
403 #define	RATR_48M				0x00000400
404 #define	RATR_54M				0x00000800
405 #define	RATR_MCS0				0x00001000
406 #define	RATR_MCS1				0x00002000
407 #define	RATR_MCS2				0x00004000
408 #define	RATR_MCS3				0x00008000
409 #define	RATR_MCS4				0x00010000
410 #define	RATR_MCS5				0x00020000
411 #define	RATR_MCS6				0x00040000
412 #define	RATR_MCS7				0x00080000
413 #define	RATR_MCS8				0x00100000
414 #define	RATR_MCS9				0x00200000
415 #define	RATR_MCS10				0x00400000
416 #define	RATR_MCS11				0x00800000
417 #define	RATR_MCS12				0x01000000
418 #define	RATR_MCS13				0x02000000
419 #define	RATR_MCS14				0x04000000
420 #define	RATR_MCS15				0x08000000
421 
422 #define	RATE_ALL_CCK		(RATR_1M | RATR_2M | RATR_55M | RATR_11M)
423 #define	RATE_ALL_OFDM_AG	(RATR_6M | RATR_9M | RATR_12M | RATR_18M |\
424 				RATR_24M | RATR_36M | RATR_48M | RATR_54M)
425 #define	RATE_ALL_OFDM_1SS	(RATR_MCS0 | RATR_MCS1 | RATR_MCS2 |\
426 				RATR_MCS3 | RATR_MCS4 | RATR_MCS5 |\
427 				RATR_MCS6 | RATR_MCS7)
428 #define	RATE_ALL_OFDM_2SS	(RATR_MCS8 | RATR_MCS9 | RATR_MCS10 |\
429 				RATR_MCS11 | RATR_MCS12 | RATR_MCS13 |\
430 				RATR_MCS14 | RATR_MCS15)
431 
432 #define	BW_OPMODE_20MHZ				BIT(2)
433 #define	BW_OPMODE_5G				BIT(1)
434 #define	BW_OPMODE_11J				BIT(0)
435 
436 #define	CAM_VALID				BIT(15)
437 #define	CAM_NOTVALID				0x0000
438 #define	CAM_USEDK				BIT(5)
439 
440 #define	CAM_NONE				0x0
441 #define	CAM_WEP40				0x01
442 #define	CAM_TKIP				0x02
443 #define	CAM_AES					0x04
444 #define	CAM_WEP104				0x05
445 
446 #define	TOTAL_CAM_ENTRY				32
447 #define	HALF_CAM_ENTRY				16
448 
449 #define	CAM_WRITE				BIT(16)
450 #define	CAM_READ				0x00000000
451 #define	CAM_POLLINIG				BIT(31)
452 
453 #define	SCR_USEDK				0x01
454 #define	SCR_TXSEC_ENABLE			0x02
455 #define	SCR_RXSEC_ENABLE			0x04
456 
457 #define	WOW_PMEN				BIT(0)
458 #define	WOW_WOMEN				BIT(1)
459 #define	WOW_MAGIC				BIT(2)
460 #define	WOW_UWF					BIT(3)
461 
462 #define	IMR8190_DISABLED			0x0
463 #define	IMR_BCNDMAINT6				BIT(31)
464 #define	IMR_BCNDMAINT5				BIT(30)
465 #define	IMR_BCNDMAINT4				BIT(29)
466 #define	IMR_BCNDMAINT3				BIT(28)
467 #define	IMR_BCNDMAINT2				BIT(27)
468 #define	IMR_BCNDMAINT1				BIT(26)
469 #define	IMR_BCNDOK8				BIT(25)
470 #define	IMR_BCNDOK7				BIT(24)
471 #define	IMR_BCNDOK6				BIT(23)
472 #define	IMR_BCNDOK5				BIT(22)
473 #define	IMR_BCNDOK4				BIT(21)
474 #define	IMR_BCNDOK3				BIT(20)
475 #define	IMR_BCNDOK2				BIT(19)
476 #define	IMR_BCNDOK1				BIT(18)
477 #define	IMR_TIMEOUT2				BIT(17)
478 #define	IMR_TIMEOUT1				BIT(16)
479 #define	IMR_TXFOVW				BIT(15)
480 #define	IMR_PSTIMEOUT				BIT(14)
481 #define	IMR_BCNINT				BIT(13)
482 #define	IMR_RXFOVW				BIT(12)
483 #define	IMR_RDU					BIT(11)
484 #define	IMR_ATIMEND				BIT(10)
485 #define	IMR_BDOK				BIT(9)
486 #define	IMR_HIGHDOK				BIT(8)
487 #define	IMR_TBDOK				BIT(7)
488 #define	IMR_MGNTDOK				BIT(6)
489 #define	IMR_TBDER				BIT(5)
490 #define	IMR_BKDOK				BIT(4)
491 #define	IMR_BEDOK				BIT(3)
492 #define	IMR_VIDOK				BIT(2)
493 #define	IMR_VODOK				BIT(1)
494 #define	IMR_ROK					BIT(0)
495 
496 #define	IMR_TXERR				BIT(11)
497 #define	IMR_RXERR				BIT(10)
498 #define	IMR_CPWM				BIT(8)
499 #define	IMR_OCPINT				BIT(1)
500 #define	IMR_WLANOFF				BIT(0)
501 
502 /* 8723E series PCIE Host IMR/ISR bit */
503 /* IMR DW0 Bit 0-31 */
504 #define	PHIMR_TIMEOUT2				BIT(31)
505 #define	PHIMR_TIMEOUT1				BIT(30)
506 #define	PHIMR_PSTIMEOUT				BIT(29)
507 #define	PHIMR_GTINT4				BIT(28)
508 #define	PHIMR_GTINT3				BIT(27)
509 #define	PHIMR_TXBCNERR				BIT(26)
510 #define	PHIMR_TXBCNOK				BIT(25)
511 #define	PHIMR_TSF_BIT32_TOGGLE			BIT(24)
512 #define	PHIMR_BCNDMAINT3			BIT(23)
513 #define	PHIMR_BCNDMAINT2			BIT(22)
514 #define	PHIMR_BCNDMAINT1			BIT(21)
515 #define	PHIMR_BCNDMAINT0			BIT(20)
516 #define	PHIMR_BCNDOK3				BIT(19)
517 #define	PHIMR_BCNDOK2				BIT(18)
518 #define	PHIMR_BCNDOK1				BIT(17)
519 #define	PHIMR_BCNDOK0				BIT(16)
520 #define	PHIMR_HSISR_IND_ON			BIT(15)
521 #define	PHIMR_BCNDMAINT_E			BIT(14)
522 #define	PHIMR_ATIMEND_E				BIT(13)
523 #define	PHIMR_ATIM_CTW_END			BIT(12)
524 #define	PHIMR_HISRE_IND				BIT(11)
525 #define	PHIMR_C2HCMD				BIT(10)
526 #define	PHIMR_CPWM2				BIT(9)
527 #define	PHIMR_CPWM				BIT(8)
528 #define	PHIMR_HIGHDOK				BIT(7)
529 #define	PHIMR_MGNTDOK				BIT(6)
530 #define	PHIMR_BKDOK				BIT(5)
531 #define	PHIMR_BEDOK				BIT(4)
532 #define	PHIMR_VIDOK				BIT(3)
533 #define	PHIMR_VODOK				BIT(2)
534 #define	PHIMR_RDU				BIT(1)
535 #define	PHIMR_ROK				BIT(0)
536 
537 /* PCIE Host Interrupt Status Extension bit */
538 #define	PHIMR_BCNDMAINT7			BIT(23)
539 #define	PHIMR_BCNDMAINT6			BIT(22)
540 #define	PHIMR_BCNDMAINT5			BIT(21)
541 #define	PHIMR_BCNDMAINT4			BIT(20)
542 #define	PHIMR_BCNDOK7				BIT(19)
543 #define	PHIMR_BCNDOK6				BIT(18)
544 #define	PHIMR_BCNDOK5				BIT(17)
545 #define	PHIMR_BCNDOK4				BIT(16)
546 /* bit12-15: RSVD */
547 #define	PHIMR_TXERR				BIT(11)
548 #define	PHIMR_RXERR				BIT(10)
549 #define	PHIMR_TXFOVW				BIT(9)
550 #define	PHIMR_RXFOVW				BIT(8)
551 /* bit2-7: RSV */
552 #define	PHIMR_OCPINT				BIT(1)
553 
554 #define	HWSET_MAX_SIZE				256
555 #define EFUSE_MAX_SECTION			32
556 #define EFUSE_REAL_CONTENT_LEN			512
557 #define EFUSE_OOB_PROTECT_BYTES			15
558 
559 #define	EEPROM_DEFAULT_TSSI			0x0
560 #define EEPROM_DEFAULT_TXPOWERDIFF		0x0
561 #define EEPROM_DEFAULT_CRYSTALCAP		0x5
562 #define EEPROM_DEFAULT_BOARDTYPE		0x02
563 #define EEPROM_DEFAULT_TXPOWER			0x1010
564 #define	EEPROM_DEFAULT_HT2T_TXPWR		0x10
565 
566 #define	EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF	0x3
567 #define	EEPROM_DEFAULT_THERMALMETER		0x12
568 #define	EEPROM_DEFAULT_ANTTXPOWERDIFF		0x0
569 #define	EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP	0x5
570 #define	EEPROM_DEFAULT_TXPOWERLEVEL		0x22
571 #define	EEPROM_DEFAULT_HT40_2SDIFF		0x0
572 #define EEPROM_DEFAULT_HT20_DIFF		2
573 #define	EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF	0x3
574 #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET	0
575 #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET	0
576 
577 
578 #define EEPROM_DEFAULT_PID			0x1234
579 #define EEPROM_DEFAULT_VID			0x5678
580 #define EEPROM_DEFAULT_CUSTOMERID		0xAB
581 #define EEPROM_DEFAULT_SUBCUSTOMERID		0xCD
582 #define EEPROM_DEFAULT_VERSION			0
583 
584 #define	EEPROM_CHANNEL_PLAN_FCC			0x0
585 #define	EEPROM_CHANNEL_PLAN_IC			0x1
586 #define	EEPROM_CHANNEL_PLAN_ETSI		0x2
587 #define	EEPROM_CHANNEL_PLAN_SPAIN		0x3
588 #define	EEPROM_CHANNEL_PLAN_FRANCE		0x4
589 #define	EEPROM_CHANNEL_PLAN_MKK			0x5
590 #define	EEPROM_CHANNEL_PLAN_MKK1		0x6
591 #define	EEPROM_CHANNEL_PLAN_ISRAEL		0x7
592 #define	EEPROM_CHANNEL_PLAN_TELEC		0x8
593 #define	EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN	0x9
594 #define	EEPROM_CHANNEL_PLAN_WORLD_WIDE_13	0xA
595 #define	EEPROM_CHANNEL_PLAN_NCC			0xB
596 #define	EEPROM_CHANNEL_PLAN_BY_HW_MASK		0x80
597 
598 #define EEPROM_CID_DEFAULT			0x0
599 #define EEPROM_CID_TOSHIBA			0x4
600 #define	EEPROM_CID_CCX				0x10
601 #define	EEPROM_CID_QMI				0x0D
602 #define EEPROM_CID_WHQL				0xFE
603 
604 #define	RTL8192_EEPROM_ID			0x8129
605 
606 #define RTL8190_EEPROM_ID			0x8129
607 #define EEPROM_HPON				0x02
608 #define EEPROM_CLK				0x06
609 #define EEPROM_TESTR				0x08
610 
611 #define EEPROM_VID				0x49
612 #define EEPROM_DID				0x4B
613 #define EEPROM_SVID				0x4D
614 #define EEPROM_SMID				0x4F
615 
616 #define EEPROM_MAC_ADDR				0x67
617 
618 #define EEPROM_CCK_TX_PWR_INX			0x5A
619 #define EEPROM_HT40_1S_TX_PWR_INX		0x60
620 #define EEPROM_HT40_2S_TX_PWR_INX_DIFF		0x66
621 #define EEPROM_HT20_TX_PWR_INX_DIFF		0x69
622 #define EEPROM_OFDM_TX_PWR_INX_DIFF		0x6C
623 #define EEPROM_HT40_MAX_PWR_OFFSET		0x25
624 #define EEPROM_HT20_MAX_PWR_OFFSET		0x22
625 
626 #define EEPROM_THERMAL_METER			0x2a
627 #define EEPROM_XTAL_K				0x78
628 #define EEPROM_RF_OPT1				0x79
629 #define EEPROM_RF_OPT2				0x7A
630 #define EEPROM_RF_OPT3				0x7B
631 #define EEPROM_RF_OPT4				0x7C
632 #define EEPROM_CHANNEL_PLAN			0x28
633 #define EEPROM_VERSION				0x30
634 #define EEPROM_CUSTOMER_ID			0x31
635 
636 #define EEPROM_PWRDIFF				0x54
637 
638 #define EEPROM_TXPOWERCCK			0x10
639 #define	EEPROM_TXPOWERHT40_1S			0x16
640 #define	EEPROM_TXPOWERHT40_2SDIFF		0x66
641 #define EEPROM_TXPOWERHT20DIFF			0x1C
642 #define EEPROM_TXPOWER_OFDMDIFF			0x1F
643 
644 #define	EEPROM_TXPWR_GROUP			0x22
645 
646 #define EEPROM_TSSI_A				0x29
647 #define EEPROM_TSSI_B				0x77
648 
649 #define EEPROM_CHANNELPLAN			0x28
650 
651 #define RF_OPTION1				0x2B
652 #define RF_OPTION2				0x2C
653 #define RF_OPTION3				0x2D
654 #define RF_OPTION4				0x2E
655 
656 #define	STOPBECON				BIT(6)
657 #define	STOPHIGHT				BIT(5)
658 #define	STOPMGT					BIT(4)
659 #define	STOPVO					BIT(3)
660 #define	STOPVI					BIT(2)
661 #define	STOPBE					BIT(1)
662 #define	STOPBK					BIT(0)
663 
664 #define	RCR_APPFCS				BIT(31)
665 #define	RCR_APP_MIC				BIT(30)
666 #define	RCR_APP_ICV				BIT(29)
667 #define	RCR_APP_PHYST_RXFF			BIT(28)
668 #define	RCR_APP_BA_SSN				BIT(27)
669 #define	RCR_ENMBID				BIT(24)
670 #define	RCR_LSIGEN				BIT(23)
671 #define	RCR_MFBEN				BIT(22)
672 #define	RCR_HTC_LOC_CTRL			BIT(14)
673 #define	RCR_AMF					BIT(13)
674 #define	RCR_ACF					BIT(12)
675 #define	RCR_ADF					BIT(11)
676 #define	RCR_AICV				BIT(9)
677 #define	RCR_ACRC32				BIT(8)
678 #define	RCR_CBSSID_BCN				BIT(7)
679 #define	RCR_CBSSID_DATA				BIT(6)
680 #define	RCR_CBSSID				RCR_CBSSID_DATA
681 #define	RCR_APWRMGT				BIT(5)
682 #define	RCR_ADD3				BIT(4)
683 #define	RCR_AB					BIT(3)
684 #define	RCR_AM					BIT(2)
685 #define	RCR_APM					BIT(1)
686 #define	RCR_AAP					BIT(0)
687 #define	RCR_MXDMA_OFFSET			8
688 #define	RCR_FIFO_OFFSET				13
689 
690 #define RSV_CTRL				0x001C
691 #define RD_CTRL					0x0524
692 
693 #define REG_USB_INFO				0xFE17
694 #define REG_USB_SPECIAL_OPTION			0xFE55
695 #define REG_USB_DMA_AGG_TO			0xFE5B
696 #define REG_USB_AGG_TO				0xFE5C
697 #define REG_USB_AGG_TH				0xFE5D
698 
699 #define REG_USB_VID				0xFE60
700 #define REG_USB_PID				0xFE62
701 #define REG_USB_OPTIONAL			0xFE64
702 #define REG_USB_CHIRP_K				0xFE65
703 #define REG_USB_PHY				0xFE66
704 #define REG_USB_MAC_ADDR			0xFE70
705 #define REG_USB_HRPWM				0xFE58
706 #define REG_USB_HCPWM				0xFE57
707 
708 #define SW18_FPWM				BIT(3)
709 
710 #define ISO_MD2PP				BIT(0)
711 #define ISO_UA2USB				BIT(1)
712 #define ISO_UD2CORE				BIT(2)
713 #define ISO_PA2PCIE				BIT(3)
714 #define ISO_PD2CORE				BIT(4)
715 #define ISO_IP2MAC				BIT(5)
716 #define ISO_DIOP				BIT(6)
717 #define ISO_DIOE				BIT(7)
718 #define ISO_EB2CORE				BIT(8)
719 #define ISO_DIOR				BIT(9)
720 
721 #define PWC_EV25V				BIT(14)
722 #define PWC_EV12V				BIT(15)
723 
724 #define FEN_BBRSTB				BIT(0)
725 #define FEN_BB_GLB_RSTn				BIT(1)
726 #define FEN_USBA				BIT(2)
727 #define FEN_UPLL				BIT(3)
728 #define FEN_USBD				BIT(4)
729 #define FEN_DIO_PCIE				BIT(5)
730 #define FEN_PCIEA				BIT(6)
731 #define FEN_PPLL				BIT(7)
732 #define FEN_PCIED				BIT(8)
733 #define FEN_DIOE				BIT(9)
734 #define FEN_CPUEN				BIT(10)
735 #define FEN_DCORE				BIT(11)
736 #define FEN_ELDR				BIT(12)
737 #define FEN_DIO_RF				BIT(13)
738 #define FEN_HWPDN				BIT(14)
739 #define FEN_MREGEN				BIT(15)
740 
741 #define PFM_LDALL				BIT(0)
742 #define PFM_ALDN				BIT(1)
743 #define PFM_LDKP				BIT(2)
744 #define PFM_WOWL				BIT(3)
745 #define EnPDN					BIT(4)
746 #define PDN_PL					BIT(5)
747 #define APFM_ONMAC				BIT(8)
748 #define APFM_OFF				BIT(9)
749 #define APFM_RSM				BIT(10)
750 #define AFSM_HSUS				BIT(11)
751 #define AFSM_PCIE				BIT(12)
752 #define APDM_MAC				BIT(13)
753 #define APDM_HOST				BIT(14)
754 #define APDM_HPDN				BIT(15)
755 #define RDY_MACON				BIT(16)
756 #define SUS_HOST				BIT(17)
757 #define ROP_ALD					BIT(20)
758 #define ROP_PWR					BIT(21)
759 #define ROP_SPS					BIT(22)
760 #define SOP_MRST				BIT(25)
761 #define SOP_FUSE				BIT(26)
762 #define SOP_ABG					BIT(27)
763 #define SOP_AMB					BIT(28)
764 #define SOP_RCK					BIT(29)
765 #define SOP_A8M					BIT(30)
766 #define XOP_BTCK				BIT(31)
767 
768 #define ANAD16V_EN				BIT(0)
769 #define ANA8M					BIT(1)
770 #define MACSLP					BIT(4)
771 #define LOADER_CLK_EN				BIT(5)
772 #define _80M_SSC_DIS				BIT(7)
773 #define _80M_SSC_EN_HO				BIT(8)
774 #define PHY_SSC_RSTB				BIT(9)
775 #define SEC_CLK_EN				BIT(10)
776 #define MAC_CLK_EN				BIT(11)
777 #define SYS_CLK_EN				BIT(12)
778 #define RING_CLK_EN				BIT(13)
779 
780 #define	BOOT_FROM_EEPROM			BIT(4)
781 #define	EEPROM_EN				BIT(5)
782 
783 #define AFE_BGEN				BIT(0)
784 #define AFE_MBEN				BIT(1)
785 #define MAC_ID_EN				BIT(7)
786 
787 #define WLOCK_ALL				BIT(0)
788 #define WLOCK_00				BIT(1)
789 #define WLOCK_04				BIT(2)
790 #define WLOCK_08				BIT(3)
791 #define WLOCK_40				BIT(4)
792 #define R_DIS_PRST_0				BIT(5)
793 #define R_DIS_PRST_1				BIT(6)
794 #define LOCK_ALL_EN				BIT(7)
795 
796 #define RF_EN					BIT(0)
797 #define RF_RSTB					BIT(1)
798 #define RF_SDMRSTB				BIT(2)
799 
800 #define LDA15_EN				BIT(0)
801 #define LDA15_STBY				BIT(1)
802 #define LDA15_OBUF				BIT(2)
803 #define LDA15_REG_VOS				BIT(3)
804 #define _LDA15_VOADJ(x)				(((x) & 0x7) << 4)
805 
806 #define LDV12_EN				BIT(0)
807 #define LDV12_SDBY				BIT(1)
808 #define LPLDO_HSM				BIT(2)
809 #define LPLDO_LSM_DIS				BIT(3)
810 #define _LDV12_VADJ(x)				(((x) & 0xF) << 4)
811 
812 #define XTAL_EN					BIT(0)
813 #define XTAL_BSEL				BIT(1)
814 #define _XTAL_BOSC(x)				(((x) & 0x3) << 2)
815 #define _XTAL_CADJ(x)				(((x) & 0xF) << 4)
816 #define XTAL_GATE_USB				BIT(8)
817 #define _XTAL_USB_DRV(x)			(((x) & 0x3) << 9)
818 #define XTAL_GATE_AFE				BIT(11)
819 #define _XTAL_AFE_DRV(x)			(((x) & 0x3) << 12)
820 #define XTAL_RF_GATE				BIT(14)
821 #define _XTAL_RF_DRV(x)				(((x) & 0x3) << 15)
822 #define XTAL_GATE_DIG				BIT(17)
823 #define _XTAL_DIG_DRV(x)			(((x) & 0x3) << 18)
824 #define XTAL_BT_GATE				BIT(20)
825 #define _XTAL_BT_DRV(x)				(((x) & 0x3) << 21)
826 #define _XTAL_GPIO(x)				(((x) & 0x7) << 23)
827 
828 #define CKDLY_AFE				BIT(26)
829 #define CKDLY_USB				BIT(27)
830 #define CKDLY_DIG				BIT(28)
831 #define CKDLY_BT				BIT(29)
832 
833 #define APLL_EN					BIT(0)
834 #define APLL_320_EN				BIT(1)
835 #define APLL_FREF_SEL				BIT(2)
836 #define APLL_EDGE_SEL				BIT(3)
837 #define APLL_WDOGB				BIT(4)
838 #define APLL_LPFEN				BIT(5)
839 
840 #define APLL_REF_CLK_13MHZ			0x1
841 #define APLL_REF_CLK_19_2MHZ			0x2
842 #define APLL_REF_CLK_20MHZ			0x3
843 #define APLL_REF_CLK_25MHZ			0x4
844 #define APLL_REF_CLK_26MHZ			0x5
845 #define APLL_REF_CLK_38_4MHZ			0x6
846 #define APLL_REF_CLK_40MHZ			0x7
847 
848 #define APLL_320EN				BIT(14)
849 #define APLL_80EN				BIT(15)
850 #define APLL_1MEN				BIT(24)
851 
852 #define ALD_EN					BIT(18)
853 #define EF_PD					BIT(19)
854 #define EF_FLAG					BIT(31)
855 
856 #define EF_TRPT					BIT(7)
857 #define LDOE25_EN				BIT(31)
858 
859 #define RSM_EN					BIT(0)
860 #define Timer_EN				BIT(4)
861 
862 #define TRSW0EN					BIT(2)
863 #define TRSW1EN					BIT(3)
864 #define EROM_EN					BIT(4)
865 #define EnBT					BIT(5)
866 #define EnUart					BIT(8)
867 #define Uart_910				BIT(9)
868 #define EnPMAC					BIT(10)
869 #define SIC_SWRST				BIT(11)
870 #define EnSIC					BIT(12)
871 #define SIC_23					BIT(13)
872 #define EnHDP					BIT(14)
873 #define SIC_LBK					BIT(15)
874 
875 #define LED0PL					BIT(4)
876 #define LED1PL					BIT(12)
877 #define LED0DIS					BIT(7)
878 
879 #define MCUFWDL_EN				BIT(0)
880 #define MCUFWDL_RDY				BIT(1)
881 #define FWDL_ChkSum_rpt				BIT(2)
882 #define MACINI_RDY				BIT(3)
883 #define BBINI_RDY				BIT(4)
884 #define RFINI_RDY				BIT(5)
885 #define WINTINI_RDY				BIT(6)
886 #define CPRST					BIT(23)
887 
888 #define XCLK_VLD				BIT(0)
889 #define ACLK_VLD				BIT(1)
890 #define UCLK_VLD				BIT(2)
891 #define PCLK_VLD				BIT(3)
892 #define PCIRSTB					BIT(4)
893 #define V15_VLD					BIT(5)
894 #define TRP_B15V_EN				BIT(7)
895 #define SIC_IDLE				BIT(8)
896 #define BD_MAC2					BIT(9)
897 #define BD_MAC1					BIT(10)
898 #define IC_MACPHY_MODE				BIT(11)
899 #define BT_FUNC					BIT(16)
900 #define VENDOR_ID				BIT(19)
901 #define PAD_HWPD_IDN				BIT(22)
902 #define TRP_VAUX_EN				BIT(23)
903 #define TRP_BT_EN				BIT(24)
904 #define BD_PKG_SEL				BIT(25)
905 #define BD_HCI_SEL				BIT(26)
906 #define TYPE_ID					BIT(27)
907 
908 #define CHIP_VER_RTL_MASK			0xF000
909 #define CHIP_VER_RTL_SHIFT			12
910 
911 #define REG_LBMODE				(REG_CR + 3)
912 
913 #define HCI_TXDMA_EN				BIT(0)
914 #define HCI_RXDMA_EN				BIT(1)
915 #define TXDMA_EN				BIT(2)
916 #define RXDMA_EN				BIT(3)
917 #define PROTOCOL_EN				BIT(4)
918 #define SCHEDULE_EN				BIT(5)
919 #define MACTXEN					BIT(6)
920 #define MACRXEN					BIT(7)
921 #define ENSWBCN					BIT(8)
922 #define ENSEC					BIT(9)
923 
924 #define _NETTYPE(x)				(((x) & 0x3) << 16)
925 #define MASK_NETTYPE				0x30000
926 #define NT_NO_LINK				0x0
927 #define NT_LINK_AD_HOC				0x1
928 #define NT_LINK_AP				0x2
929 #define NT_AS_AP				0x3
930 
931 #define _LBMODE(x)				(((x) & 0xF) << 24)
932 #define MASK_LBMODE				0xF000000
933 #define LOOPBACK_NORMAL				0x0
934 #define LOOPBACK_IMMEDIATELY			0xB
935 #define LOOPBACK_MAC_DELAY			0x3
936 #define LOOPBACK_PHY				0x1
937 #define LOOPBACK_DMA				0x7
938 
939 #define GET_RX_PAGE_SIZE(value)			((value) & 0xF)
940 #define GET_TX_PAGE_SIZE(value)			(((value) & 0xF0) >> 4)
941 #define _PSRX_MASK				0xF
942 #define _PSTX_MASK				0xF0
943 #define _PSRX(x)				(x)
944 #define _PSTX(x)				((x) << 4)
945 
946 #define PBP_64					0x0
947 #define PBP_128					0x1
948 #define PBP_256					0x2
949 #define PBP_512					0x3
950 #define PBP_1024				0x4
951 
952 #define RXDMA_ARBBW_EN				BIT(0)
953 #define RXSHFT_EN				BIT(1)
954 #define RXDMA_AGG_EN				BIT(2)
955 #define QS_VO_QUEUE				BIT(8)
956 #define QS_VI_QUEUE				BIT(9)
957 #define QS_BE_QUEUE				BIT(10)
958 #define QS_BK_QUEUE				BIT(11)
959 #define QS_MANAGER_QUEUE			BIT(12)
960 #define QS_HIGH_QUEUE				BIT(13)
961 
962 #define HQSEL_VOQ				BIT(0)
963 #define HQSEL_VIQ				BIT(1)
964 #define HQSEL_BEQ				BIT(2)
965 #define HQSEL_BKQ				BIT(3)
966 #define HQSEL_MGTQ				BIT(4)
967 #define HQSEL_HIQ				BIT(5)
968 
969 #define _TXDMA_HIQ_MAP(x)			(((x)&0x3) << 14)
970 #define _TXDMA_MGQ_MAP(x)			(((x)&0x3) << 12)
971 #define _TXDMA_BKQ_MAP(x)			(((x)&0x3) << 10)
972 #define _TXDMA_BEQ_MAP(x)			(((x)&0x3) << 8)
973 #define _TXDMA_VIQ_MAP(x)			(((x)&0x3) << 6)
974 #define _TXDMA_VOQ_MAP(x)			(((x)&0x3) << 4)
975 
976 #define QUEUE_LOW				1
977 #define QUEUE_NORMAL				2
978 #define QUEUE_HIGH				3
979 
980 #define _LLT_NO_ACTIVE				0x0
981 #define _LLT_WRITE_ACCESS			0x1
982 #define _LLT_READ_ACCESS			0x2
983 
984 #define _LLT_INIT_DATA(x)			((x) & 0xFF)
985 #define _LLT_INIT_ADDR(x)			(((x) & 0xFF) << 8)
986 #define _LLT_OP(x)				(((x) & 0x3) << 30)
987 #define _LLT_OP_VALUE(x)			(((x) >> 30) & 0x3)
988 
989 #define BB_WRITE_READ_MASK			(BIT(31) | BIT(30))
990 #define BB_WRITE_EN				BIT(30)
991 #define BB_READ_EN				BIT(31)
992 
993 #define _HPQ(x)					((x) & 0xFF)
994 #define _LPQ(x)					(((x) & 0xFF) << 8)
995 #define _PUBQ(x)				(((x) & 0xFF) << 16)
996 #define _NPQ(x)					((x) & 0xFF)
997 
998 #define HPQ_PUBLIC_DIS				BIT(24)
999 #define LPQ_PUBLIC_DIS				BIT(25)
1000 #define LD_RQPN					BIT(31)
1001 
1002 #define BCN_VALID				BIT(16)
1003 #define BCN_HEAD(x)				(((x) & 0xFF) << 8)
1004 #define	BCN_HEAD_MASK				0xFF00
1005 
1006 #define BLK_DESC_NUM_SHIFT			4
1007 #define BLK_DESC_NUM_MASK			0xF
1008 
1009 #define DROP_DATA_EN				BIT(9)
1010 
1011 #define EN_AMPDU_RTY_NEW			BIT(7)
1012 
1013 #define _INIRTSMCS_SEL(x)			((x) & 0x3F)
1014 
1015 #define _SPEC_SIFS_CCK(x)			((x) & 0xFF)
1016 #define _SPEC_SIFS_OFDM(x)			(((x) & 0xFF) << 8)
1017 
1018 #define RATE_REG_BITMAP_ALL			0xFFFFF
1019 
1020 #define _RRSC_BITMAP(x)				((x) & 0xFFFFF)
1021 
1022 #define _RRSR_RSC(x)				(((x) & 0x3) << 21)
1023 #define RRSR_RSC_RESERVED			0x0
1024 #define RRSR_RSC_UPPER_SUBCHANNEL		0x1
1025 #define RRSR_RSC_LOWER_SUBCHANNEL		0x2
1026 #define RRSR_RSC_DUPLICATE_MODE			0x3
1027 
1028 #define USE_SHORT_G1				BIT(20)
1029 
1030 #define _AGGLMT_MCS0(x)				((x) & 0xF)
1031 #define _AGGLMT_MCS1(x)				(((x) & 0xF) << 4)
1032 #define _AGGLMT_MCS2(x)				(((x) & 0xF) << 8)
1033 #define _AGGLMT_MCS3(x)				(((x) & 0xF) << 12)
1034 #define _AGGLMT_MCS4(x)				(((x) & 0xF) << 16)
1035 #define _AGGLMT_MCS5(x)				(((x) & 0xF) << 20)
1036 #define _AGGLMT_MCS6(x)				(((x) & 0xF) << 24)
1037 #define _AGGLMT_MCS7(x)				(((x) & 0xF) << 28)
1038 
1039 #define	RETRY_LIMIT_SHORT_SHIFT			8
1040 #define	RETRY_LIMIT_LONG_SHIFT			0
1041 
1042 #define _DARF_RC1(x)				((x) & 0x1F)
1043 #define _DARF_RC2(x)				(((x) & 0x1F) << 8)
1044 #define _DARF_RC3(x)				(((x) & 0x1F) << 16)
1045 #define _DARF_RC4(x)				(((x) & 0x1F) << 24)
1046 #define _DARF_RC5(x)				((x) & 0x1F)
1047 #define _DARF_RC6(x)				(((x) & 0x1F) << 8)
1048 #define _DARF_RC7(x)				(((x) & 0x1F) << 16)
1049 #define _DARF_RC8(x)				(((x) & 0x1F) << 24)
1050 
1051 #define _RARF_RC1(x)				((x) & 0x1F)
1052 #define _RARF_RC2(x)				(((x) & 0x1F) << 8)
1053 #define _RARF_RC3(x)				(((x) & 0x1F) << 16)
1054 #define _RARF_RC4(x)				(((x) & 0x1F) << 24)
1055 #define _RARF_RC5(x)				((x) & 0x1F)
1056 #define _RARF_RC6(x)				(((x) & 0x1F) << 8)
1057 #define _RARF_RC7(x)				(((x) & 0x1F) << 16)
1058 #define _RARF_RC8(x)				(((x) & 0x1F) << 24)
1059 
1060 #define AC_PARAM_TXOP_LIMIT_OFFSET		16
1061 #define AC_PARAM_ECW_MAX_OFFSET			12
1062 #define AC_PARAM_ECW_MIN_OFFSET			8
1063 #define AC_PARAM_AIFS_OFFSET			0
1064 
1065 #define _AIFS(x)				(x)
1066 #define _ECW_MAX_MIN(x)				((x) << 8)
1067 #define _TXOP_LIMIT(x)				((x) << 16)
1068 
1069 #define _BCNIFS(x)				((x) & 0xFF)
1070 #define _BCNECW(x)				((((x) & 0xF)) << 8)
1071 
1072 #define _LRL(x)					((x) & 0x3F)
1073 #define _SRL(x)					(((x) & 0x3F) << 8)
1074 
1075 #define _SIFS_CCK_CTX(x)			((x) & 0xFF)
1076 #define _SIFS_CCK_TRX(x)			(((x) & 0xFF) << 8);
1077 
1078 #define _SIFS_OFDM_CTX(x)			((x) & 0xFF)
1079 #define _SIFS_OFDM_TRX(x)			(((x) & 0xFF) << 8);
1080 
1081 #define _TBTT_PROHIBIT_HOLD(x)			(((x) & 0xFF) << 8)
1082 
1083 #define DIS_EDCA_CNT_DWN			BIT(11)
1084 
1085 #define EN_MBSSID				BIT(1)
1086 #define EN_TXBCN_RPT				BIT(2)
1087 #define	EN_BCN_FUNCTION				BIT(3)
1088 
1089 #define TSFTR_RST				BIT(0)
1090 #define TSFTR1_RST				BIT(1)
1091 
1092 #define STOP_BCNQ				BIT(6)
1093 
1094 #define	DIS_TSF_UDT0_NORMAL_CHIP		BIT(4)
1095 #define	DIS_TSF_UDT0_TEST_CHIP			BIT(5)
1096 
1097 #define	AcmHw_HwEn				BIT(0)
1098 #define	AcmHw_BeqEn				BIT(1)
1099 #define	AcmHw_ViqEn				BIT(2)
1100 #define	AcmHw_VoqEn				BIT(3)
1101 #define	AcmHw_BeqStatus				BIT(4)
1102 #define	AcmHw_ViqStatus				BIT(5)
1103 #define	AcmHw_VoqStatus				BIT(6)
1104 
1105 #define APSDOFF					BIT(6)
1106 #define APSDOFF_STATUS				BIT(7)
1107 
1108 #define BW_20MHZ				BIT(2)
1109 
1110 #define RATE_BITMAP_ALL				0xFFFFF
1111 
1112 #define RATE_RRSR_CCK_ONLY_1M			0xFFFF1
1113 
1114 #define TSFRST					BIT(0)
1115 #define DIS_GCLK				BIT(1)
1116 #define PAD_SEL					BIT(2)
1117 #define PWR_ST					BIT(6)
1118 #define PWRBIT_OW_EN				BIT(7)
1119 #define ACRC					BIT(8)
1120 #define CFENDFORM				BIT(9)
1121 #define ICV					BIT(10)
1122 
1123 #define AAP					BIT(0)
1124 #define APM					BIT(1)
1125 #define AM					BIT(2)
1126 #define AB					BIT(3)
1127 #define ADD3					BIT(4)
1128 #define APWRMGT					BIT(5)
1129 #define CBSSID					BIT(6)
1130 #define CBSSID_DATA				BIT(6)
1131 #define CBSSID_BCN				BIT(7)
1132 #define ACRC32					BIT(8)
1133 #define AICV					BIT(9)
1134 #define ADF					BIT(11)
1135 #define ACF					BIT(12)
1136 #define AMF					BIT(13)
1137 #define HTC_LOC_CTRL				BIT(14)
1138 #define UC_DATA_EN				BIT(16)
1139 #define BM_DATA_EN				BIT(17)
1140 #define MFBEN					BIT(22)
1141 #define LSIGEN					BIT(23)
1142 #define EnMBID					BIT(24)
1143 #define APP_BASSN				BIT(27)
1144 #define APP_PHYSTS				BIT(28)
1145 #define APP_ICV					BIT(29)
1146 #define APP_MIC					BIT(30)
1147 #define APP_FCS					BIT(31)
1148 
1149 #define _MIN_SPACE(x)				((x) & 0x7)
1150 #define _SHORT_GI_PADDING(x)			(((x) & 0x1F) << 3)
1151 
1152 #define RXERR_TYPE_OFDM_PPDU			0
1153 #define RXERR_TYPE_OFDM_FALSE_ALARM		1
1154 #define	RXERR_TYPE_OFDM_MPDU_OK			2
1155 #define RXERR_TYPE_OFDM_MPDU_FAIL		3
1156 #define RXERR_TYPE_CCK_PPDU			4
1157 #define RXERR_TYPE_CCK_FALSE_ALARM		5
1158 #define RXERR_TYPE_CCK_MPDU_OK			6
1159 #define RXERR_TYPE_CCK_MPDU_FAIL		7
1160 #define RXERR_TYPE_HT_PPDU			8
1161 #define RXERR_TYPE_HT_FALSE_ALARM		9
1162 #define RXERR_TYPE_HT_MPDU_TOTAL		10
1163 #define RXERR_TYPE_HT_MPDU_OK			11
1164 #define RXERR_TYPE_HT_MPDU_FAIL			12
1165 #define RXERR_TYPE_RX_FULL_DROP			15
1166 
1167 #define RXERR_COUNTER_MASK			0xFFFFF
1168 #define RXERR_RPT_RST				BIT(27)
1169 #define _RXERR_RPT_SEL(type)			((type) << 28)
1170 
1171 #define	SCR_TxUseDK				BIT(0)
1172 #define	SCR_RxUseDK				BIT(1)
1173 #define	SCR_TxEncEnable				BIT(2)
1174 #define	SCR_RxDecEnable				BIT(3)
1175 #define	SCR_SKByA2				BIT(4)
1176 #define	SCR_NoSKMC				BIT(5)
1177 #define SCR_TXBCUSEDK				BIT(6)
1178 #define SCR_RXBCUSEDK				BIT(7)
1179 
1180 #define USB_IS_HIGH_SPEED			0
1181 #define USB_IS_FULL_SPEED			1
1182 #define USB_SPEED_MASK				BIT(5)
1183 
1184 #define USB_NORMAL_SIE_EP_MASK			0xF
1185 #define USB_NORMAL_SIE_EP_SHIFT			4
1186 
1187 #define USB_TEST_EP_MASK			0x30
1188 #define USB_TEST_EP_SHIFT			4
1189 
1190 #define USB_AGG_EN				BIT(3)
1191 
1192 #define MAC_ADDR_LEN				6
1193 #define LAST_ENTRY_OF_TX_PKT_BUFFER		255
1194 
1195 #define POLLING_LLT_THRESHOLD			20
1196 #define POLLING_READY_TIMEOUT_COUNT		1000
1197 
1198 #define	MAX_MSS_DENSITY_2T			0x13
1199 #define	MAX_MSS_DENSITY_1T			0x0A
1200 
1201 #define EPROM_CMD_OPERATING_MODE_MASK		((1<<7)|(1<<6))
1202 #define EPROM_CMD_CONFIG			0x3
1203 #define EPROM_CMD_LOAD				1
1204 
1205 #define	HWSET_MAX_SIZE_92S			HWSET_MAX_SIZE
1206 
1207 #define	HAL_8192C_HW_GPIO_WPS_BIT		BIT(2)
1208 
1209 #define	RPMAC_RESET				0x100
1210 #define	RPMAC_TXSTART				0x104
1211 #define	RPMAC_TXLEGACYSIG			0x108
1212 #define	RPMAC_TXHTSIG1				0x10c
1213 #define	RPMAC_TXHTSIG2				0x110
1214 #define	RPMAC_PHYDEBUG				0x114
1215 #define	RPMAC_TXPACKETNUM			0x118
1216 #define	RPMAC_TXIDLE				0x11c
1217 #define	RPMAC_TXMACHEADER0			0x120
1218 #define	RPMAC_TXMACHEADER1			0x124
1219 #define	RPMAC_TXMACHEADER2			0x128
1220 #define	RPMAC_TXMACHEADER3			0x12c
1221 #define	RPMAC_TXMACHEADER4			0x130
1222 #define	RPMAC_TXMACHEADER5			0x134
1223 #define	RPMAC_TXDADATYPE			0x138
1224 #define	RPMAC_TXRANDOMSEED			0x13c
1225 #define	RPMAC_CCKPLCPPREAMBLE			0x140
1226 #define	RPMAC_CCKPLCPHEADER			0x144
1227 #define	RPMAC_CCKCRC16				0x148
1228 #define	RPMAC_OFDMRXCRC32OK			0x170
1229 #define	RPMAC_OFDMRXCRC32Er			0x174
1230 #define	RPMAC_OFDMRXPARITYER			0x178
1231 #define	RPMAC_OFDMRXCRC8ER			0x17c
1232 #define	RPMAC_CCKCRXRC16ER			0x180
1233 #define	RPMAC_CCKCRXRC32ER			0x184
1234 #define	RPMAC_CCKCRXRC32OK			0x188
1235 #define	RPMAC_TXSTATUS				0x18c
1236 
1237 #define	RFPGA0_RFMOD				0x800
1238 
1239 #define	RFPGA0_TXINFO				0x804
1240 #define	RFPGA0_PSDFUNCTION			0x808
1241 
1242 #define	RFPGA0_TXGAINSTAGE			0x80c
1243 
1244 #define	RFPGA0_RFTIMING1			0x810
1245 #define	RFPGA0_RFTIMING2			0x814
1246 
1247 #define	RFPGA0_XA_HSSIPARAMETER1		0x820
1248 #define	RFPGA0_XA_HSSIPARAMETER2		0x824
1249 #define	RFPGA0_XB_HSSIPARAMETER1		0x828
1250 #define	RFPGA0_XB_HSSIPARAMETER2		0x82c
1251 
1252 #define	RFPGA0_XA_LSSIPARAMETER			0x840
1253 #define	RFPGA0_XB_LSSIPARAMETER			0x844
1254 
1255 #define	RFPGA0_RFWAKEUPPARAMETER		0x850
1256 #define	RFPGA0_RFSLEEPUPPARAMETER		0x854
1257 
1258 #define	RFPGA0_XAB_SWITCHCONTROL		0x858
1259 #define	RFPGA0_XCD_SWITCHCONTROL		0x85c
1260 
1261 #define	RFPGA0_XA_RFINTERFACEOE			0x860
1262 #define	RFPGA0_XB_RFINTERFACEOE			0x864
1263 
1264 #define	RFPGA0_XAB_RFINTERFACESW		0x870
1265 #define	RFPGA0_XCD_RFINTERFACESW		0x874
1266 
1267 #define	rFPGA0_XAB_RFPARAMETER			0x878
1268 #define	rFPGA0_XCD_RFPARAMETER			0x87c
1269 
1270 #define	RFPGA0_ANALOGPARAMETER1			0x880
1271 #define	RFPGA0_ANALOGPARAMETER2			0x884
1272 #define	RFPGA0_ANALOGPARAMETER3			0x888
1273 #define	RFPGA0_ANALOGPARAMETER4			0x88c
1274 
1275 #define	RFPGA0_XA_LSSIREADBACK			0x8a0
1276 #define	RFPGA0_XB_LSSIREADBACK			0x8a4
1277 #define	RFPGA0_XC_LSSIREADBACK			0x8a8
1278 #define	RFPGA0_XD_LSSIREADBACK			0x8ac
1279 
1280 #define	RFPGA0_PSDREPORT			0x8b4
1281 #define	TRANSCEIVEA_HSPI_READBACK		0x8b8
1282 #define	TRANSCEIVEB_HSPI_READBACK		0x8bc
1283 #define	RFPGA0_XAB_RFINTERFACERB		0x8e0
1284 #define	RFPGA0_XCD_RFINTERFACERB		0x8e4
1285 
1286 #define	RFPGA1_RFMOD				0x900
1287 
1288 #define	RFPGA1_TXBLOCK				0x904
1289 #define	RFPGA1_DEBUGSELECT			0x908
1290 #define	RFPGA1_TXINFO				0x90c
1291 
1292 #define	RCCK0_SYSTEM				0xa00
1293 
1294 #define	RCCK0_AFESETTING			0xa04
1295 #define	RCCK0_CCA				0xa08
1296 
1297 #define	RCCK0_RXAGC1				0xa0c
1298 #define	RCCK0_RXAGC2				0xa10
1299 
1300 #define	RCCK0_RXHP				0xa14
1301 
1302 #define	RCCK0_DSPPARAMETER1			0xa18
1303 #define	RCCK0_DSPPARAMETER2			0xa1c
1304 
1305 #define	RCCK0_TXFILTER1				0xa20
1306 #define	RCCK0_TXFILTER2				0xa24
1307 #define	RCCK0_DEBUGPORT				0xa28
1308 #define	RCCK0_FALSEALARMREPORT			0xa2c
1309 #define	RCCK0_TRSSIREPORT			0xa50
1310 #define	RCCK0_RXREPORT				0xa54
1311 #define	RCCK0_FACOUNTERLOWER			0xa5c
1312 #define	RCCK0_FACOUNTERUPPER			0xa58
1313 
1314 #define	ROFDM0_LSTF				0xc00
1315 
1316 #define	ROFDM0_TRXPATHENABLE			0xc04
1317 #define	ROFDM0_TRMUXPAR				0xc08
1318 #define	ROFDM0_TRSWISOLATION			0xc0c
1319 
1320 #define	ROFDM0_XARXAFE				0xc10
1321 #define	ROFDM0_XARXIQIMBALANCE			0xc14
1322 #define	ROFDM0_XBRXAFE				0xc18
1323 #define	ROFDM0_XBRXIQIMBALANCE			0xc1c
1324 #define	ROFDM0_XCRXAFE				0xc20
1325 #define	ROFDM0_XCRXIQIMBANLANCE			0xc24
1326 #define	ROFDM0_XDRXAFE				0xc28
1327 #define	ROFDM0_XDRXIQIMBALANCE			0xc2c
1328 
1329 #define	ROFDM0_RXDETECTOR1			0xc30
1330 #define	ROFDM0_RXDETECTOR2			0xc34
1331 #define	ROFDM0_RXDETECTOR3			0xc38
1332 #define	ROFDM0_RXDETECTOR4			0xc3c
1333 
1334 #define	ROFDM0_RXDSP				0xc40
1335 #define	ROFDM0_CFOANDDAGC			0xc44
1336 #define	ROFDM0_CCADROPTHRESHOLD			0xc48
1337 #define	ROFDM0_ECCATHRESHOLD			0xc4c
1338 
1339 #define	ROFDM0_XAAGCCORE1			0xc50
1340 #define	ROFDM0_XAAGCCORE2			0xc54
1341 #define	ROFDM0_XBAGCCORE1			0xc58
1342 #define	ROFDM0_XBAGCCORE2			0xc5c
1343 #define	ROFDM0_XCAGCCORE1			0xc60
1344 #define	ROFDM0_XCAGCCORE2			0xc64
1345 #define	ROFDM0_XDAGCCORE1			0xc68
1346 #define	ROFDM0_XDAGCCORE2			0xc6c
1347 
1348 #define	ROFDM0_AGCPARAMETER1			0xc70
1349 #define	ROFDM0_AGCPARAMETER2			0xc74
1350 #define	ROFDM0_AGCRSSITABLE			0xc78
1351 #define	ROFDM0_HTSTFAGC				0xc7c
1352 
1353 #define	ROFDM0_XATXIQIMBALANCE			0xc80
1354 #define	ROFDM0_XATXAFE				0xc84
1355 #define	ROFDM0_XBTXIQIMBALANCE			0xc88
1356 #define	ROFDM0_XBTXAFE				0xc8c
1357 #define	ROFDM0_XCTXIQIMBALANCE			0xc90
1358 #define	ROFDM0_XCTXAFE				0xc94
1359 #define	ROFDM0_XDTXIQIMBALANCE			0xc98
1360 #define	ROFDM0_XDTXAFE				0xc9c
1361 
1362 #define ROFDM0_RXIQEXTANTA			0xca0
1363 
1364 #define	ROFDM0_RXHPPARAMETER			0xce0
1365 #define	ROFDM0_TXPSEUDONOISEWGT			0xce4
1366 #define	ROFDM0_FRAMESYNC			0xcf0
1367 #define	ROFDM0_DFSREPORT			0xcf4
1368 #define	ROFDM0_TXCOEFF1				0xca4
1369 #define	ROFDM0_TXCOEFF2				0xca8
1370 #define	ROFDM0_TXCOEFF3				0xcac
1371 #define	ROFDM0_TXCOEFF4				0xcb0
1372 #define	ROFDM0_TXCOEFF5				0xcb4
1373 #define	ROFDM0_TXCOEFF6				0xcb8
1374 
1375 #define	ROFDM1_LSTF				0xd00
1376 #define	ROFDM1_TRXPATHENABLE			0xd04
1377 
1378 #define	ROFDM1_CF0				0xd08
1379 #define	ROFDM1_CSI1				0xd10
1380 #define	ROFDM1_SBD				0xd14
1381 #define	ROFDM1_CSI2				0xd18
1382 #define	ROFDM1_CFOTRACKING			0xd2c
1383 #define	ROFDM1_TRXMESAURE1			0xd34
1384 #define	ROFDM1_INTFDET				0xd3c
1385 #define	ROFDM1_PSEUDONOISESTATEAB		0xd50
1386 #define	ROFDM1_PSEUDONOISESTATECD		0xd54
1387 #define	ROFDM1_RXPSEUDONOISEWGT			0xd58
1388 
1389 #define	ROFDM_PHYCOUNTER1			0xda0
1390 #define	ROFDM_PHYCOUNTER2			0xda4
1391 #define	ROFDM_PHYCOUNTER3			0xda8
1392 
1393 #define	ROFDM_SHORTCFOAB			0xdac
1394 #define	ROFDM_SHORTCFOCD			0xdb0
1395 #define	ROFDM_LONGCFOAB				0xdb4
1396 #define	ROFDM_LONGCFOCD				0xdb8
1397 #define	ROFDM_TAILCF0AB				0xdbc
1398 #define	ROFDM_TAILCF0CD				0xdc0
1399 #define	ROFDM_PWMEASURE1			0xdc4
1400 #define	ROFDM_PWMEASURE2			0xdc8
1401 #define	ROFDM_BWREPORT				0xdcc
1402 #define	ROFDM_AGCREPORT				0xdd0
1403 #define	ROFDM_RXSNR				0xdd4
1404 #define	ROFDM_RXEVMCSI				0xdd8
1405 #define	ROFDM_SIGREPORT				0xddc
1406 
1407 #define	RTXAGC_A_RATE18_06			0xe00
1408 #define	RTXAGC_A_RATE54_24			0xe04
1409 #define	RTXAGC_A_CCK1_MCS32			0xe08
1410 #define	RTXAGC_A_MCS03_MCS00			0xe10
1411 #define	RTXAGC_A_MCS07_MCS04			0xe14
1412 #define	RTXAGC_A_MCS11_MCS08			0xe18
1413 #define	RTXAGC_A_MCS15_MCS12			0xe1c
1414 
1415 #define	RTXAGC_B_RATE18_06			0x830
1416 #define	RTXAGC_B_RATE54_24			0x834
1417 #define	RTXAGC_B_CCK1_55_MCS32			0x838
1418 #define	RTXAGC_B_MCS03_MCS00			0x83c
1419 #define	RTXAGC_B_MCS07_MCS04			0x848
1420 #define	RTXAGC_B_MCS11_MCS08			0x84c
1421 #define	RTXAGC_B_MCS15_MCS12			0x868
1422 #define	RTXAGC_B_CCK11_A_CCK2_11		0x86c
1423 
1424 #define	RZEBRA1_HSSIENABLE			0x0
1425 #define	RZEBRA1_TRXENABLE1			0x1
1426 #define	RZEBRA1_TRXENABLE2			0x2
1427 #define	RZEBRA1_AGC				0x4
1428 #define	RZEBRA1_CHARGEPUMP			0x5
1429 #define	RZEBRA1_CHANNEL				0x7
1430 
1431 #define	RZEBRA1_TXGAIN				0x8
1432 #define	RZEBRA1_TXLPF				0x9
1433 #define	RZEBRA1_RXLPF				0xb
1434 #define	RZEBRA1_RXHPFCORNER			0xc
1435 
1436 #define	RGLOBALCTRL				0
1437 #define	RRTL8256_TXLPF				19
1438 #define	RRTL8256_RXLPF				11
1439 #define	RRTL8258_TXLPF				0x11
1440 #define	RRTL8258_RXLPF				0x13
1441 #define	RRTL8258_RSSILPF			0xa
1442 
1443 #define	RF_AC					0x00
1444 
1445 #define	RF_IQADJ_G1				0x01
1446 #define	RF_IQADJ_G2				0x02
1447 #define	RF_POW_TRSW				0x05
1448 
1449 #define	RF_GAIN_RX				0x06
1450 #define	RF_GAIN_TX				0x07
1451 
1452 #define	RF_TXM_IDAC				0x08
1453 #define	RF_BS_IQGEN				0x0F
1454 
1455 #define	RF_MODE1				0x10
1456 #define	RF_MODE2				0x11
1457 
1458 #define	RF_RX_AGC_HP				0x12
1459 #define	RF_TX_AGC				0x13
1460 #define	RF_BIAS					0x14
1461 #define	RF_IPA					0x15
1462 #define	RF_POW_ABILITY				0x17
1463 #define	RF_MODE_AG				0x18
1464 #define	RRFCHANNEL				0x18
1465 #define	RF_CHNLBW				0x18
1466 #define	RF_TOP					0x19
1467 
1468 #define	RF_RX_G1				0x1A
1469 #define	RF_RX_G2				0x1B
1470 
1471 #define	RF_RX_BB2				0x1C
1472 #define	RF_RX_BB1				0x1D
1473 
1474 #define	RF_RCK1					0x1E
1475 #define	RF_RCK2					0x1F
1476 
1477 #define	RF_TX_G1				0x20
1478 #define	RF_TX_G2				0x21
1479 #define	RF_TX_G3				0x22
1480 
1481 #define	RF_TX_BB1				0x23
1482 #define	RF_T_METER				0x24
1483 
1484 #define	RF_SYN_G1				0x25
1485 #define	RF_SYN_G2				0x26
1486 #define	RF_SYN_G3				0x27
1487 #define	RF_SYN_G4				0x28
1488 #define	RF_SYN_G5				0x29
1489 #define	RF_SYN_G6				0x2A
1490 #define	RF_SYN_G7				0x2B
1491 #define	RF_SYN_G8				0x2C
1492 
1493 #define	RF_RCK_OS				0x30
1494 #define	RF_TXPA_G1				0x31
1495 #define	RF_TXPA_G2				0x32
1496 #define	RF_TXPA_G3				0x33
1497 
1498 #define	BBBRESETB				0x100
1499 #define	BGLOBALRESETB				0x200
1500 #define	BOFDMTXSTART				0x4
1501 #define	BCCKTXSTART				0x8
1502 #define	BCRC32DEBUG				0x100
1503 #define	BPMACLOOPBACK				0x10
1504 #define	BTXLSIG					0xffffff
1505 #define	BOFDMTXRATE				0xf
1506 #define	BOFDMTXRESERVED				0x10
1507 #define	BOFDMTXLENGTH				0x1ffe0
1508 #define	BOFDMTXPARITY				0x20000
1509 #define	BTXHTSIG1				0xffffff
1510 #define	BTXHTMCSRATE				0x7f
1511 #define	BTXHTBW					0x80
1512 #define	BTXHTLENGTH				0xffff00
1513 #define	BTXHTSIG2				0xffffff
1514 #define	BTXHTSMOOTHING				0x1
1515 #define	BTXHTSOUNDING				0x2
1516 #define	BTXHTRESERVED				0x4
1517 #define	BTXHTAGGREATION				0x8
1518 #define	BTXHTSTBC				0x30
1519 #define	BTXHTADVANCECODING			0x40
1520 #define	BTXHTSHORTGI				0x80
1521 #define	BTXHTNUMBERHT_LTF			0x300
1522 #define	BTXHTCRC8				0x3fc00
1523 #define	BCOUNTERRESET				0x10000
1524 #define	BNUMOFOFDMTX				0xffff
1525 #define	BNUMOFCCKTX				0xffff0000
1526 #define	BTXIDLEINTERVAL				0xffff
1527 #define	BOFDMSERVICE				0xffff0000
1528 #define	BTXMACHEADER				0xffffffff
1529 #define	BTXDATAINIT				0xff
1530 #define	BTXHTMODE				0x100
1531 #define	BTXDATATYPE				0x30000
1532 #define	BTXRANDOMSEED				0xffffffff
1533 #define	BCCKTXPREAMBLE				0x1
1534 #define	BCCKTXSFD				0xffff0000
1535 #define	BCCKTXSIG				0xff
1536 #define	BCCKTXSERVICE				0xff00
1537 #define	BCCKLENGTHEXT				0x8000
1538 #define	BCCKTXLENGHT				0xffff0000
1539 #define	BCCKTXCRC16				0xffff
1540 #define	BCCKTXSTATUS				0x1
1541 #define	BOFDMTXSTATUS				0x2
1542 #define IS_BB_REG_OFFSET_92S(_Offset)	\
1543 	((_Offset >= 0x800) && (_Offset <= 0xfff))
1544 
1545 #define	BRFMOD					0x1
1546 #define	BJAPANMODE				0x2
1547 #define	BCCKTXSC				0x30
1548 #define	BCCKEN					0x1000000
1549 #define	BOFDMEN					0x2000000
1550 
1551 #define	BOFDMRXADCPHASE				0x10000
1552 #define	BOFDMTXDACPHASE				0x40000
1553 #define	BXATXAGC				0x3f
1554 
1555 #define	BXBTXAGC				0xf00
1556 #define	BXCTXAGC				0xf000
1557 #define	BXDTXAGC				0xf0000
1558 
1559 #define	BPASTART				0xf0000000
1560 #define	BTRSTART				0x00f00000
1561 #define	BRFSTART				0x0000f000
1562 #define	BBBSTART				0x000000f0
1563 #define	BBBCCKSTART				0x0000000f
1564 #define	BPAEND					0xf
1565 #define	BTREND					0x0f000000
1566 #define	BRFEND					0x000f0000
1567 #define	BCCAMASK				0x000000f0
1568 #define	BR2RCCAMASK				0x00000f00
1569 #define	BHSSI_R2TDELAY				0xf8000000
1570 #define	BHSSI_T2RDELAY				0xf80000
1571 #define	BCONTXHSSI				0x400
1572 #define	BIGFROMCCK				0x200
1573 #define	BAGCADDRESS				0x3f
1574 #define	BRXHPTX					0x7000
1575 #define	BRXHP2RX				0x38000
1576 #define	BRXHPCCKINI				0xc0000
1577 #define	BAGCTXCODE				0xc00000
1578 #define	BAGCRXCODE				0x300000
1579 
1580 #define	B3WIREDATALENGTH			0x800
1581 #define	B3WIREADDREAALENGTH			0x400
1582 
1583 #define	B3WIRERFPOWERDOWN			0x1
1584 #define	B5GPAPEPOLARITY				0x40000000
1585 #define	B2GPAPEPOLARITY				0x80000000
1586 #define	BRFSW_TXDEFAULTANT			0x3
1587 #define	BRFSW_TXOPTIONANT			0x30
1588 #define	BRFSW_RXDEFAULTANT			0x300
1589 #define	BRFSW_RXOPTIONANT			0x3000
1590 #define	BRFSI_3WIREDATA				0x1
1591 #define	BRFSI_3WIRECLOCK			0x2
1592 #define	BRFSI_3WIRELOAD				0x4
1593 #define	BRFSI_3WIRERW				0x8
1594 #define	BRFSI_3WIRE				0xf
1595 
1596 #define	BRFSI_RFENV				0x10
1597 
1598 #define	BRFSI_TRSW				0x20
1599 #define	BRFSI_TRSWB				0x40
1600 #define	BRFSI_ANTSW				0x100
1601 #define	BRFSI_ANTSWB				0x200
1602 #define	BRFSI_PAPE				0x400
1603 #define	BRFSI_PAPE5G				0x800
1604 #define	BBANDSELECT				0x1
1605 #define	BHTSIG2_GI				0x80
1606 #define	BHTSIG2_SMOOTHING			0x01
1607 #define	BHTSIG2_SOUNDING			0x02
1608 #define	BHTSIG2_AGGREATON			0x08
1609 #define	BHTSIG2_STBC				0x30
1610 #define	BHTSIG2_ADVCODING			0x40
1611 #define	BHTSIG2_NUMOFHTLTF			0x300
1612 #define	BHTSIG2_CRC8				0x3fc
1613 #define	BHTSIG1_MCS				0x7f
1614 #define	BHTSIG1_BANDWIDTH			0x80
1615 #define	BHTSIG1_HTLENGTH			0xffff
1616 #define	BLSIG_RATE				0xf
1617 #define	BLSIG_RESERVED				0x10
1618 #define	BLSIG_LENGTH				0x1fffe
1619 #define	BLSIG_PARITY				0x20
1620 #define	BCCKRXPHASE				0x4
1621 
1622 #define	BLSSIREADADDRESS			0x7f800000
1623 #define	BLSSIREADEDGE				0x80000000
1624 
1625 #define	BLSSIREADBACKDATA			0xfffff
1626 
1627 #define	BLSSIREADOKFLAG				0x1000
1628 #define	BCCKSAMPLERATE				0x8
1629 #define	BREGULATOR0STANDBY			0x1
1630 #define	BREGULATORPLLSTANDBY			0x2
1631 #define	BREGULATOR1STANDBY			0x4
1632 #define	BPLLPOWERUP				0x8
1633 #define	BDPLLPOWERUP				0x10
1634 #define	BDA10POWERUP				0x20
1635 #define	BAD7POWERUP				0x200
1636 #define	BDA6POWERUP				0x2000
1637 #define	BXTALPOWERUP				0x4000
1638 #define	B40MDCLKPOWERUP				0x8000
1639 #define	BDA6DEBUGMODE				0x20000
1640 #define	BDA6SWING				0x380000
1641 
1642 #define	BADCLKPHASE				0x4000000
1643 #define	B80MCLKDELAY				0x18000000
1644 #define	BAFEWATCHDOGENABLE			0x20000000
1645 
1646 #define	BXTALCAP01				0xc0000000
1647 #define	BXTALCAP23				0x3
1648 #define	BXTALCAP92X				0x0f000000
1649 #define BXTALCAP				0x0f000000
1650 
1651 #define	BINTDIFCLKENABLE			0x400
1652 #define	BEXTSIGCLKENABLE			0x800
1653 #define	BBANDGAP_MBIAS_POWERUP			0x10000
1654 #define	BAD11SH_GAIN				0xc0000
1655 #define	BAD11NPUT_RANGE				0x700000
1656 #define	BAD110P_CURRENT				0x3800000
1657 #define	BLPATH_LOOPBACK				0x4000000
1658 #define	BQPATH_LOOPBACK				0x8000000
1659 #define	BAFE_LOOPBACK				0x10000000
1660 #define	BDA10_SWING				0x7e0
1661 #define	BDA10_REVERSE				0x800
1662 #define	BDA_CLK_SOURCE				0x1000
1663 #define	BDA7INPUT_RANGE				0x6000
1664 #define	BDA7_GAIN				0x38000
1665 #define	BDA7OUTPUT_CM_MODE			0x40000
1666 #define	BDA7INPUT_CM_MODE			0x380000
1667 #define	BDA7CURRENT				0xc00000
1668 #define	BREGULATOR_ADJUST			0x7000000
1669 #define	BAD11POWERUP_ATTX			0x1
1670 #define	BDA10PS_ATTX				0x10
1671 #define	BAD11POWERUP_ATRX			0x100
1672 #define	BDA10PS_ATRX				0x1000
1673 #define	BCCKRX_AGC_FORMAT			0x200
1674 #define	BPSDFFT_SAMPLE_POINT			0xc000
1675 #define	BPSD_AVERAGE_NUM			0x3000
1676 #define	BIQPATH_CONTROL				0xc00
1677 #define	BPSD_FREQ				0x3ff
1678 #define	BPSD_ANTENNA_PATH			0x30
1679 #define	BPSD_IQ_SWITCH				0x40
1680 #define	BPSD_RX_TRIGGER				0x400000
1681 #define	BPSD_TX_TRIGGER				0x80000000
1682 #define	BPSD_SINE_TONE_SCALE			0x7f000000
1683 #define	BPSD_REPORT				0xffff
1684 
1685 #define	BOFDM_TXSC				0x30000000
1686 #define	BCCK_TXON				0x1
1687 #define	BOFDM_TXON				0x2
1688 #define	BDEBUG_PAGE				0xfff
1689 #define	BDEBUG_ITEM				0xff
1690 #define	BANTL					0x10
1691 #define	BANT_NONHT				0x100
1692 #define	BANT_HT1				0x1000
1693 #define	BANT_HT2				0x10000
1694 #define	BANT_HT1S1				0x100000
1695 #define	BANT_NONHTS1				0x1000000
1696 
1697 #define	BCCK_BBMODE				0x3
1698 #define	BCCK_TXPOWERSAVING			0x80
1699 #define	BCCK_RXPOWERSAVING			0x40
1700 
1701 #define	BCCK_SIDEBAND				0x10
1702 
1703 #define	BCCK_SCRAMBLE				0x8
1704 #define	BCCK_ANTDIVERSITY			0x8000
1705 #define	BCCK_CARRIER_RECOVERY			0x4000
1706 #define	BCCK_TXRATE				0x3000
1707 #define	BCCK_DCCANCEL				0x0800
1708 #define	BCCK_ISICANCEL				0x0400
1709 #define	BCCK_MATCH_FILTER			0x0200
1710 #define	BCCK_EQUALIZER				0x0100
1711 #define	BCCK_PREAMBLE_DETECT			0x800000
1712 #define	BCCK_FAST_FALSECCAi			0x400000
1713 #define	BCCK_CH_ESTSTARTi			0x300000
1714 #define	BCCK_CCA_COUNTi				0x080000
1715 #define	BCCK_CS_LIM				0x070000
1716 #define	BCCK_BIST_MODEi				0x80000000
1717 #define	BCCK_CCAMASK				0x40000000
1718 #define	BCCK_TX_DAC_PHASE			0x4
1719 #define	BCCK_RX_ADC_PHASE			0x20000000
1720 #define	BCCKR_CP_MODE				0x0100
1721 #define	BCCK_TXDC_OFFSET			0xf0
1722 #define	BCCK_RXDC_OFFSET			0xf
1723 #define	BCCK_CCA_MODE				0xc000
1724 #define	BCCK_FALSECS_LIM			0x3f00
1725 #define	BCCK_CS_RATIO				0xc00000
1726 #define	BCCK_CORGBIT_SEL			0x300000
1727 #define	BCCK_PD_LIM				0x0f0000
1728 #define	BCCK_NEWCCA				0x80000000
1729 #define	BCCK_RXHP_OF_IG				0x8000
1730 #define	BCCK_RXIG				0x7f00
1731 #define	BCCK_LNA_POLARITY			0x800000
1732 #define	BCCK_RX1ST_BAIN				0x7f0000
1733 #define	BCCK_RF_EXTEND				0x20000000
1734 #define	BCCK_RXAGC_SATLEVEL			0x1f000000
1735 #define	BCCK_RXAGC_SATCOUNT			0xe0
1736 #define	bCCKRxRFSettle				0x1f
1737 #define	BCCK_FIXED_RXAGC			0x8000
1738 #define	BCCK_ANTENNA_POLARITY			0x2000
1739 #define	BCCK_TXFILTER_TYPE			0x0c00
1740 #define	BCCK_RXAGC_REPORTTYPE			0x0300
1741 #define	BCCK_RXDAGC_EN				0x80000000
1742 #define	BCCK_RXDAGC_PERIOD			0x20000000
1743 #define	BCCK_RXDAGC_SATLEVEL			0x1f000000
1744 #define	BCCK_TIMING_RECOVERY			0x800000
1745 #define	BCCK_TXC0				0x3f0000
1746 #define	BCCK_TXC1				0x3f000000
1747 #define	BCCK_TXC2				0x3f
1748 #define	BCCK_TXC3				0x3f00
1749 #define	BCCK_TXC4				0x3f0000
1750 #define	BCCK_TXC5				0x3f000000
1751 #define	BCCK_TXC6				0x3f
1752 #define	BCCK_TXC7				0x3f00
1753 #define	BCCK_DEBUGPORT				0xff0000
1754 #define	BCCK_DAC_DEBUG				0x0f000000
1755 #define	BCCK_FALSEALARM_ENABLE			0x8000
1756 #define	BCCK_FALSEALARM_READ			0x4000
1757 #define	BCCK_TRSSI				0x7f
1758 #define	BCCK_RXAGC_REPORT			0xfe
1759 #define	BCCK_RXREPORT_ANTSEL			0x80000000
1760 #define	BCCK_RXREPORT_MFOFF			0x40000000
1761 #define	BCCK_RXREPORT_SQLOSS			0x20000000
1762 #define	BCCK_RXREPORT_PKTLOSS			0x10000000
1763 #define	BCCK_RXREPORT_LOCKEDBIT			0x08000000
1764 #define	BCCK_RXREPORT_RATEERROR			0x04000000
1765 #define	BCCK_RXREPORT_RXRATE			0x03000000
1766 #define	BCCK_RXFA_COUNTER_LOWER			0xff
1767 #define	BCCK_RXFA_COUNTER_UPPER			0xff000000
1768 #define	BCCK_RXHPAGC_START			0xe000
1769 #define	BCCK_RXHPAGC_FINAL			0x1c00
1770 #define	BCCK_RXFALSEALARM_ENABLE		0x8000
1771 #define	BCCK_FACOUNTER_FREEZE			0x4000
1772 #define	BCCK_TXPATH_SEL				0x10000000
1773 #define	BCCK_DEFAULT_RXPATH			0xc000000
1774 #define	BCCK_OPTION_RXPATH			0x3000000
1775 
1776 #define	BNUM_OFSTF				0x3
1777 #define	BSHIFT_L				0xc0
1778 #define	BGI_TH					0xc
1779 #define	BRXPATH_A				0x1
1780 #define	BRXPATH_B				0x2
1781 #define	BRXPATH_C				0x4
1782 #define	BRXPATH_D				0x8
1783 #define	BTXPATH_A				0x1
1784 #define	BTXPATH_B				0x2
1785 #define	BTXPATH_C				0x4
1786 #define	BTXPATH_D				0x8
1787 #define	BTRSSI_FREQ				0x200
1788 #define	BADC_BACKOFF				0x3000
1789 #define	BDFIR_BACKOFF				0xc000
1790 #define	BTRSSI_LATCH_PHASE			0x10000
1791 #define	BRX_LDC_OFFSET				0xff
1792 #define	BRX_QDC_OFFSET				0xff00
1793 #define	BRX_DFIR_MODE				0x1800000
1794 #define	BRX_DCNF_TYPE				0xe000000
1795 #define	BRXIQIMB_A				0x3ff
1796 #define	BRXIQIMB_B				0xfc00
1797 #define	BRXIQIMB_C				0x3f0000
1798 #define	BRXIQIMB_D				0xffc00000
1799 #define	BDC_DC_NOTCH				0x60000
1800 #define	BRXNB_NOTCH				0x1f000000
1801 #define	BPD_TH					0xf
1802 #define	BPD_TH_OPT2				0xc000
1803 #define	BPWED_TH				0x700
1804 #define	BIFMF_WIN_L				0x800
1805 #define	BPD_OPTION				0x1000
1806 #define	BMF_WIN_L				0xe000
1807 #define	BBW_SEARCH_L				0x30000
1808 #define	BWIN_ENH_L				0xc0000
1809 #define	BBW_TH					0x700000
1810 #define	BED_TH2					0x3800000
1811 #define	BBW_OPTION				0x4000000
1812 #define	BRADIO_TH				0x18000000
1813 #define	BWINDOW_L				0xe0000000
1814 #define	BSBD_OPTION				0x1
1815 #define	BFRAME_TH				0x1c
1816 #define	BFS_OPTION				0x60
1817 #define	BDC_SLOPE_CHECK				0x80
1818 #define	BFGUARD_COUNTER_DC_L			0xe00
1819 #define	BFRAME_WEIGHT_SHORT			0x7000
1820 #define	BSUB_TUNE				0xe00000
1821 #define	BFRAME_DC_LENGTH			0xe000000
1822 #define	BSBD_START_OFFSET			0x30000000
1823 #define	BFRAME_TH_2				0x7
1824 #define	BFRAME_GI2_TH				0x38
1825 #define	BGI2_SYNC_EN				0x40
1826 #define	BSARCH_SHORT_EARLY			0x300
1827 #define	BSARCH_SHORT_LATE			0xc00
1828 #define	BSARCH_GI2_LATE				0x70000
1829 #define	BCFOANTSUM				0x1
1830 #define	BCFOACC					0x2
1831 #define	BCFOSTARTOFFSET				0xc
1832 #define	BCFOLOOPBACK				0x70
1833 #define	BCFOSUMWEIGHT				0x80
1834 #define	BDAGCENABLE				0x10000
1835 #define	BTXIQIMB_A				0x3ff
1836 #define	BTXIQIMB_b				0xfc00
1837 #define	BTXIQIMB_C				0x3f0000
1838 #define	BTXIQIMB_D				0xffc00000
1839 #define	BTXIDCOFFSET				0xff
1840 #define	BTXIQDCOFFSET				0xff00
1841 #define	BTXDFIRMODE				0x10000
1842 #define	BTXPESUDO_NOISEON			0x4000000
1843 #define	BTXPESUDO_NOISE_A			0xff
1844 #define	BTXPESUDO_NOISE_B			0xff00
1845 #define	BTXPESUDO_NOISE_C			0xff0000
1846 #define	BTXPESUDO_NOISE_D			0xff000000
1847 #define	BCCA_DROPOPTION				0x20000
1848 #define	BCCA_DROPTHRES				0xfff00000
1849 #define	BEDCCA_H				0xf
1850 #define	BEDCCA_L				0xf0
1851 #define	BLAMBDA_ED				0x300
1852 #define	BRX_INITIALGAIN				0x7f
1853 #define	BRX_ANTDIV_EN				0x80
1854 #define	BRX_AGC_ADDRESS_FOR_LNA			0x7f00
1855 #define	BRX_HIGHPOWER_FLOW			0x8000
1856 #define	BRX_AGC_FREEZE_THRES			0xc0000
1857 #define	BRX_FREEZESTEP_AGC1			0x300000
1858 #define	BRX_FREEZESTEP_AGC2			0xc00000
1859 #define	BRX_FREEZESTEP_AGC3			0x3000000
1860 #define	BRX_FREEZESTEP_AGC0			0xc000000
1861 #define	BRXRSSI_CMP_EN				0x10000000
1862 #define	BRXQUICK_AGCEN				0x20000000
1863 #define	BRXAGC_FREEZE_THRES_MODE		0x40000000
1864 #define	BRX_OVERFLOW_CHECKTYPE			0x80000000
1865 #define	BRX_AGCSHIFT				0x7f
1866 #define	BTRSW_TRI_ONLY				0x80
1867 #define	BPOWER_THRES				0x300
1868 #define	BRXAGC_EN				0x1
1869 #define	BRXAGC_TOGETHER_EN			0x2
1870 #define	BRXAGC_MIN				0x4
1871 #define	BRXHP_INI				0x7
1872 #define	BRXHP_TRLNA				0x70
1873 #define	BRXHP_RSSI				0x700
1874 #define	BRXHP_BBP1				0x7000
1875 #define	BRXHP_BBP2				0x70000
1876 #define	BRXHP_BBP3				0x700000
1877 #define	BRSSI_H					0x7f0000
1878 #define	BRSSI_GEN				0x7f000000
1879 #define	BRXSETTLE_TRSW				0x7
1880 #define	BRXSETTLE_LNA				0x38
1881 #define	BRXSETTLE_RSSI				0x1c0
1882 #define	BRXSETTLE_BBP				0xe00
1883 #define	BRXSETTLE_RXHP				0x7000
1884 #define	BRXSETTLE_ANTSW_RSSI			0x38000
1885 #define	BRXSETTLE_ANTSW				0xc0000
1886 #define	BRXPROCESS_TIME_DAGC			0x300000
1887 #define	BRXSETTLE_HSSI				0x400000
1888 #define	BRXPROCESS_TIME_BBPPW			0x800000
1889 #define	BRXANTENNA_POWER_SHIFT			0x3000000
1890 #define	BRSSI_TABLE_SELECT			0xc000000
1891 #define	BRXHP_FINAL				0x7000000
1892 #define	BRXHPSETTLE_BBP				0x7
1893 #define	BRXHTSETTLE_HSSI			0x8
1894 #define	BRXHTSETTLE_RXHP			0x70
1895 #define	BRXHTSETTLE_BBPPW			0x80
1896 #define	BRXHTSETTLE_IDLE			0x300
1897 #define	BRXHTSETTLE_RESERVED			0x1c00
1898 #define	BRXHT_RXHP_EN				0x8000
1899 #define	BRXAGC_FREEZE_THRES			0x30000
1900 #define	BRXAGC_TOGETHEREN			0x40000
1901 #define	BRXHTAGC_MIN				0x80000
1902 #define	BRXHTAGC_EN				0x100000
1903 #define	BRXHTDAGC_EN				0x200000
1904 #define	BRXHT_RXHP_BBP				0x1c00000
1905 #define	BRXHT_RXHP_FINAL			0xe0000000
1906 #define	BRXPW_RADIO_TH				0x3
1907 #define	BRXPW_RADIO_EN				0x4
1908 #define	BRXMF_HOLD				0x3800
1909 #define	BRXPD_DELAY_TH1				0x38
1910 #define	BRXPD_DELAY_TH2				0x1c0
1911 #define	BRXPD_DC_COUNT_MAX			0x600
1912 #define	BRXPD_DELAY_TH				0x8000
1913 #define	BRXPROCESS_DELAY			0xf0000
1914 #define	BRXSEARCHRANGE_GI2_EARLY		0x700000
1915 #define	BRXFRAME_FUARD_COUNTER_L		0x3800000
1916 #define	BRXSGI_GUARD_L				0xc000000
1917 #define	BRXSGI_SEARCH_L				0x30000000
1918 #define	BRXSGI_TH				0xc0000000
1919 #define	BDFSCNT0				0xff
1920 #define	BDFSCNT1				0xff00
1921 #define	BDFSFLAG				0xf0000
1922 #define	BMF_WEIGHT_SUM				0x300000
1923 #define	BMINIDX_TH				0x7f000000
1924 #define	BDAFORMAT				0x40000
1925 #define	BTXCH_EMU_ENABLE			0x01000000
1926 #define	BTRSW_ISOLATION_A			0x7f
1927 #define	BTRSW_ISOLATION_B			0x7f00
1928 #define	BTRSW_ISOLATION_C			0x7f0000
1929 #define	BTRSW_ISOLATION_D			0x7f000000
1930 #define	BEXT_LNA_GAIN				0x7c00
1931 
1932 #define	BSTBC_EN				0x4
1933 #define	BANTENNA_MAPPING			0x10
1934 #define	BNSS					0x20
1935 #define	BCFO_ANTSUM_ID				0x200
1936 #define	BPHY_COUNTER_RESET			0x8000000
1937 #define	BCFO_REPORT_GET				0x4000000
1938 #define	BOFDM_CONTINUE_TX			0x10000000
1939 #define	BOFDM_SINGLE_CARRIER			0x20000000
1940 #define	BOFDM_SINGLE_TONE			0x40000000
1941 #define	BHT_DETECT				0x100
1942 #define	BCFOEN					0x10000
1943 #define	BCFOVALUE				0xfff00000
1944 #define	BSIGTONE_RE				0x3f
1945 #define	BSIGTONE_IM				0x7f00
1946 #define	BCOUNTER_CCA				0xffff
1947 #define	BCOUNTER_PARITYFAIL			0xffff0000
1948 #define	BCOUNTER_RATEILLEGAL			0xffff
1949 #define	BCOUNTER_CRC8FAIL			0xffff0000
1950 #define	BCOUNTER_MCSNOSUPPORT			0xffff
1951 #define	BCOUNTER_FASTSYNC			0xffff
1952 #define	BSHORTCFO				0xfff
1953 #define	BSHORTCFOT_LENGTH			12
1954 #define	BSHORTCFOF_LENGTH			11
1955 #define	BLONGCFO				0x7ff
1956 #define	BLONGCFOT_LENGTH			11
1957 #define	BLONGCFOF_LENGTH			11
1958 #define	BTAILCFO				0x1fff
1959 #define	BTAILCFOT_LENGTH			13
1960 #define	BTAILCFOF_LENGTH			12
1961 #define	BNOISE_EN_PWDB				0xffff
1962 #define	BCC_POWER_DB				0xffff0000
1963 #define	BMOISE_PWDB				0xffff
1964 #define	BPOWERMEAST_LENGTH			10
1965 #define	BPOWERMEASF_LENGTH			3
1966 #define	BRX_HT_BW				0x1
1967 #define	BRXSC					0x6
1968 #define	BRX_HT					0x8
1969 #define	BNB_INTF_DET_ON				0x1
1970 #define	BINTF_WIN_LEN_CFG			0x30
1971 #define	BNB_INTF_TH_CFG				0x1c0
1972 #define	BRFGAIN					0x3f
1973 #define	BTABLESEL				0x40
1974 #define	BTRSW					0x80
1975 #define	BRXSNR_A				0xff
1976 #define	BRXSNR_B				0xff00
1977 #define	BRXSNR_C				0xff0000
1978 #define	BRXSNR_D				0xff000000
1979 #define	BSNR_EVMT_LENGTH			8
1980 #define	BSNR_EVMF_LENGTH			1
1981 #define	BCSI1ST					0xff
1982 #define	BCSI2ND					0xff00
1983 #define	BRXEVM1ST				0xff0000
1984 #define	BRXEVM2ND				0xff000000
1985 #define	BSIGEVM					0xff
1986 #define	BPWDB					0xff00
1987 #define	BSGIEN					0x10000
1988 
1989 #define	BSFACTOR_QMA1				0xf
1990 #define	BSFACTOR_QMA2				0xf0
1991 #define	BSFACTOR_QMA3				0xf00
1992 #define	BSFACTOR_QMA4				0xf000
1993 #define	BSFACTOR_QMA5				0xf0000
1994 #define	BSFACTOR_QMA6				0xf0000
1995 #define	BSFACTOR_QMA7				0xf00000
1996 #define	BSFACTOR_QMA8				0xf000000
1997 #define	BSFACTOR_QMA9				0xf0000000
1998 #define	BCSI_SCHEME				0x100000
1999 
2000 #define	BNOISE_LVL_TOP_SET			0x3
2001 #define	BCHSMOOTH				0x4
2002 #define	BCHSMOOTH_CFG1				0x38
2003 #define	BCHSMOOTH_CFG2				0x1c0
2004 #define	BCHSMOOTH_CFG3				0xe00
2005 #define	BCHSMOOTH_CFG4				0x7000
2006 #define	BMRCMODE				0x800000
2007 #define	BTHEVMCFG				0x7000000
2008 
2009 #define	BLOOP_FIT_TYPE				0x1
2010 #define	BUPD_CFO				0x40
2011 #define	BUPD_CFO_OFFDATA			0x80
2012 #define	BADV_UPD_CFO				0x100
2013 #define	BADV_TIME_CTRL				0x800
2014 #define	BUPD_CLKO				0x1000
2015 #define	BFC					0x6000
2016 #define	BTRACKING_MODE				0x8000
2017 #define	BPHCMP_ENABLE				0x10000
2018 #define	BUPD_CLKO_LTF				0x20000
2019 #define	BCOM_CH_CFO				0x40000
2020 #define	BCSI_ESTI_MODE				0x80000
2021 #define	BADV_UPD_EQZ				0x100000
2022 #define	BUCHCFG					0x7000000
2023 #define	BUPDEQZ					0x8000000
2024 
2025 #define	BRX_PESUDO_NOISE_ON			0x20000000
2026 #define	BRX_PESUDO_NOISE_A			0xff
2027 #define	BRX_PESUDO_NOISE_B			0xff00
2028 #define	BRX_PESUDO_NOISE_C			0xff0000
2029 #define	BRX_PESUDO_NOISE_D			0xff000000
2030 #define	BRX_PESUDO_NOISESTATE_A			0xffff
2031 #define	BRX_PESUDO_NOISESTATE_B			0xffff0000
2032 #define	BRX_PESUDO_NOISESTATE_C			0xffff
2033 #define	BRX_PESUDO_NOISESTATE_D			0xffff0000
2034 
2035 #define	BZEBRA1_HSSIENABLE			0x8
2036 #define	BZEBRA1_TRXCONTROL			0xc00
2037 #define	BZEBRA1_TRXGAINSETTING			0x07f
2038 #define	BZEBRA1_RXCOUNTER			0xc00
2039 #define	BZEBRA1_TXCHANGEPUMP			0x38
2040 #define	BZEBRA1_RXCHANGEPUMP			0x7
2041 #define	BZEBRA1_CHANNEL_NUM			0xf80
2042 #define	BZEBRA1_TXLPFBW				0x400
2043 #define	BZEBRA1_RXLPFBW				0x600
2044 
2045 #define	BRTL8256REG_MODE_CTRL1			0x100
2046 #define	BRTL8256REG_MODE_CTRL0			0x40
2047 #define	BRTL8256REG_TXLPFBW			0x18
2048 #define	BRTL8256REG_RXLPFBW			0x600
2049 
2050 #define	BRTL8258_TXLPFBW			0xc
2051 #define	BRTL8258_RXLPFBW			0xc00
2052 #define	BRTL8258_RSSILPFBW			0xc0
2053 
2054 #define	BBYTE0					0x1
2055 #define	BBYTE1					0x2
2056 #define	BBYTE2					0x4
2057 #define	BBYTE3					0x8
2058 #define	BWORD0					0x3
2059 #define	BWORD1					0xc
2060 #define	BWORD					0xf
2061 
2062 #define	MASKBYTE0				0xff
2063 #define	MASKBYTE1				0xff00
2064 #define	MASKBYTE2				0xff0000
2065 #define	MASKBYTE3				0xff000000
2066 #define	MASKHWORD				0xffff0000
2067 #define	MASKLWORD				0x0000ffff
2068 #define	MASKDWORD				0xffffffff
2069 #define	MASK12BITS				0xfff
2070 #define	MASKH4BITS				0xf0000000
2071 #define MASKOFDM_D				0xffc00000
2072 #define	MASKCCK					0x3f3f3f3f
2073 
2074 #define	MASK4BITS				0x0f
2075 #define	MASK20BITS				0xfffff
2076 #define RFREG_OFFSET_MASK			0xfffff
2077 
2078 #define	BENABLE					0x1
2079 #define	BDISABLE				0x0
2080 
2081 #define	LEFT_ANTENNA				0x0
2082 #define	RIGHT_ANTENNA				0x1
2083 
2084 #define	TCHECK_TXSTATUS				500
2085 #define	TUPDATE_RXCOUNTER			100
2086 
2087 /* 2 EFUSE_TEST (For RTL8723 partially) */
2088 #define EFUSE_SEL(x)				(((x) & 0x3) << 8)
2089 #define EFUSE_SEL_MASK				0x300
2090 #define EFUSE_WIFI_SEL_0			0x0
2091 
2092 /* Enable GPIO[9] as WiFi HW PDn source*/
2093 #define	WL_HWPDN_EN				BIT(0)
2094 /* WiFi HW PDn polarity control*/
2095 #define	WL_HWPDN_SL				BIT(1)
2096 
2097 #endif
2098