/drivers/clk/qcom/ |
D | clk-pll.c | 44 ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &val); in clk_pll_enable() 53 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL, in clk_pll_enable() 65 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N, in clk_pll_enable() 74 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL, in clk_pll_enable() 88 regmap_read(pll->clkr.regmap, pll->mode_reg, &val); in clk_pll_disable() 93 regmap_update_bits(pll->clkr.regmap, pll->mode_reg, mask, 0); in clk_pll_disable() 169 regmap_read(pll->clkr.regmap, pll->mode_reg, &mode); in clk_pll_set_rate() 241 regmap_update_bits(regmap, pll->mode_reg, PLL_VOTE_FSM_RESET, 0); in clk_pll_set_fsm_mode() 247 regmap_update_bits(regmap, pll->mode_reg, mask, val); in clk_pll_set_fsm_mode() 250 regmap_update_bits(regmap, pll->mode_reg, PLL_VOTE_FSM_ENA, in clk_pll_set_fsm_mode()
|
D | clk-pll.h | 52 u32 mode_reg; member
|
D | gcc-ipq806x.c | 40 .mode_reg = 0x30c0, 67 .mode_reg = 0x3160, 83 .mode_reg = 0x3140, 110 .mode_reg = 0x31c0,
|
D | mmcc-msm8974.c | 191 .mode_reg = 0x0000, 218 .mode_reg = 0x0040, 245 .mode_reg = 0x4100, 260 .mode_reg = 0x0080,
|
D | mmcc-apq8084.c | 226 .mode_reg = 0x0000, 253 .mode_reg = 0x0040, 280 .mode_reg = 0x4100, 295 .mode_reg = 0x0080, 311 .mode_reg = 0x0080,
|
D | gcc-msm8974.c | 69 .mode_reg = 0x0000, 132 .mode_reg = 0x0040, 159 .mode_reg = 0x1dc0,
|
/drivers/clk/spear/ |
D | clk-vco-pll.c | 202 mode = (readl_relaxed(vco->mode_reg) >> PLL_MODE_SHIFT) & PLL_MODE_MASK; in clk_vco_recalc_rate() 244 val = readl_relaxed(vco->mode_reg); in clk_vco_set_rate() 247 writel_relaxed(val, vco->mode_reg); in clk_vco_set_rate() 277 unsigned long flags, void __iomem *mode_reg, void __iomem in clk_register_vco_pll() argument 288 if (!vco_name || !pll_name || !parent_name || !mode_reg || !cfg_reg || in clk_register_vco_pll() 307 vco->mode_reg = mode_reg; in clk_register_vco_pll() 319 parent_name, 0, mode_reg, PLL_ENABLE, 0, lock); in clk_register_vco_pll()
|
D | clk.h | 95 void __iomem *mode_reg; member 125 unsigned long flags, void __iomem *mode_reg, void __iomem
|
/drivers/atm/ |
D | uPD98402.c | 104 unsigned char mode_reg; in set_loopback() local 106 mode_reg = GET(MDR) & ~(uPD98402_MDR_TPLP | uPD98402_MDR_ALP | in set_loopback() 112 mode_reg |= uPD98402_MDR_TPLP; in set_loopback() 115 mode_reg |= uPD98402_MDR_ALP; in set_loopback() 124 mode_reg |= uPD98402_MDR_RPLP; in set_loopback() 129 PUT(mode_reg,MDR); in set_loopback()
|
/drivers/media/i2c/ |
D | lm3646.c | 77 u8 mode_reg; member 90 REG_ENABLE, flash->mode_reg | MODE_SHDN); in lm3646_mode_ctrl() 93 REG_ENABLE, flash->mode_reg | MODE_TORCH); in lm3646_mode_ctrl() 96 REG_ENABLE, flash->mode_reg | MODE_FLASH); in lm3646_mode_ctrl() 305 flash->mode_reg = reg_val & 0xfc; in lm3646_init_device()
|
D | msp3400-kthreads.c | 91 int mode_reg; member 238 msp_write_dem(client, 0x0083, data->mode_reg); in msp3400c_set_mode()
|
/drivers/gpu/drm/nouveau/dispnv04/ |
D | dfp.c | 95 struct nv04_crtc_reg *crtcstate = nv04_display(dev)->mode_reg.crtc_reg; in nv04_dfp_disable() 122 fpc = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].fp_control; in nv04_dfp_update_fp_control() 137 fpc = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].fp_control; in nv04_dfp_update_fp_control() 206 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv04_dfp_prepare_sel_clk() 250 struct nv04_crtc_reg *crtcstate = nv04_display(dev)->mode_reg.crtc_reg; in nv04_dfp_prepare() 287 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv04_dfp_mode_set() 462 nv04_display(dev)->mode_reg.crtc_reg[head].fp_control = in nv04_dfp_commit() 553 nv04_display(dev)->mode_reg.sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK); in nv04_lvds_dpms() 554 nv04_display(dev)->mode_reg.sel_clk &= ~0xf0; in nv04_lvds_dpms() 556 NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk); in nv04_lvds_dpms()
|
D | crtc.c | 60 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_set_digital_vibrance() 75 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_set_image_sharpening() 117 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv_crtc_calc_state_ext() 241 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_mode_set_vga() 466 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_mode_set_regs() 657 NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk); in nv_crtc_mode_set() 667 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv_crtc_save() 729 nouveau_hw_load_state(dev, nv_crtc->index, &nv04_display(dev)->mode_reg); in nv_crtc_commit() 773 rgbs = (struct rgb *)nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].DAC; in nv_crtc_gamma_load() 780 nouveau_hw_load_state_palette(dev, nv_crtc->index, &nv04_display(dev)->mode_reg); in nv_crtc_gamma_load() [all …]
|
D | tvnv04.c | 76 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv04_tv_dpms() 104 struct nv04_crtc_reg *state = &nv04_display(dev)->mode_reg.crtc_reg[head]; in nv04_tv_bind() 143 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv04_tv_mode_set()
|
D | cursor.c | 42 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv04_cursor_set_offset()
|
D | disp.h | 79 struct nv04_mode_state mode_reg; member
|
D | tvnv17.c | 411 uint8_t *cr_lcd = &nv04_display(dev)->mode_reg.crtc_reg[head].CRTC[ in nv17_tv_prepare() 472 struct nv04_crtc_reg *regs = &nv04_display(dev)->mode_reg.crtc_reg[head]; in nv17_tv_mode_set()
|
D | hw.h | 377 &nv04_display(dev)->mode_reg.crtc_reg[head].CRTC[NV_CIO_CRE_HCUR_ADDR1_INDEX]; in nv_show_cursor()
|
/drivers/dma/sh/ |
D | rcar-hpbdma.c | 108 void __iomem *mode_reg; member 170 iowrite32(data, hpbdev->mode_reg); in asyncmdr_write() 175 return ioread32(hpbdev->mode_reg); in asyncmdr_read() 575 hpbdev->mode_reg = devm_ioremap_resource(&pdev->dev, mode); in hpb_dmae_probe() 576 if (IS_ERR(hpbdev->mode_reg)) in hpb_dmae_probe() 577 return PTR_ERR(hpbdev->mode_reg); in hpb_dmae_probe()
|
/drivers/mfd/ |
D | menelaus.c | 454 u8 mode_reg; member 483 ret = menelaus_write_reg(vtg->mode_reg, mode); in menelaus_set_voltage() 600 .mode_reg = MENELAUS_LDO_CTRL3, 629 .mode_reg = MENELAUS_LDO_CTRL4, 669 .mode_reg = MENELAUS_DCDC_CTRL2, 677 .mode_reg = MENELAUS_DCDC_CTRL3, 714 .mode_reg = MENELAUS_LDO_CTRL7, 744 .mode_reg = MENELAUS_LDO_CTRL6,
|
/drivers/net/ethernet/ |
D | dnet.c | 178 u32 mode_reg, ctl_reg; in dnet_handle_link_change() local 184 mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG); in dnet_handle_link_change() 204 mode_reg |= DNET_INTERNAL_MODE_GBITEN; in dnet_handle_link_change() 208 mode_reg &= ~DNET_INTERNAL_MODE_GBITEN; in dnet_handle_link_change() 223 mode_reg |= in dnet_handle_link_change() 226 mode_reg &= in dnet_handle_link_change() 239 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg); in dnet_handle_link_change()
|
/drivers/mmc/host/ |
D | atmel-mci.c | 210 u32 mode_reg; member 761 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE); in atmci_pdc_set_single_buf() 949 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE); in atmci_prepare_data_pdc() 1154 atmci_writel(host, ATMCI_MR, host->mode_reg); in atmci_start_request() 1304 if (!host->mode_reg) { in atmci_set_ios() 1338 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1) in atmci_set_ios() 1348 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv); in atmci_set_ios() 1357 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF); in atmci_set_ios() 1368 atmci_writel(host, ATMCI_MR, host->mode_reg); in atmci_set_ios() 1391 if (host->mode_reg) { in atmci_set_ios() [all …]
|
/drivers/regulator/ |
D | ab8500.c | 78 u8 mode_reg; member 359 reg = info->mode_reg; in ab8500_regulator_set_mode() 457 info->mode_bank, info->mode_reg, &val); in ab8500_regulator_get_mode() 1153 .mode_reg = 0x54, 1174 .mode_reg = 0x54, 1686 .mode_reg = 0x83, 1707 .mode_reg = 0x83,
|
/drivers/tty/serial/ |
D | xilinx_uartps.c | 627 unsigned int ctrl_reg, mode_reg; in cdns_uart_set_termios() local 692 mode_reg = cdns_uart_readl(CDNS_UART_MR_OFFSET); in cdns_uart_set_termios() 732 cval |= mode_reg & 1; in cdns_uart_set_termios()
|
/drivers/scsi/ |
D | nsp32.c | 1453 unsigned char mode_reg; in nsp32_show_info() local 1470 mode_reg = nsp32_index_read1(base, CHIP_MODE); in nsp32_show_info() 1474 SPRINTF("Power Management: %s\n", (mode_reg & OPTF) ? "yes" : "no"); in nsp32_show_info() 1476 SPRINTF("OEM: %ld, %s\n", (mode_reg & (OEM0|OEM1)), nsp32_model[model]); in nsp32_show_info()
|