• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support
3  * Copyright (c) 2008-2009 Marvell Semiconductor
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  */
10 
11 #include <linux/delay.h>
12 #include <linux/jiffies.h>
13 #include <linux/list.h>
14 #include <linux/module.h>
15 #include <linux/netdevice.h>
16 #include <linux/phy.h>
17 #include <net/dsa.h>
18 #include "mv88e6xxx.h"
19 
mv88e6123_61_65_probe(struct device * host_dev,int sw_addr)20 static char *mv88e6123_61_65_probe(struct device *host_dev, int sw_addr)
21 {
22 	struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
23 	int ret;
24 
25 	if (bus == NULL)
26 		return NULL;
27 
28 	ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
29 	if (ret >= 0) {
30 		if (ret == 0x1212)
31 			return "Marvell 88E6123 (A1)";
32 		if (ret == 0x1213)
33 			return "Marvell 88E6123 (A2)";
34 		if ((ret & 0xfff0) == 0x1210)
35 			return "Marvell 88E6123";
36 
37 		if (ret == 0x1612)
38 			return "Marvell 88E6161 (A1)";
39 		if (ret == 0x1613)
40 			return "Marvell 88E6161 (A2)";
41 		if ((ret & 0xfff0) == 0x1610)
42 			return "Marvell 88E6161";
43 
44 		if (ret == 0x1652)
45 			return "Marvell 88E6165 (A1)";
46 		if (ret == 0x1653)
47 			return "Marvell 88e6165 (A2)";
48 		if ((ret & 0xfff0) == 0x1650)
49 			return "Marvell 88E6165";
50 	}
51 
52 	return NULL;
53 }
54 
mv88e6123_61_65_switch_reset(struct dsa_switch * ds)55 static int mv88e6123_61_65_switch_reset(struct dsa_switch *ds)
56 {
57 	int i;
58 	int ret;
59 	unsigned long timeout;
60 
61 	/* Set all ports to the disabled state. */
62 	for (i = 0; i < 8; i++) {
63 		ret = REG_READ(REG_PORT(i), 0x04);
64 		REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
65 	}
66 
67 	/* Wait for transmit queues to drain. */
68 	usleep_range(2000, 4000);
69 
70 	/* Reset the switch. */
71 	REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
72 
73 	/* Wait up to one second for reset to complete. */
74 	timeout = jiffies + 1 * HZ;
75 	while (time_before(jiffies, timeout)) {
76 		ret = REG_READ(REG_GLOBAL, 0x00);
77 		if ((ret & 0xc800) == 0xc800)
78 			break;
79 
80 		usleep_range(1000, 2000);
81 	}
82 	if (time_after(jiffies, timeout))
83 		return -ETIMEDOUT;
84 
85 	return 0;
86 }
87 
mv88e6123_61_65_setup_global(struct dsa_switch * ds)88 static int mv88e6123_61_65_setup_global(struct dsa_switch *ds)
89 {
90 	int ret;
91 	int i;
92 
93 	/* Disable the PHY polling unit (since there won't be any
94 	 * external PHYs to poll), don't discard packets with
95 	 * excessive collisions, and mask all interrupt sources.
96 	 */
97 	REG_WRITE(REG_GLOBAL, 0x04, 0x0000);
98 
99 	/* Set the default address aging time to 5 minutes, and
100 	 * enable address learn messages to be sent to all message
101 	 * ports.
102 	 */
103 	REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
104 
105 	/* Configure the priority mapping registers. */
106 	ret = mv88e6xxx_config_prio(ds);
107 	if (ret < 0)
108 		return ret;
109 
110 	/* Configure the upstream port, and configure the upstream
111 	 * port as the port to which ingress and egress monitor frames
112 	 * are to be sent.
113 	 */
114 	REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
115 
116 	/* Disable remote management for now, and set the switch's
117 	 * DSA device number.
118 	 */
119 	REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
120 
121 	/* Send all frames with destination addresses matching
122 	 * 01:80:c2:00:00:2x to the CPU port.
123 	 */
124 	REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
125 
126 	/* Send all frames with destination addresses matching
127 	 * 01:80:c2:00:00:0x to the CPU port.
128 	 */
129 	REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
130 
131 	/* Disable the loopback filter, disable flow control
132 	 * messages, disable flood broadcast override, disable
133 	 * removing of provider tags, disable ATU age violation
134 	 * interrupts, disable tag flow control, force flow
135 	 * control priority to the highest, and send all special
136 	 * multicast frames to the CPU at the highest priority.
137 	 */
138 	REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
139 
140 	/* Program the DSA routing table. */
141 	for (i = 0; i < 32; i++) {
142 		int nexthop;
143 
144 		nexthop = 0x1f;
145 		if (i != ds->index && i < ds->dst->pd->nr_chips)
146 			nexthop = ds->pd->rtable[i] & 0x1f;
147 
148 		REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
149 	}
150 
151 	/* Clear all trunk masks. */
152 	for (i = 0; i < 8; i++)
153 		REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
154 
155 	/* Clear all trunk mappings. */
156 	for (i = 0; i < 16; i++)
157 		REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
158 
159 	/* Disable ingress rate limiting by resetting all ingress
160 	 * rate limit registers to their initial state.
161 	 */
162 	for (i = 0; i < 6; i++)
163 		REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
164 
165 	/* Initialise cross-chip port VLAN table to reset defaults. */
166 	REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
167 
168 	/* Clear the priority override table. */
169 	for (i = 0; i < 16; i++)
170 		REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
171 
172 	/* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
173 
174 	return 0;
175 }
176 
mv88e6123_61_65_setup_port(struct dsa_switch * ds,int p)177 static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p)
178 {
179 	int addr = REG_PORT(p);
180 	u16 val;
181 
182 	/* MAC Forcing register: don't force link, speed, duplex
183 	 * or flow control state to any particular values on physical
184 	 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
185 	 * full duplex.
186 	 */
187 	if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
188 		REG_WRITE(addr, 0x01, 0x003e);
189 	else
190 		REG_WRITE(addr, 0x01, 0x0003);
191 
192 	/* Do not limit the period of time that this port can be
193 	 * paused for by the remote end or the period of time that
194 	 * this port can pause the remote end.
195 	 */
196 	REG_WRITE(addr, 0x02, 0x0000);
197 
198 	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
199 	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
200 	 * tunneling, determine priority by looking at 802.1p and IP
201 	 * priority fields (IP prio has precedence), and set STP state
202 	 * to Forwarding.
203 	 *
204 	 * If this is the CPU link, use DSA or EDSA tagging depending
205 	 * on which tagging mode was configured.
206 	 *
207 	 * If this is a link to another switch, use DSA tagging mode.
208 	 *
209 	 * If this is the upstream port for this switch, enable
210 	 * forwarding of unknown unicasts and multicasts.
211 	 */
212 	val = 0x0433;
213 	if (dsa_is_cpu_port(ds, p)) {
214 		if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
215 			val |= 0x3300;
216 		else
217 			val |= 0x0100;
218 	}
219 	if (ds->dsa_port_mask & (1 << p))
220 		val |= 0x0100;
221 	if (p == dsa_upstream_port(ds))
222 		val |= 0x000c;
223 	REG_WRITE(addr, 0x04, val);
224 
225 	/* Port Control 1: disable trunking.  Also, if this is the
226 	 * CPU port, enable learn messages to be sent to this port.
227 	 */
228 	REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
229 
230 	/* Port based VLAN map: give each port its own address
231 	 * database, allow the CPU port to talk to each of the 'real'
232 	 * ports, and allow each of the 'real' ports to only talk to
233 	 * the upstream port.
234 	 */
235 	val = (p & 0xf) << 12;
236 	if (dsa_is_cpu_port(ds, p))
237 		val |= ds->phys_port_mask;
238 	else
239 		val |= 1 << dsa_upstream_port(ds);
240 	REG_WRITE(addr, 0x06, val);
241 
242 	/* Default VLAN ID and priority: don't set a default VLAN
243 	 * ID, and set the default packet priority to zero.
244 	 */
245 	REG_WRITE(addr, 0x07, 0x0000);
246 
247 	/* Port Control 2: don't force a good FCS, set the maximum
248 	 * frame size to 10240 bytes, don't let the switch add or
249 	 * strip 802.1q tags, don't discard tagged or untagged frames
250 	 * on this port, do a destination address lookup on all
251 	 * received packets as usual, disable ARP mirroring and don't
252 	 * send a copy of all transmitted/received frames on this port
253 	 * to the CPU.
254 	 */
255 	REG_WRITE(addr, 0x08, 0x2080);
256 
257 	/* Egress rate control: disable egress rate control. */
258 	REG_WRITE(addr, 0x09, 0x0001);
259 
260 	/* Egress rate control 2: disable egress rate control. */
261 	REG_WRITE(addr, 0x0a, 0x0000);
262 
263 	/* Port Association Vector: when learning source addresses
264 	 * of packets, add the address to the address database using
265 	 * a port bitmap that has only the bit for this port set and
266 	 * the other bits clear.
267 	 */
268 	REG_WRITE(addr, 0x0b, 1 << p);
269 
270 	/* Port ATU control: disable limiting the number of address
271 	 * database entries that this port is allowed to use.
272 	 */
273 	REG_WRITE(addr, 0x0c, 0x0000);
274 
275 	/* Priority Override: disable DA, SA and VTU priority override. */
276 	REG_WRITE(addr, 0x0d, 0x0000);
277 
278 	/* Port Ethertype: use the Ethertype DSA Ethertype value. */
279 	REG_WRITE(addr, 0x0f, ETH_P_EDSA);
280 
281 	/* Tag Remap: use an identity 802.1p prio -> switch prio
282 	 * mapping.
283 	 */
284 	REG_WRITE(addr, 0x18, 0x3210);
285 
286 	/* Tag Remap 2: use an identity 802.1p prio -> switch prio
287 	 * mapping.
288 	 */
289 	REG_WRITE(addr, 0x19, 0x7654);
290 
291 	return 0;
292 }
293 
mv88e6123_61_65_setup(struct dsa_switch * ds)294 static int mv88e6123_61_65_setup(struct dsa_switch *ds)
295 {
296 	struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
297 	int i;
298 	int ret;
299 
300 	mutex_init(&ps->smi_mutex);
301 	mutex_init(&ps->stats_mutex);
302 
303 	ret = mv88e6123_61_65_switch_reset(ds);
304 	if (ret < 0)
305 		return ret;
306 
307 	/* @@@ initialise vtu and atu */
308 
309 	ret = mv88e6123_61_65_setup_global(ds);
310 	if (ret < 0)
311 		return ret;
312 
313 	for (i = 0; i < 6; i++) {
314 		ret = mv88e6123_61_65_setup_port(ds, i);
315 		if (ret < 0)
316 			return ret;
317 	}
318 
319 	return 0;
320 }
321 
mv88e6123_61_65_port_to_phy_addr(int port)322 static int mv88e6123_61_65_port_to_phy_addr(int port)
323 {
324 	if (port >= 0 && port <= 4)
325 		return port;
326 	return -1;
327 }
328 
329 static int
mv88e6123_61_65_phy_read(struct dsa_switch * ds,int port,int regnum)330 mv88e6123_61_65_phy_read(struct dsa_switch *ds, int port, int regnum)
331 {
332 	int addr = mv88e6123_61_65_port_to_phy_addr(port);
333 	return mv88e6xxx_phy_read(ds, addr, regnum);
334 }
335 
336 static int
mv88e6123_61_65_phy_write(struct dsa_switch * ds,int port,int regnum,u16 val)337 mv88e6123_61_65_phy_write(struct dsa_switch *ds,
338 			      int port, int regnum, u16 val)
339 {
340 	int addr = mv88e6123_61_65_port_to_phy_addr(port);
341 	return mv88e6xxx_phy_write(ds, addr, regnum, val);
342 }
343 
344 static struct mv88e6xxx_hw_stat mv88e6123_61_65_hw_stats[] = {
345 	{ "in_good_octets", 8, 0x00, },
346 	{ "in_bad_octets", 4, 0x02, },
347 	{ "in_unicast", 4, 0x04, },
348 	{ "in_broadcasts", 4, 0x06, },
349 	{ "in_multicasts", 4, 0x07, },
350 	{ "in_pause", 4, 0x16, },
351 	{ "in_undersize", 4, 0x18, },
352 	{ "in_fragments", 4, 0x19, },
353 	{ "in_oversize", 4, 0x1a, },
354 	{ "in_jabber", 4, 0x1b, },
355 	{ "in_rx_error", 4, 0x1c, },
356 	{ "in_fcs_error", 4, 0x1d, },
357 	{ "out_octets", 8, 0x0e, },
358 	{ "out_unicast", 4, 0x10, },
359 	{ "out_broadcasts", 4, 0x13, },
360 	{ "out_multicasts", 4, 0x12, },
361 	{ "out_pause", 4, 0x15, },
362 	{ "excessive", 4, 0x11, },
363 	{ "collisions", 4, 0x1e, },
364 	{ "deferred", 4, 0x05, },
365 	{ "single", 4, 0x14, },
366 	{ "multiple", 4, 0x17, },
367 	{ "out_fcs_error", 4, 0x03, },
368 	{ "late", 4, 0x1f, },
369 	{ "hist_64bytes", 4, 0x08, },
370 	{ "hist_65_127bytes", 4, 0x09, },
371 	{ "hist_128_255bytes", 4, 0x0a, },
372 	{ "hist_256_511bytes", 4, 0x0b, },
373 	{ "hist_512_1023bytes", 4, 0x0c, },
374 	{ "hist_1024_max_bytes", 4, 0x0d, },
375 };
376 
377 static void
mv88e6123_61_65_get_strings(struct dsa_switch * ds,int port,uint8_t * data)378 mv88e6123_61_65_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
379 {
380 	mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
381 			      mv88e6123_61_65_hw_stats, port, data);
382 }
383 
384 static void
mv88e6123_61_65_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)385 mv88e6123_61_65_get_ethtool_stats(struct dsa_switch *ds,
386 				  int port, uint64_t *data)
387 {
388 	mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
389 				    mv88e6123_61_65_hw_stats, port, data);
390 }
391 
mv88e6123_61_65_get_sset_count(struct dsa_switch * ds)392 static int mv88e6123_61_65_get_sset_count(struct dsa_switch *ds)
393 {
394 	return ARRAY_SIZE(mv88e6123_61_65_hw_stats);
395 }
396 
397 struct dsa_switch_driver mv88e6123_61_65_switch_driver = {
398 	.tag_protocol		= DSA_TAG_PROTO_EDSA,
399 	.priv_size		= sizeof(struct mv88e6xxx_priv_state),
400 	.probe			= mv88e6123_61_65_probe,
401 	.setup			= mv88e6123_61_65_setup,
402 	.set_addr		= mv88e6xxx_set_addr_indirect,
403 	.phy_read		= mv88e6123_61_65_phy_read,
404 	.phy_write		= mv88e6123_61_65_phy_write,
405 	.poll_link		= mv88e6xxx_poll_link,
406 	.get_strings		= mv88e6123_61_65_get_strings,
407 	.get_ethtool_stats	= mv88e6123_61_65_get_ethtool_stats,
408 	.get_sset_count		= mv88e6123_61_65_get_sset_count,
409 };
410 
411 MODULE_ALIAS("platform:mv88e6123");
412 MODULE_ALIAS("platform:mv88e6161");
413 MODULE_ALIAS("platform:mv88e6165");
414