1 /* 2 * Copyright (c) 2017, Mellanox Technologies, Ltd. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33 #ifndef __MLX5_FPGA_H__ 34 #define __MLX5_FPGA_H__ 35 36 #include <linux/mlx5/driver.h> 37 38 enum mlx5_fpga_image { 39 MLX5_FPGA_IMAGE_USER = 0, 40 MLX5_FPGA_IMAGE_FACTORY, 41 }; 42 43 enum mlx5_fpga_status { 44 MLX5_FPGA_STATUS_SUCCESS = 0, 45 MLX5_FPGA_STATUS_FAILURE = 1, 46 MLX5_FPGA_STATUS_IN_PROGRESS = 2, 47 MLX5_FPGA_STATUS_NONE = 0xFFFF, 48 }; 49 50 struct mlx5_fpga_query { 51 enum mlx5_fpga_image admin_image; 52 enum mlx5_fpga_image oper_image; 53 enum mlx5_fpga_status status; 54 }; 55 56 enum mlx5_fpga_qpc_field_select { 57 MLX5_FPGA_QPC_STATE = BIT(0), 58 }; 59 60 struct mlx5_fpga_qp_counters { 61 u64 rx_ack_packets; 62 u64 rx_send_packets; 63 u64 tx_ack_packets; 64 u64 tx_send_packets; 65 u64 rx_total_drop; 66 }; 67 68 int mlx5_fpga_caps(struct mlx5_core_dev *dev); 69 int mlx5_fpga_query(struct mlx5_core_dev *dev, struct mlx5_fpga_query *query); 70 int mlx5_fpga_ctrl_op(struct mlx5_core_dev *dev, u8 op); 71 int mlx5_fpga_access_reg(struct mlx5_core_dev *dev, u8 size, u64 addr, 72 void *buf, bool write); 73 int mlx5_fpga_sbu_caps(struct mlx5_core_dev *dev, void *caps, int size); 74 75 int mlx5_fpga_create_qp(struct mlx5_core_dev *dev, void *fpga_qpc, 76 u32 *fpga_qpn); 77 int mlx5_fpga_modify_qp(struct mlx5_core_dev *dev, u32 fpga_qpn, 78 enum mlx5_fpga_qpc_field_select fields, void *fpga_qpc); 79 int mlx5_fpga_query_qp(struct mlx5_core_dev *dev, u32 fpga_qpn, void *fpga_qpc); 80 int mlx5_fpga_query_qp_counters(struct mlx5_core_dev *dev, u32 fpga_qpn, 81 bool clear, struct mlx5_fpga_qp_counters *data); 82 int mlx5_fpga_destroy_qp(struct mlx5_core_dev *dev, u32 fpga_qpn); 83 84 #endif /* __MLX5_FPGA_H__ */ 85