Home
last modified time | relevance | path

Searched refs:ADF_CSR_RD (Results 1 – 10 of 10) sorted by relevance

/drivers/crypto/qat/qat_common/
Dadf_pf2vf_msg.c106 reg = ADF_CSR_RD(pmisc_addr, ADF_DH895XCC_ERRMSK3); in adf_enable_vf2pf_interrupts()
113 reg = ADF_CSR_RD(pmisc_addr, ADF_DH895XCC_ERRMSK5); in adf_enable_vf2pf_interrupts()
135 reg = ADF_CSR_RD(pmisc_addr, ADF_DH895XCC_ERRMSK3) | in adf_disable_vf2pf_interrupts()
142 reg = ADF_CSR_RD(pmisc_addr, ADF_DH895XCC_ERRMSK5) | in adf_disable_vf2pf_interrupts()
183 val = ADF_CSR_RD(pmisc_bar_addr, pf2vf_offset); in __adf_iov_putmsg()
199 val = ADF_CSR_RD(pmisc_bar_addr, pf2vf_offset); in __adf_iov_putmsg()
218 val = ADF_CSR_RD(pmisc_bar_addr, pf2vf_offset); in __adf_iov_putmsg()
276 msg = ADF_CSR_RD(pmisc_addr, hw_data->get_pf2vf_offset(vf_nr)); in adf_vf2pf_req_hndl()
Dicp_qat_hal.h105 ADF_CSR_RD(handle->hal_cap_g_ctl_csr_addr_v, csr)
114 #define GET_AE_CSR(handle, ae, csr) ADF_CSR_RD(AE_CSR_ADDR(handle, ae, csr), 0)
124 #define SRAM_READ(handle, addr) ADF_CSR_RD(handle->hal_sram_addr_v, addr)
Dadf_transport_access_macros.h120 ADF_CSR_RD(csr_base_addr, (ADF_RING_BUNDLE_SIZE * bank) + \
123 ADF_CSR_RD(csr_base_addr, (ADF_RING_BUNDLE_SIZE * bank) + \
126 ADF_CSR_RD(csr_base_addr, (ADF_RING_BUNDLE_SIZE * bank) + \
Dadf_admin.c163 if (ADF_CSR_RD(mailbox, mb_offset) == 1) { in adf_put_admin_msg_sync()
173 if (ADF_CSR_RD(mailbox, mb_offset) == 0) { in adf_put_admin_msg_sync()
Dadf_sriov.c67 ADF_CSR_RD(pmisc_bar_addr, ME2FUNCTION_MAP_A_OFFSET + \
75 ADF_CSR_RD(pmisc_bar_addr, ME2FUNCTION_MAP_B_OFFSET + \
Dadf_accel_devices.h188 #define ADF_CSR_RD(csr_base, csr_offset) __raw_readl(csr_base + csr_offset) macro
Dqat_hal.c447 csr_val = ADF_CSR_RD(csr_addr, 0); in qat_hal_init_esram()
451 csr_val = ADF_CSR_RD(csr_addr, 0); in qat_hal_init_esram()
457 csr_val = ADF_CSR_RD(csr_addr, 0); in qat_hal_init_esram()
/drivers/crypto/qat/qat_dh895xcc/
Dadf_dh895xcc_hw_data.c184 val = ADF_CSR_RD(csr, ADF_DH895XCC_AE_CTX_ENABLES(i)); in adf_enable_error_correction()
187 val = ADF_CSR_RD(csr, ADF_DH895XCC_AE_MISC_CONTROL(i)); in adf_enable_error_correction()
194 val = ADF_CSR_RD(csr, ADF_DH895XCC_UERRSSMSH(i)); in adf_enable_error_correction()
197 val = ADF_CSR_RD(csr, ADF_DH895XCC_CERRSSMSH(i)); in adf_enable_error_correction()
Dadf_isr.c117 vf_mask = ((ADF_CSR_RD(pmisc_bar_addr, ADF_DH895XCC_ERRSOU5) & in adf_msix_isr_ae()
119 ((ADF_CSR_RD(pmisc_bar_addr, ADF_DH895XCC_ERRSOU3) & in adf_msix_isr_ae()
/drivers/crypto/qat/qat_dh895xccvf/
Dadf_isr.c99 msg = ADF_CSR_RD(pmisc_bar_addr, ADF_DH895XCCIOV_PF2VF_OFFSET); in adf_pf2vf_bh_handler()
163 v_int = ADF_CSR_RD(pmisc_bar_addr, ADF_DH895XCCIOV_VINTSOU_OFFSET); in adf_isr()