Home
last modified time | relevance | path

Searched refs:CACHELINE_BYTES (Results 1 – 3 of 3) sorted by relevance

/drivers/gpu/drm/i915/
Dintel_ringbuffer.c220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in intel_emit_post_sync_nonzero_flush()
257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in gen6_render_ring_flush()
330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in gen7_render_ring_flush()
415 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in gen8_render_ring_flush()
1466 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in pc_render_add_request()
1488 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */ in pc_render_add_request()
1490 scratch_addr += 2 * CACHELINE_BYTES; in pc_render_add_request()
1492 scratch_addr += 2 * CACHELINE_BYTES; in pc_render_add_request()
1494 scratch_addr += 2 * CACHELINE_BYTES; in pc_render_add_request()
1496 scratch_addr += 2 * CACHELINE_BYTES; in pc_render_add_request()
[all …]
Dintel_ringbuffer.h14 #define CACHELINE_BYTES 64 macro
15 #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Dintel_lrc.c1250 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES; in gen8_init_indirectctx_bb()
1330 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in gen9_init_indirectctx_bb()
1713 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; in gen8_emit_flush_render()