Home
last modified time | relevance | path

Searched refs:VAL (Results 1 – 22 of 22) sorted by relevance

/drivers/net/ethernet/qlogic/qlcnic/
Dqlcnic_hdr.h642 #define QLC_DEV_SET_REF_CNT(VAL, FN) ((VAL) |= (1 << (FN * 4))) argument
643 #define QLC_DEV_CLR_REF_CNT(VAL, FN) ((VAL) &= ~(1 << (FN * 4))) argument
644 #define QLC_DEV_SET_RST_RDY(VAL, FN) ((VAL) |= (1 << (FN * 4))) argument
645 #define QLC_DEV_SET_QSCNT_RDY(VAL, FN) ((VAL) |= (2 << (FN * 4))) argument
646 #define QLC_DEV_CLR_RST_QSCNT(VAL, FN) ((VAL) &= ~(3 << (FN * 4))) argument
648 #define QLC_DEV_GET_DRV(VAL, FN) (0xf & ((VAL) >> (FN * 4))) argument
649 #define QLC_DEV_SET_DRV(VAL, FN) ((VAL) << (FN * 4)) argument
679 #define ISR_LEGACY_INT_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200) argument
Dqlcnic_83xx_hw.h406 #define QLC_83XX_GET_FUNC_PRIVILEGE(VAL, FN) (0x3 & ((VAL) >> (FN * 2))) argument
407 #define QLC_83XX_SET_FUNC_OPMODE(VAL, FN) ((VAL) << (FN * 2)) argument
Dqlcnic.h883 #define QLCNIC_IS_LB_CONFIGURED(VAL) \ argument
884 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
/drivers/gpio/
Dgpio-it87.c43 #define VAL 0x2f macro
105 outb(0x02, VAL); in superio_exit()
112 outb(ldn, VAL); in superio_select()
118 return inb(VAL); in superio_inb()
124 outb(val, VAL); in superio_outb()
132 val = inb(VAL) << 8; in superio_inw()
134 val |= inb(VAL); in superio_inw()
141 outb(val >> 8, VAL); in superio_outw()
143 outb(val, VAL); in superio_outw()
/drivers/net/ethernet/qlogic/netxen/
Dnetxen_nic_hdr.h966 #define NETXEN_DIMM_MEMTYPE(VAL) ((VAL >> 3) & 0xf) argument
967 #define NETXEN_DIMM_NUMROWS(VAL) ((VAL >> 7) & 0xf) argument
968 #define NETXEN_DIMM_NUMCOLS(VAL) ((VAL >> 11) & 0xf) argument
969 #define NETXEN_DIMM_NUMRANKS(VAL) ((VAL >> 15) & 0x3) argument
970 #define NETXEN_DIMM_DATAWIDTH(VAL) ((VAL >> 18) & 0x3) argument
971 #define NETXEN_DIMM_NUMBANKS(VAL) ((VAL >> 21) & 0xf) argument
972 #define NETXEN_DIMM_TYPE(VAL) ((VAL >> 25) & 0x3f) argument
1007 #define ISR_LEGACY_INT_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200) argument
/drivers/watchdog/
Dit8712f_wdt.c62 #define VAL 0x2f /* The value to read/write */ macro
100 return inb(VAL); in superio_inb()
106 outb(val, VAL); in superio_outb()
113 val = inb(VAL) << 8; in superio_inw()
115 val |= inb(VAL); in superio_inw()
122 outb(ldn, VAL); in superio_select()
143 outb(0x02, VAL); in superio_exit()
Dit87_wdt.c65 #define VAL 0x2f macro
192 outb(0x02, VAL); in superio_exit()
199 outb(ldn, VAL); in superio_select()
205 return inb(VAL); in superio_inb()
211 outb(val, VAL); in superio_outb()
218 val = inb(VAL) << 8; in superio_inw()
220 val |= inb(VAL); in superio_inw()
227 outb(val >> 8, VAL); in superio_outw()
229 outb(val, VAL); in superio_outw()
/drivers/rtc/
Drtc-at32ap700x.c75 now = rtc_readl(rtc, VAL); in at32_rtc_readtime()
89 rtc_writel(rtc, VAL, now); in at32_rtc_settime()
114 rtc_unix_time = rtc_readl(rtc, VAL); in at32_rtc_setalarm()
145 if (rtc_readl(rtc, VAL) > rtc->alarm_time) { in at32_rtc_alarm_irq_enable()
179 rtc_writel(rtc, VAL, rtc->alarm_time); in at32_rtc_interrupt()
/drivers/scsi/
Dsun3x_esp.c44 #define dma_write32(VAL, REG) \
45 writel((VAL), esp->dma_regs + (REG))
49 #define dma_write32(VAL, REG) \ argument
50 do { *(volatile u32 *)(esp->dma_regs + (REG)) = (VAL); } while (0)
Daha152x.h288 #define SETPORT(PORT, VAL) outb( (VAL), (PORT) ) argument
Dmac_esp.c49 #define esp_write8(VAL, REG) mac_esp_write8(esp, VAL, REG) argument
Dsun_esp.c32 #define dma_write32(VAL, REG) \ argument
33 sbus_writel((VAL), esp->dma_regs + (REG))
Desp_scsi.c116 #define esp_write8(VAL,REG) esp->ops->esp_write8(esp, VAL, REG) argument
/drivers/staging/comedi/drivers/
Ds626.h366 #define S626_I2C_B2(ATTR, VAL) (((ATTR) << 6) | ((VAL) << 24)) argument
367 #define S626_I2C_B1(ATTR, VAL) (((ATTR) << 4) | ((VAL) << 16)) argument
368 #define S626_I2C_B0(ATTR, VAL) (((ATTR) << 2) | ((VAL) << 8)) argument
/drivers/hwmon/
Dsmsc47b397.c55 #define VAL 0x2f /* The value to read/write */ macro
60 outb(val, VAL); in superio_outb()
66 return inb(VAL); in superio_inb()
Dsmsc47m1.c57 #define VAL 0x2f /* The value to read/write */ macro
63 outb(val, VAL); in superio_outb()
70 return inb(VAL); in superio_inb()
Dit87.c85 #define VAL 0x2f /* The value to read/write */ macro
97 return inb(VAL); in superio_inb()
103 outb(val, VAL); in superio_outb()
110 val = inb(VAL) << 8; in superio_inw()
112 val |= inb(VAL); in superio_inw()
119 outb(ldn, VAL); in superio_select()
140 outb(0x02, VAL); in superio_exit()
/drivers/net/ethernet/freescale/fs_enet/
Dmii-fec.c47 #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | (VAL & 0xffff)) argument
Dmac-fcc.c74 #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | (VAL & 0xffff)) argument
/drivers/scsi/qla4xxx/
Dql4_nx.h764 #define ISR_IS_LEGACY_INTR_IDLE(VAL) (((VAL) & 0x300) == 0) argument
765 #define ISR_IS_LEGACY_INTR_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200) argument
/drivers/scsi/qla2xxx/
Dqla_nx.h703 #define ISR_IS_LEGACY_INTR_IDLE(VAL) (((VAL) & 0x300) == 0) argument
704 #define ISR_IS_LEGACY_INTR_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200) argument
/drivers/block/
Dskd_main.c356 #define SKD_WRITEL(DEV, VAL, OFF) skd_reg_write32(DEV, VAL, OFF) argument
358 #define SKD_WRITEQ(DEV, VAL, OFF) skd_reg_write64(DEV, VAL, OFF) argument