Home
last modified time | relevance | path

Searched refs:BIT_1 (Results 1 – 25 of 33) sorted by relevance

12

/drivers/scsi/
Dqla1280.h18 #define BIT_1 0x2 macro
121 #define ISP_CFG0_1020A BIT_1 /* ISP1020A */
135 #define ISP_EN_INT BIT_1 /* ISP enable interrupts. */
142 #define PCI_INT BIT_1 /* PCI interrupt */
147 #define NV_SELECT BIT_1
159 #define CDMA_CONF_BENAB BIT_1 /* Bus burst enable */
176 #define DDMA_CONF_BENAB BIT_1 /* Bus burst enable */
566 #define RF_FULL BIT_1 /* Full */
964 #define OF_ENABLE_TAG BIT_1 /* Tagged queue action enable */
Dqla1280.c1124 mr = BIT_3 | BIT_2 | BIT_1 | BIT_0; in qla1280_set_target_parameters()
1691 err = qla1280_mailbox_command(ha, BIT_0 | BIT_1 | BIT_2, mb); in qla1280_load_firmware_pio()
1763 BIT_1 | BIT_0, mb); in qla1280_load_firmware_dma()
1780 BIT_1 | BIT_0, mb); in qla1280_load_firmware_dma()
1825 err = qla1280_mailbox_command(ha, BIT_1 | BIT_0, mb); in qla1280_start_firmware()
1835 err = qla1280_mailbox_command(ha, BIT_1 | BIT_0, &mb[0]); in qla1280_start_firmware()
1902 BIT_3 | BIT_2 | BIT_1 | BIT_0, in qla1280_init_rings()
1916 BIT_3 | BIT_2 | BIT_1 | BIT_0, in qla1280_init_rings()
2136 status = qla1280_mailbox_command(ha, BIT_1 | BIT_0, &mb[0]); in qla1280_config_bus()
2210 BIT_7 | BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla1280_nvram_config()
[all …]
/drivers/scsi/qla2xxx/
Dqla_fw.h31 #define PDO_FORCE_ADISC BIT_1
43 #define PDF_HARD_ADDR BIT_1
454 #define BD_READ_DATA BIT_1
492 #define CF_READ_DATA BIT_1
534 #define TMF_READ_DATA BIT_1
908 #define TCF_TARGET_RESET BIT_1
1025 #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
1095 #define GPDX_DATA_INOUT (BIT_1|BIT_0)
1103 #define GPEX_ENABLE (BIT_1|BIT_0)
1226 #define MDBS_ID_ACQUIRED BIT_1
[all …]
Dqla_def.h81 #define BIT_1 0x2 macro
165 #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
185 #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
442 #define SRB_LOGIN_COND_PLOGI BIT_1
487 #define SRB_FXDISC_RESP_DMA_VALID BIT_1
671 #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
689 #define NVR_SELECT BIT_1
946 #define MBX_DMA_OUT BIT_1
959 #define MBX_DMA_OUT BIT_1
1079 #define FO1_AE_ALL_LIP_RESET BIT_1
[all …]
Dqla_target.h225 #define ATIO_EXEC_READ BIT_1
470 #define CTIO7_FLAGS_DATA_IN BIT_1 /* data to initiator */
829 TRC_DO_WORK = BIT_1,
955 #define QLA24XX_MGMT_ABORT_IO_ATTR_VALID BIT_1
Dqla_nvme.h63 #define CF_READ_DATA BIT_1
Dqla_tmpl.h62 #define CAPTURE_FLAG_PHYS_VIRT BIT_1
Dqla_init.c3778 swing = ha->fw_seriallink_options[2] & (BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options()
3782 (BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options()
3792 ((rx_sens & (BIT_1 | BIT_0)) << 2) | in qla2x00_update_fw_options()
3793 (tx_sens & (BIT_1 | BIT_0)); in qla2x00_update_fw_options()
3798 emphasis = ha->fw_seriallink_options[3] & (BIT_1 | BIT_0); in qla2x00_update_fw_options()
3800 (BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options()
3810 ((rx_sens & (BIT_1 | BIT_0)) << 2) | in qla2x00_update_fw_options()
3811 (tx_sens & (BIT_1 | BIT_0)); in qla2x00_update_fw_options()
4097 mid_init_cb->options = cpu_to_le16(BIT_1); in qla2x00_init_rings()
4516 nv->firmware_options[0] = BIT_2 | BIT_1; in qla2x00_nvram_config()
[all …]
Dqla_mbx.c779 ha->max_supported_speed = mcp->mb[2] & (BIT_0|BIT_1); in qla2x00_execute_fw()
786 (BIT_0 | BIT_1 | BIT_2); in qla2x00_execute_fw()
2259 mcp->mb[1] = BIT_1; in qla2x00_lip_reset()
2392 if (opt & BIT_1) in qla24xx_login_fabric()
2452 mb[1] |= BIT_1; in qla24xx_login_fabric()
2461 mb[10] |= BIT_1; /* Class 3. */ in qla24xx_login_fabric()
4175 rval = BIT_1; in qla2x00_send_change_request()
4178 rval = BIT_1; in qla2x00_send_change_request()
5501 mcp->mb[2] = BIT_1; in qla24xx_set_fcp_prio()
6536 addr, offset, SFP_BLOCK_SIZE, BIT_1); in qla2x00_read_sfp_dev()
Dqla_mid.c870 options |= BIT_1; in qla25xx_create_rsp_que()
Dqla_isr.c1402 else if (le16_to_cpu(mbx->mb1) & BIT_1) in qla2x00_mbx_iocb_entry()
2485 if (unlikely((state_flags & BIT_1) && (sp->type == SRB_BIDI_CMD))) { in qla2x00_status_entry()
/drivers/net/ethernet/qlogic/qlcnic/
Dqlcnic_hw.h141 #define QLCNIC_GET_OWNER(val) ((val) & (BIT_0 | BIT_1))
Dqlcnic_hdr.h197 #define BIT_1 0x2 macro
494 #define TA_CTL_ENABLE BIT_1
Dqlcnic_ctx.c1347 arg2 |= (BIT_0 | BIT_1); in qlcnic_config_switch_port()
1359 arg2 &= ~(BIT_1 | BIT_2 | BIT_3); in qlcnic_config_switch_port()
1360 if (!(esw_cfg->offload_flags & BIT_1)) in qlcnic_config_switch_port()
Dqlcnic_83xx_hw.h532 #define QLC_REGISTER_DCB_AEN BIT_1
Dqlcnic.h916 #define QLCNIC_FW_CAPABILITY_TSO BIT_1
932 #define QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD BIT_1
1321 #define QLCNIC_SWITCH_ENABLE BIT_1
Dqlcnic_hw.c820 #define QLCNIC_ENABLE_IPV6_LRO (BIT_1 | BIT_9)
1038 if (!(offload_flags & BIT_1)) in qlcnic_process_flags()
Dqlcnic_minidump.c25 #define QLCNIC_DUMP_RWCRB BIT_1
753 if (dma_sts & BIT_1) in qlcnic_start_pex_dma()
Dqlcnic_sriov_pf.c391 cmd.req.arg[1] = ((func & 0xf) << 2) | BIT_6 | BIT_1; in qlcnic_sriov_pf_cfg_eswitch()
702 cmd.req.arg[2] |= BIT_1 | BIT_3 | BIT_8; in qlcnic_sriov_set_vf_acl()
Dqlcnic_83xx_hw.c2019 lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0); in qlcnic_83xx_config_hw_lro()
3533 cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16); in qlcnic_83xx_get_stats()
3564 #define QLCNIC_83XX_ADD_PORT1 BIT_1
Dqlcnic_83xx_init.c1023 #define QLC_83XX_ENCAP_TYPE_VXLAN BIT_1
Dqlcnic_sriov_common.c381 if (status & BIT_1) in qlcnic_sriov_get_vf_vport_info()
/drivers/scsi/qla4xxx/
Dql4_def.h83 #define BIT_1 0x2 macro
Dql4_os.c3511 sess->erl |= BIT_1; in qla4xxx_copy_from_fwddb_param()
3524 conn->tcp_timer_scale |= BIT_1; in qla4xxx_copy_from_fwddb_param()
3642 SET_BITVAL(sess->erl & BIT_1, options, BIT_1); in qla4xxx_copy_to_fwddb_param()
3651 SET_BITVAL(conn->tcp_timer_scale & BIT_1, options, BIT_2); in qla4xxx_copy_to_fwddb_param()
3652 SET_BITVAL(conn->tcp_timer_scale & BIT_0, options, BIT_1); in qla4xxx_copy_to_fwddb_param()
3748 sess->erl |= BIT_1; in qla4xxx_copy_to_sess_conn_params()
3761 conn->tcp_timer_scale |= BIT_1; in qla4xxx_copy_to_sess_conn_params()
8883 if (PCI_FUNC(ha->pdev->devfn) & BIT_1) in qla4xxx_prevent_other_port_reinit()
Dql4_fw.h62 #define HSRX_RISC_IOCB_INT BIT_1 /* RISC to Host IOCB interrupt */

12