• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1/*
2 * Copyright (C) 2016 ARM Ltd.
3 *
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 *  a) This file is free software; you can redistribute it and/or
10 *     modify it under the terms of the GNU General Public License as
11 *     published by the Free Software Foundation; either version 2 of the
12 *     License, or (at your option) any later version.
13 *
14 *     This file is distributed in the hope that it will be useful,
15 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17 *     GNU General Public License for more details.
18 *
19 * Or, alternatively,
20 *
21 *  b) Permission is hereby granted, free of charge, to any person
22 *     obtaining a copy of this software and associated documentation
23 *     files (the "Software"), to deal in the Software without
24 *     restriction, including without limitation the rights to use,
25 *     copy, modify, merge, publish, distribute, sublicense, and/or
26 *     sell copies of the Software, and to permit persons to whom the
27 *     Software is furnished to do so, subject to the following
28 *     conditions:
29 *
30 *     The above copyright notice and this permission notice shall be
31 *     included in all copies or substantial portions of the Software.
32 *
33 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 *     OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43#include <arm/sunxi-h3-h5.dtsi>
44
45/ {
46	cpus {
47		#address-cells = <1>;
48		#size-cells = <0>;
49
50		cpu0: cpu@0 {
51			compatible = "arm,cortex-a53";
52			device_type = "cpu";
53			reg = <0>;
54			enable-method = "psci";
55		};
56
57		cpu1: cpu@1 {
58			compatible = "arm,cortex-a53";
59			device_type = "cpu";
60			reg = <1>;
61			enable-method = "psci";
62		};
63
64		cpu2: cpu@2 {
65			compatible = "arm,cortex-a53";
66			device_type = "cpu";
67			reg = <2>;
68			enable-method = "psci";
69		};
70
71		cpu3: cpu@3 {
72			compatible = "arm,cortex-a53";
73			device_type = "cpu";
74			reg = <3>;
75			enable-method = "psci";
76		};
77	};
78
79	pmu {
80		compatible = "arm,cortex-a53-pmu";
81		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
82			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
83			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
84			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
85		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
86	};
87
88	psci {
89		compatible = "arm,psci-0.2";
90		method = "smc";
91	};
92
93	timer {
94		compatible = "arm,armv8-timer";
95		interrupts = <GIC_PPI 13
96				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
97			     <GIC_PPI 14
98				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
99			     <GIC_PPI 11
100				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
101			     <GIC_PPI 10
102				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
103	};
104
105	soc {
106		syscon: system-control@1c00000 {
107			compatible = "allwinner,sun50i-h5-system-control";
108			reg = <0x01c00000 0x1000>;
109			#address-cells = <1>;
110			#size-cells = <1>;
111			ranges;
112
113			sram_c1: sram@18000 {
114				compatible = "mmio-sram";
115				reg = <0x00018000 0x1c000>;
116				#address-cells = <1>;
117				#size-cells = <1>;
118				ranges = <0 0x00018000 0x1c000>;
119
120				ve_sram: sram-section@0 {
121					compatible = "allwinner,sun50i-h5-sram-c1",
122						     "allwinner,sun4i-a10-sram-c1";
123					reg = <0x000000 0x1c000>;
124				};
125			};
126		};
127
128		video-codec@1c0e000 {
129			compatible = "allwinner,sun50i-h5-video-engine";
130			reg = <0x01c0e000 0x1000>;
131			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
132				 <&ccu CLK_DRAM_VE>;
133			clock-names = "ahb", "mod", "ram";
134			resets = <&ccu RST_BUS_VE>;
135			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
136			allwinner,sram = <&ve_sram 1>;
137		};
138
139		mali: gpu@1e80000 {
140			compatible = "allwinner,sun50i-h5-mali", "arm,mali-450";
141			reg = <0x01e80000 0x30000>;
142			/*
143			 * While the datasheet lists an interrupt for the
144			 * PMU, the actual silicon does not have the PMU
145			 * block. Reads all return zero, and writes are
146			 * ignored.
147			 */
148			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
149				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
150				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
151				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
152				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
153				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
154				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
155				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
156				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
157				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
158				     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
159			interrupt-names = "gp",
160					  "gpmmu",
161					  "pp",
162					  "pp0",
163					  "ppmmu0",
164					  "pp1",
165					  "ppmmu1",
166					  "pp2",
167					  "ppmmu2",
168					  "pp3",
169					  "ppmmu3";
170			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
171			clock-names = "bus", "core";
172			resets = <&ccu RST_BUS_GPU>;
173
174			assigned-clocks = <&ccu CLK_GPU>;
175			assigned-clock-rates = <384000000>;
176		};
177	};
178};
179
180&ccu {
181	compatible = "allwinner,sun50i-h5-ccu";
182};
183
184&display_clocks {
185	compatible = "allwinner,sun50i-h5-de2-clk";
186};
187
188&mmc0 {
189	compatible = "allwinner,sun50i-h5-mmc",
190		     "allwinner,sun50i-a64-mmc";
191	clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
192	clock-names = "ahb", "mmc";
193};
194
195&mmc1 {
196	compatible = "allwinner,sun50i-h5-mmc",
197		     "allwinner,sun50i-a64-mmc";
198	clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
199	clock-names = "ahb", "mmc";
200};
201
202&mmc2 {
203	compatible = "allwinner,sun50i-h5-emmc",
204		     "allwinner,sun50i-a64-emmc";
205	clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
206	clock-names = "ahb", "mmc";
207};
208
209&pio {
210	interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
211		     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
212		     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
213	compatible = "allwinner,sun50i-h5-pinctrl";
214};
215
216&rtc {
217	compatible = "allwinner,sun50i-h5-rtc";
218};
219
220&sid {
221	compatible = "allwinner,sun50i-h5-sid";
222};
223