1 /******************************************************************* 2 * This file is part of the Emulex Linux Device Driver for * 3 * Fibre Channel Host Bus Adapters. * 4 * Copyright (C) 2017-2019 Broadcom. All Rights Reserved. The term * 5 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. * 6 * Copyright (C) 2009-2016 Emulex. All rights reserved. * 7 * EMULEX and SLI are trademarks of Emulex. * 8 * www.broadcom.com * 9 * * 10 * This program is free software; you can redistribute it and/or * 11 * modify it under the terms of version 2 of the GNU General * 12 * Public License as published by the Free Software Foundation. * 13 * This program is distributed in the hope that it will be useful. * 14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND * 15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, * 16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE * 17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD * 18 * TO BE LEGALLY INVALID. See the GNU General Public License for * 19 * more details, a copy of which can be found in the file COPYING * 20 * included with this package. * 21 *******************************************************************/ 22 23 /* Macros to deal with bit fields. Each bit field must have 3 #defines 24 * associated with it (_SHIFT, _MASK, and _WORD). 25 * EG. For a bit field that is in the 7th bit of the "field4" field of a 26 * structure and is 2 bits in size the following #defines must exist: 27 * struct temp { 28 * uint32_t field1; 29 * uint32_t field2; 30 * uint32_t field3; 31 * uint32_t field4; 32 * #define example_bit_field_SHIFT 7 33 * #define example_bit_field_MASK 0x03 34 * #define example_bit_field_WORD field4 35 * uint32_t field5; 36 * }; 37 * Then the macros below may be used to get or set the value of that field. 38 * EG. To get the value of the bit field from the above example: 39 * struct temp t1; 40 * value = bf_get(example_bit_field, &t1); 41 * And then to set that bit field: 42 * bf_set(example_bit_field, &t1, 2); 43 * Or clear that bit field: 44 * bf_set(example_bit_field, &t1, 0); 45 */ 46 #define bf_get_be32(name, ptr) \ 47 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK) 48 #define bf_get_le32(name, ptr) \ 49 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK) 50 #define bf_get(name, ptr) \ 51 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK) 52 #define bf_set_le32(name, ptr, value) \ 53 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \ 54 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \ 55 ~(name##_MASK << name##_SHIFT))))) 56 #define bf_set(name, ptr, value) \ 57 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \ 58 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT)))) 59 60 struct dma_address { 61 uint32_t addr_lo; 62 uint32_t addr_hi; 63 }; 64 65 struct lpfc_sli_intf { 66 uint32_t word0; 67 #define lpfc_sli_intf_valid_SHIFT 29 68 #define lpfc_sli_intf_valid_MASK 0x00000007 69 #define lpfc_sli_intf_valid_WORD word0 70 #define LPFC_SLI_INTF_VALID 6 71 #define lpfc_sli_intf_sli_hint2_SHIFT 24 72 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F 73 #define lpfc_sli_intf_sli_hint2_WORD word0 74 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0 75 #define lpfc_sli_intf_sli_hint1_SHIFT 16 76 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF 77 #define lpfc_sli_intf_sli_hint1_WORD word0 78 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0 79 #define LPFC_SLI_INTF_SLI_HINT1_1 1 80 #define LPFC_SLI_INTF_SLI_HINT1_2 2 81 #define lpfc_sli_intf_if_type_SHIFT 12 82 #define lpfc_sli_intf_if_type_MASK 0x0000000F 83 #define lpfc_sli_intf_if_type_WORD word0 84 #define LPFC_SLI_INTF_IF_TYPE_0 0 85 #define LPFC_SLI_INTF_IF_TYPE_1 1 86 #define LPFC_SLI_INTF_IF_TYPE_2 2 87 #define LPFC_SLI_INTF_IF_TYPE_6 6 88 #define lpfc_sli_intf_sli_family_SHIFT 8 89 #define lpfc_sli_intf_sli_family_MASK 0x0000000F 90 #define lpfc_sli_intf_sli_family_WORD word0 91 #define LPFC_SLI_INTF_FAMILY_BE2 0x0 92 #define LPFC_SLI_INTF_FAMILY_BE3 0x1 93 #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa 94 #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb 95 #define lpfc_sli_intf_slirev_SHIFT 4 96 #define lpfc_sli_intf_slirev_MASK 0x0000000F 97 #define lpfc_sli_intf_slirev_WORD word0 98 #define LPFC_SLI_INTF_REV_SLI3 3 99 #define LPFC_SLI_INTF_REV_SLI4 4 100 #define lpfc_sli_intf_func_type_SHIFT 0 101 #define lpfc_sli_intf_func_type_MASK 0x00000001 102 #define lpfc_sli_intf_func_type_WORD word0 103 #define LPFC_SLI_INTF_IF_TYPE_PHYS 0 104 #define LPFC_SLI_INTF_IF_TYPE_VIRT 1 105 }; 106 107 #define LPFC_SLI4_MBX_EMBED true 108 #define LPFC_SLI4_MBX_NEMBED false 109 110 #define LPFC_SLI4_MB_WORD_COUNT 64 111 #define LPFC_MAX_MQ_PAGE 8 112 #define LPFC_MAX_WQ_PAGE_V0 4 113 #define LPFC_MAX_WQ_PAGE 8 114 #define LPFC_MAX_RQ_PAGE 8 115 #define LPFC_MAX_CQ_PAGE 4 116 #define LPFC_MAX_EQ_PAGE 8 117 118 #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */ 119 #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */ 120 #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */ 121 122 /* Define SLI4 Alignment requirements. */ 123 #define LPFC_ALIGN_16_BYTE 16 124 #define LPFC_ALIGN_64_BYTE 64 125 #define SLI4_PAGE_SIZE 4096 126 127 /* Define SLI4 specific definitions. */ 128 #define LPFC_MQ_CQE_BYTE_OFFSET 256 129 #define LPFC_MBX_CMD_HDR_LENGTH 16 130 #define LPFC_MBX_ERROR_RANGE 0x4000 131 #define LPFC_BMBX_BIT1_ADDR_HI 0x2 132 #define LPFC_BMBX_BIT1_ADDR_LO 0 133 #define LPFC_RPI_HDR_COUNT 64 134 #define LPFC_HDR_TEMPLATE_SIZE 4096 135 #define LPFC_RPI_ALLOC_ERROR 0xFFFF 136 #define LPFC_FCF_RECORD_WD_CNT 132 137 #define LPFC_ENTIRE_FCF_DATABASE 0 138 #define LPFC_DFLT_FCF_INDEX 0 139 140 /* Virtual function numbers */ 141 #define LPFC_VF0 0 142 #define LPFC_VF1 1 143 #define LPFC_VF2 2 144 #define LPFC_VF3 3 145 #define LPFC_VF4 4 146 #define LPFC_VF5 5 147 #define LPFC_VF6 6 148 #define LPFC_VF7 7 149 #define LPFC_VF8 8 150 #define LPFC_VF9 9 151 #define LPFC_VF10 10 152 #define LPFC_VF11 11 153 #define LPFC_VF12 12 154 #define LPFC_VF13 13 155 #define LPFC_VF14 14 156 #define LPFC_VF15 15 157 #define LPFC_VF16 16 158 #define LPFC_VF17 17 159 #define LPFC_VF18 18 160 #define LPFC_VF19 19 161 #define LPFC_VF20 20 162 #define LPFC_VF21 21 163 #define LPFC_VF22 22 164 #define LPFC_VF23 23 165 #define LPFC_VF24 24 166 #define LPFC_VF25 25 167 #define LPFC_VF26 26 168 #define LPFC_VF27 27 169 #define LPFC_VF28 28 170 #define LPFC_VF29 29 171 #define LPFC_VF30 30 172 #define LPFC_VF31 31 173 174 /* PCI function numbers */ 175 #define LPFC_PCI_FUNC0 0 176 #define LPFC_PCI_FUNC1 1 177 #define LPFC_PCI_FUNC2 2 178 #define LPFC_PCI_FUNC3 3 179 #define LPFC_PCI_FUNC4 4 180 181 /* SLI4 interface type-2 PDEV_CTL register */ 182 #define LPFC_CTL_PDEV_CTL_OFFSET 0x414 183 #define LPFC_CTL_PDEV_CTL_DRST 0x00000001 184 #define LPFC_CTL_PDEV_CTL_FRST 0x00000002 185 #define LPFC_CTL_PDEV_CTL_DD 0x00000004 186 #define LPFC_CTL_PDEV_CTL_LC 0x00000008 187 #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00 188 #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10 189 #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20 190 #define LPFC_CTL_PDEV_CTL_DDL_RAS 0x1000000 191 192 #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST) 193 194 /* Active interrupt test count */ 195 #define LPFC_ACT_INTR_CNT 4 196 197 /* Algrithmns for scheduling FCP commands to WQs */ 198 #define LPFC_FCP_SCHED_BY_HDWQ 0 199 #define LPFC_FCP_SCHED_BY_CPU 1 200 201 /* Algrithmns for NameServer Query after RSCN */ 202 #define LPFC_NS_QUERY_GID_FT 0 203 #define LPFC_NS_QUERY_GID_PT 1 204 205 /* Delay Multiplier constant */ 206 #define LPFC_DMULT_CONST 651042 207 #define LPFC_DMULT_MAX 1023 208 209 /* Configuration of Interrupts / sec for entire HBA port */ 210 #define LPFC_MIN_IMAX 5000 211 #define LPFC_MAX_IMAX 5000000 212 #define LPFC_DEF_IMAX 0 213 214 #define LPFC_IMAX_THRESHOLD 1000 215 #define LPFC_MAX_AUTO_EQ_DELAY 120 216 #define LPFC_EQ_DELAY_STEP 15 217 #define LPFC_EQD_ISR_TRIGGER 20000 218 /* 1s intervals */ 219 #define LPFC_EQ_DELAY_MSECS 1000 220 221 #define LPFC_MIN_CPU_MAP 0 222 #define LPFC_MAX_CPU_MAP 1 223 #define LPFC_HBA_CPU_MAP 1 224 225 /* PORT_CAPABILITIES constants. */ 226 #define LPFC_MAX_SUPPORTED_PAGES 8 227 228 struct ulp_bde64 { 229 union ULP_BDE_TUS { 230 uint32_t w; 231 struct { 232 #ifdef __BIG_ENDIAN_BITFIELD 233 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED 234 VALUE !! */ 235 uint32_t bdeSize:24; /* Size of buffer (in bytes) */ 236 #else /* __LITTLE_ENDIAN_BITFIELD */ 237 uint32_t bdeSize:24; /* Size of buffer (in bytes) */ 238 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED 239 VALUE !! */ 240 #endif 241 #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */ 242 #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */ 243 #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */ 244 #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */ 245 #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */ 246 #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */ 247 #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */ 248 } f; 249 } tus; 250 uint32_t addrLow; 251 uint32_t addrHigh; 252 }; 253 254 /* Maximun size of immediate data that can fit into a 128 byte WQE */ 255 #define LPFC_MAX_BDE_IMM_SIZE 64 256 257 struct lpfc_sli4_flags { 258 uint32_t word0; 259 #define lpfc_idx_rsrc_rdy_SHIFT 0 260 #define lpfc_idx_rsrc_rdy_MASK 0x00000001 261 #define lpfc_idx_rsrc_rdy_WORD word0 262 #define LPFC_IDX_RSRC_RDY 1 263 #define lpfc_rpi_rsrc_rdy_SHIFT 1 264 #define lpfc_rpi_rsrc_rdy_MASK 0x00000001 265 #define lpfc_rpi_rsrc_rdy_WORD word0 266 #define LPFC_RPI_RSRC_RDY 1 267 #define lpfc_vpi_rsrc_rdy_SHIFT 2 268 #define lpfc_vpi_rsrc_rdy_MASK 0x00000001 269 #define lpfc_vpi_rsrc_rdy_WORD word0 270 #define LPFC_VPI_RSRC_RDY 1 271 #define lpfc_vfi_rsrc_rdy_SHIFT 3 272 #define lpfc_vfi_rsrc_rdy_MASK 0x00000001 273 #define lpfc_vfi_rsrc_rdy_WORD word0 274 #define LPFC_VFI_RSRC_RDY 1 275 }; 276 277 struct sli4_bls_rsp { 278 uint32_t word0_rsvd; /* Word0 must be reserved */ 279 uint32_t word1; 280 #define lpfc_abts_orig_SHIFT 0 281 #define lpfc_abts_orig_MASK 0x00000001 282 #define lpfc_abts_orig_WORD word1 283 #define LPFC_ABTS_UNSOL_RSP 1 284 #define LPFC_ABTS_UNSOL_INT 0 285 uint32_t word2; 286 #define lpfc_abts_rxid_SHIFT 0 287 #define lpfc_abts_rxid_MASK 0x0000FFFF 288 #define lpfc_abts_rxid_WORD word2 289 #define lpfc_abts_oxid_SHIFT 16 290 #define lpfc_abts_oxid_MASK 0x0000FFFF 291 #define lpfc_abts_oxid_WORD word2 292 uint32_t word3; 293 #define lpfc_vndr_code_SHIFT 0 294 #define lpfc_vndr_code_MASK 0x000000FF 295 #define lpfc_vndr_code_WORD word3 296 #define lpfc_rsn_expln_SHIFT 8 297 #define lpfc_rsn_expln_MASK 0x000000FF 298 #define lpfc_rsn_expln_WORD word3 299 #define lpfc_rsn_code_SHIFT 16 300 #define lpfc_rsn_code_MASK 0x000000FF 301 #define lpfc_rsn_code_WORD word3 302 303 uint32_t word4; 304 uint32_t word5_rsvd; /* Word5 must be reserved */ 305 }; 306 307 /* event queue entry structure */ 308 struct lpfc_eqe { 309 uint32_t word0; 310 #define lpfc_eqe_resource_id_SHIFT 16 311 #define lpfc_eqe_resource_id_MASK 0x0000FFFF 312 #define lpfc_eqe_resource_id_WORD word0 313 #define lpfc_eqe_minor_code_SHIFT 4 314 #define lpfc_eqe_minor_code_MASK 0x00000FFF 315 #define lpfc_eqe_minor_code_WORD word0 316 #define lpfc_eqe_major_code_SHIFT 1 317 #define lpfc_eqe_major_code_MASK 0x00000007 318 #define lpfc_eqe_major_code_WORD word0 319 #define lpfc_eqe_valid_SHIFT 0 320 #define lpfc_eqe_valid_MASK 0x00000001 321 #define lpfc_eqe_valid_WORD word0 322 }; 323 324 /* completion queue entry structure (common fields for all cqe types) */ 325 struct lpfc_cqe { 326 uint32_t reserved0; 327 uint32_t reserved1; 328 uint32_t reserved2; 329 uint32_t word3; 330 #define lpfc_cqe_valid_SHIFT 31 331 #define lpfc_cqe_valid_MASK 0x00000001 332 #define lpfc_cqe_valid_WORD word3 333 #define lpfc_cqe_code_SHIFT 16 334 #define lpfc_cqe_code_MASK 0x000000FF 335 #define lpfc_cqe_code_WORD word3 336 }; 337 338 /* Completion Queue Entry Status Codes */ 339 #define CQE_STATUS_SUCCESS 0x0 340 #define CQE_STATUS_FCP_RSP_FAILURE 0x1 341 #define CQE_STATUS_REMOTE_STOP 0x2 342 #define CQE_STATUS_LOCAL_REJECT 0x3 343 #define CQE_STATUS_NPORT_RJT 0x4 344 #define CQE_STATUS_FABRIC_RJT 0x5 345 #define CQE_STATUS_NPORT_BSY 0x6 346 #define CQE_STATUS_FABRIC_BSY 0x7 347 #define CQE_STATUS_INTERMED_RSP 0x8 348 #define CQE_STATUS_LS_RJT 0x9 349 #define CQE_STATUS_CMD_REJECT 0xb 350 #define CQE_STATUS_FCP_TGT_LENCHECK 0xc 351 #define CQE_STATUS_NEED_BUFF_ENTRY 0xf 352 #define CQE_STATUS_DI_ERROR 0x16 353 354 /* Used when mapping CQE status to IOCB */ 355 #define LPFC_IOCB_STATUS_MASK 0xf 356 357 /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */ 358 #define CQE_HW_STATUS_NO_ERR 0x0 359 #define CQE_HW_STATUS_UNDERRUN 0x1 360 #define CQE_HW_STATUS_OVERRUN 0x2 361 362 /* Completion Queue Entry Codes */ 363 #define CQE_CODE_COMPL_WQE 0x1 364 #define CQE_CODE_RELEASE_WQE 0x2 365 #define CQE_CODE_RECEIVE 0x4 366 #define CQE_CODE_XRI_ABORTED 0x5 367 #define CQE_CODE_RECEIVE_V1 0x9 368 #define CQE_CODE_NVME_ERSP 0xd 369 370 /* 371 * Define mask value for xri_aborted and wcqe completed CQE extended status. 372 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) . 373 */ 374 #define WCQE_PARAM_MASK 0x1FF 375 376 /* completion queue entry for wqe completions */ 377 struct lpfc_wcqe_complete { 378 uint32_t word0; 379 #define lpfc_wcqe_c_request_tag_SHIFT 16 380 #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF 381 #define lpfc_wcqe_c_request_tag_WORD word0 382 #define lpfc_wcqe_c_status_SHIFT 8 383 #define lpfc_wcqe_c_status_MASK 0x000000FF 384 #define lpfc_wcqe_c_status_WORD word0 385 #define lpfc_wcqe_c_hw_status_SHIFT 0 386 #define lpfc_wcqe_c_hw_status_MASK 0x000000FF 387 #define lpfc_wcqe_c_hw_status_WORD word0 388 #define lpfc_wcqe_c_ersp0_SHIFT 0 389 #define lpfc_wcqe_c_ersp0_MASK 0x0000FFFF 390 #define lpfc_wcqe_c_ersp0_WORD word0 391 uint32_t total_data_placed; 392 uint32_t parameter; 393 #define lpfc_wcqe_c_bg_edir_SHIFT 5 394 #define lpfc_wcqe_c_bg_edir_MASK 0x00000001 395 #define lpfc_wcqe_c_bg_edir_WORD parameter 396 #define lpfc_wcqe_c_bg_tdpv_SHIFT 3 397 #define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001 398 #define lpfc_wcqe_c_bg_tdpv_WORD parameter 399 #define lpfc_wcqe_c_bg_re_SHIFT 2 400 #define lpfc_wcqe_c_bg_re_MASK 0x00000001 401 #define lpfc_wcqe_c_bg_re_WORD parameter 402 #define lpfc_wcqe_c_bg_ae_SHIFT 1 403 #define lpfc_wcqe_c_bg_ae_MASK 0x00000001 404 #define lpfc_wcqe_c_bg_ae_WORD parameter 405 #define lpfc_wcqe_c_bg_ge_SHIFT 0 406 #define lpfc_wcqe_c_bg_ge_MASK 0x00000001 407 #define lpfc_wcqe_c_bg_ge_WORD parameter 408 uint32_t word3; 409 #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT 410 #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK 411 #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD 412 #define lpfc_wcqe_c_xb_SHIFT 28 413 #define lpfc_wcqe_c_xb_MASK 0x00000001 414 #define lpfc_wcqe_c_xb_WORD word3 415 #define lpfc_wcqe_c_pv_SHIFT 27 416 #define lpfc_wcqe_c_pv_MASK 0x00000001 417 #define lpfc_wcqe_c_pv_WORD word3 418 #define lpfc_wcqe_c_priority_SHIFT 24 419 #define lpfc_wcqe_c_priority_MASK 0x00000007 420 #define lpfc_wcqe_c_priority_WORD word3 421 #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT 422 #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK 423 #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD 424 #define lpfc_wcqe_c_sqhead_SHIFT 0 425 #define lpfc_wcqe_c_sqhead_MASK 0x0000FFFF 426 #define lpfc_wcqe_c_sqhead_WORD word3 427 }; 428 429 /* completion queue entry for wqe release */ 430 struct lpfc_wcqe_release { 431 uint32_t reserved0; 432 uint32_t reserved1; 433 uint32_t word2; 434 #define lpfc_wcqe_r_wq_id_SHIFT 16 435 #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF 436 #define lpfc_wcqe_r_wq_id_WORD word2 437 #define lpfc_wcqe_r_wqe_index_SHIFT 0 438 #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF 439 #define lpfc_wcqe_r_wqe_index_WORD word2 440 uint32_t word3; 441 #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT 442 #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK 443 #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD 444 #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT 445 #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK 446 #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD 447 }; 448 449 struct sli4_wcqe_xri_aborted { 450 uint32_t word0; 451 #define lpfc_wcqe_xa_status_SHIFT 8 452 #define lpfc_wcqe_xa_status_MASK 0x000000FF 453 #define lpfc_wcqe_xa_status_WORD word0 454 uint32_t parameter; 455 uint32_t word2; 456 #define lpfc_wcqe_xa_remote_xid_SHIFT 16 457 #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF 458 #define lpfc_wcqe_xa_remote_xid_WORD word2 459 #define lpfc_wcqe_xa_xri_SHIFT 0 460 #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF 461 #define lpfc_wcqe_xa_xri_WORD word2 462 uint32_t word3; 463 #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT 464 #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK 465 #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD 466 #define lpfc_wcqe_xa_ia_SHIFT 30 467 #define lpfc_wcqe_xa_ia_MASK 0x00000001 468 #define lpfc_wcqe_xa_ia_WORD word3 469 #define CQE_XRI_ABORTED_IA_REMOTE 0 470 #define CQE_XRI_ABORTED_IA_LOCAL 1 471 #define lpfc_wcqe_xa_br_SHIFT 29 472 #define lpfc_wcqe_xa_br_MASK 0x00000001 473 #define lpfc_wcqe_xa_br_WORD word3 474 #define CQE_XRI_ABORTED_BR_BA_ACC 0 475 #define CQE_XRI_ABORTED_BR_BA_RJT 1 476 #define lpfc_wcqe_xa_eo_SHIFT 28 477 #define lpfc_wcqe_xa_eo_MASK 0x00000001 478 #define lpfc_wcqe_xa_eo_WORD word3 479 #define CQE_XRI_ABORTED_EO_REMOTE 0 480 #define CQE_XRI_ABORTED_EO_LOCAL 1 481 #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT 482 #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK 483 #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD 484 }; 485 486 /* completion queue entry structure for rqe completion */ 487 struct lpfc_rcqe { 488 uint32_t word0; 489 #define lpfc_rcqe_bindex_SHIFT 16 490 #define lpfc_rcqe_bindex_MASK 0x0000FFF 491 #define lpfc_rcqe_bindex_WORD word0 492 #define lpfc_rcqe_status_SHIFT 8 493 #define lpfc_rcqe_status_MASK 0x000000FF 494 #define lpfc_rcqe_status_WORD word0 495 #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */ 496 #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */ 497 #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */ 498 #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */ 499 uint32_t word1; 500 #define lpfc_rcqe_fcf_id_v1_SHIFT 0 501 #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F 502 #define lpfc_rcqe_fcf_id_v1_WORD word1 503 uint32_t word2; 504 #define lpfc_rcqe_length_SHIFT 16 505 #define lpfc_rcqe_length_MASK 0x0000FFFF 506 #define lpfc_rcqe_length_WORD word2 507 #define lpfc_rcqe_rq_id_SHIFT 6 508 #define lpfc_rcqe_rq_id_MASK 0x000003FF 509 #define lpfc_rcqe_rq_id_WORD word2 510 #define lpfc_rcqe_fcf_id_SHIFT 0 511 #define lpfc_rcqe_fcf_id_MASK 0x0000003F 512 #define lpfc_rcqe_fcf_id_WORD word2 513 #define lpfc_rcqe_rq_id_v1_SHIFT 0 514 #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF 515 #define lpfc_rcqe_rq_id_v1_WORD word2 516 uint32_t word3; 517 #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT 518 #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK 519 #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD 520 #define lpfc_rcqe_port_SHIFT 30 521 #define lpfc_rcqe_port_MASK 0x00000001 522 #define lpfc_rcqe_port_WORD word3 523 #define lpfc_rcqe_hdr_length_SHIFT 24 524 #define lpfc_rcqe_hdr_length_MASK 0x0000001F 525 #define lpfc_rcqe_hdr_length_WORD word3 526 #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT 527 #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK 528 #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD 529 #define lpfc_rcqe_eof_SHIFT 8 530 #define lpfc_rcqe_eof_MASK 0x000000FF 531 #define lpfc_rcqe_eof_WORD word3 532 #define FCOE_EOFn 0x41 533 #define FCOE_EOFt 0x42 534 #define FCOE_EOFni 0x49 535 #define FCOE_EOFa 0x50 536 #define lpfc_rcqe_sof_SHIFT 0 537 #define lpfc_rcqe_sof_MASK 0x000000FF 538 #define lpfc_rcqe_sof_WORD word3 539 #define FCOE_SOFi2 0x2d 540 #define FCOE_SOFi3 0x2e 541 #define FCOE_SOFn2 0x35 542 #define FCOE_SOFn3 0x36 543 }; 544 545 struct lpfc_rqe { 546 uint32_t address_hi; 547 uint32_t address_lo; 548 }; 549 550 /* buffer descriptors */ 551 struct lpfc_bde4 { 552 uint32_t addr_hi; 553 uint32_t addr_lo; 554 uint32_t word2; 555 #define lpfc_bde4_last_SHIFT 31 556 #define lpfc_bde4_last_MASK 0x00000001 557 #define lpfc_bde4_last_WORD word2 558 #define lpfc_bde4_sge_offset_SHIFT 0 559 #define lpfc_bde4_sge_offset_MASK 0x000003FF 560 #define lpfc_bde4_sge_offset_WORD word2 561 uint32_t word3; 562 #define lpfc_bde4_length_SHIFT 0 563 #define lpfc_bde4_length_MASK 0x000000FF 564 #define lpfc_bde4_length_WORD word3 565 }; 566 567 struct lpfc_register { 568 uint32_t word0; 569 }; 570 571 #define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000 572 #define LPFC_PORT_SEM_MASK 0xF000 573 /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */ 574 #define LPFC_UERR_STATUS_HI 0x00A4 575 #define LPFC_UERR_STATUS_LO 0x00A0 576 #define LPFC_UE_MASK_HI 0x00AC 577 #define LPFC_UE_MASK_LO 0x00A8 578 579 /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */ 580 #define LPFC_SLI_INTF 0x0058 581 #define LPFC_SLI_ASIC_VER 0x009C 582 583 #define LPFC_CTL_PORT_SEM_OFFSET 0x400 584 #define lpfc_port_smphr_perr_SHIFT 31 585 #define lpfc_port_smphr_perr_MASK 0x1 586 #define lpfc_port_smphr_perr_WORD word0 587 #define lpfc_port_smphr_sfi_SHIFT 30 588 #define lpfc_port_smphr_sfi_MASK 0x1 589 #define lpfc_port_smphr_sfi_WORD word0 590 #define lpfc_port_smphr_nip_SHIFT 29 591 #define lpfc_port_smphr_nip_MASK 0x1 592 #define lpfc_port_smphr_nip_WORD word0 593 #define lpfc_port_smphr_ipc_SHIFT 28 594 #define lpfc_port_smphr_ipc_MASK 0x1 595 #define lpfc_port_smphr_ipc_WORD word0 596 #define lpfc_port_smphr_scr1_SHIFT 27 597 #define lpfc_port_smphr_scr1_MASK 0x1 598 #define lpfc_port_smphr_scr1_WORD word0 599 #define lpfc_port_smphr_scr2_SHIFT 26 600 #define lpfc_port_smphr_scr2_MASK 0x1 601 #define lpfc_port_smphr_scr2_WORD word0 602 #define lpfc_port_smphr_host_scratch_SHIFT 16 603 #define lpfc_port_smphr_host_scratch_MASK 0xFF 604 #define lpfc_port_smphr_host_scratch_WORD word0 605 #define lpfc_port_smphr_port_status_SHIFT 0 606 #define lpfc_port_smphr_port_status_MASK 0xFFFF 607 #define lpfc_port_smphr_port_status_WORD word0 608 609 #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000 610 #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001 611 #define LPFC_POST_STAGE_HOST_RDY 0x0002 612 #define LPFC_POST_STAGE_BE_RESET 0x0003 613 #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100 614 #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101 615 #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200 616 #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201 617 #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300 618 #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301 619 #define LPFC_POST_STAGE_DDR_TEST_START 0x0400 620 #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401 621 #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600 622 #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601 623 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700 624 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701 625 #define LPFC_POST_STAGE_ARMFW_START 0x0800 626 #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900 627 #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901 628 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00 629 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01 630 #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00 631 #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01 632 #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02 633 #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03 634 #define LPFC_POST_STAGE_PARSE_XML 0x0B04 635 #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05 636 #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06 637 #define LPFC_POST_STAGE_RC_DONE 0x0B07 638 #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08 639 #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00 640 #define LPFC_POST_STAGE_PORT_READY 0xC000 641 #define LPFC_POST_STAGE_PORT_UE 0xF000 642 643 #define LPFC_CTL_PORT_STA_OFFSET 0x404 644 #define lpfc_sliport_status_err_SHIFT 31 645 #define lpfc_sliport_status_err_MASK 0x1 646 #define lpfc_sliport_status_err_WORD word0 647 #define lpfc_sliport_status_end_SHIFT 30 648 #define lpfc_sliport_status_end_MASK 0x1 649 #define lpfc_sliport_status_end_WORD word0 650 #define lpfc_sliport_status_oti_SHIFT 29 651 #define lpfc_sliport_status_oti_MASK 0x1 652 #define lpfc_sliport_status_oti_WORD word0 653 #define lpfc_sliport_status_rn_SHIFT 24 654 #define lpfc_sliport_status_rn_MASK 0x1 655 #define lpfc_sliport_status_rn_WORD word0 656 #define lpfc_sliport_status_rdy_SHIFT 23 657 #define lpfc_sliport_status_rdy_MASK 0x1 658 #define lpfc_sliport_status_rdy_WORD word0 659 #define MAX_IF_TYPE_2_RESETS 6 660 661 #define LPFC_CTL_PORT_CTL_OFFSET 0x408 662 #define lpfc_sliport_ctrl_end_SHIFT 30 663 #define lpfc_sliport_ctrl_end_MASK 0x1 664 #define lpfc_sliport_ctrl_end_WORD word0 665 #define LPFC_SLIPORT_LITTLE_ENDIAN 0 666 #define LPFC_SLIPORT_BIG_ENDIAN 1 667 #define lpfc_sliport_ctrl_ip_SHIFT 27 668 #define lpfc_sliport_ctrl_ip_MASK 0x1 669 #define lpfc_sliport_ctrl_ip_WORD word0 670 #define LPFC_SLIPORT_INIT_PORT 1 671 672 #define LPFC_CTL_PORT_ER1_OFFSET 0x40C 673 #define LPFC_CTL_PORT_ER2_OFFSET 0x410 674 675 #define LPFC_CTL_PORT_EQ_DELAY_OFFSET 0x418 676 #define lpfc_sliport_eqdelay_delay_SHIFT 16 677 #define lpfc_sliport_eqdelay_delay_MASK 0xffff 678 #define lpfc_sliport_eqdelay_delay_WORD word0 679 #define lpfc_sliport_eqdelay_id_SHIFT 0 680 #define lpfc_sliport_eqdelay_id_MASK 0xfff 681 #define lpfc_sliport_eqdelay_id_WORD word0 682 #define LPFC_SEC_TO_USEC 1000000 683 684 /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically 685 * reside in BAR 2. 686 */ 687 #define LPFC_SLIPORT_IF0_SMPHR 0x00AC 688 689 #define LPFC_IMR_MASK_ALL 0xFFFFFFFF 690 #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF 691 692 #define LPFC_HST_ISR0 0x0C18 693 #define LPFC_HST_ISR1 0x0C1C 694 #define LPFC_HST_ISR2 0x0C20 695 #define LPFC_HST_ISR3 0x0C24 696 #define LPFC_HST_ISR4 0x0C28 697 698 #define LPFC_HST_IMR0 0x0C48 699 #define LPFC_HST_IMR1 0x0C4C 700 #define LPFC_HST_IMR2 0x0C50 701 #define LPFC_HST_IMR3 0x0C54 702 #define LPFC_HST_IMR4 0x0C58 703 704 #define LPFC_HST_ISCR0 0x0C78 705 #define LPFC_HST_ISCR1 0x0C7C 706 #define LPFC_HST_ISCR2 0x0C80 707 #define LPFC_HST_ISCR3 0x0C84 708 #define LPFC_HST_ISCR4 0x0C88 709 710 #define LPFC_SLI4_INTR0 BIT0 711 #define LPFC_SLI4_INTR1 BIT1 712 #define LPFC_SLI4_INTR2 BIT2 713 #define LPFC_SLI4_INTR3 BIT3 714 #define LPFC_SLI4_INTR4 BIT4 715 #define LPFC_SLI4_INTR5 BIT5 716 #define LPFC_SLI4_INTR6 BIT6 717 #define LPFC_SLI4_INTR7 BIT7 718 #define LPFC_SLI4_INTR8 BIT8 719 #define LPFC_SLI4_INTR9 BIT9 720 #define LPFC_SLI4_INTR10 BIT10 721 #define LPFC_SLI4_INTR11 BIT11 722 #define LPFC_SLI4_INTR12 BIT12 723 #define LPFC_SLI4_INTR13 BIT13 724 #define LPFC_SLI4_INTR14 BIT14 725 #define LPFC_SLI4_INTR15 BIT15 726 #define LPFC_SLI4_INTR16 BIT16 727 #define LPFC_SLI4_INTR17 BIT17 728 #define LPFC_SLI4_INTR18 BIT18 729 #define LPFC_SLI4_INTR19 BIT19 730 #define LPFC_SLI4_INTR20 BIT20 731 #define LPFC_SLI4_INTR21 BIT21 732 #define LPFC_SLI4_INTR22 BIT22 733 #define LPFC_SLI4_INTR23 BIT23 734 #define LPFC_SLI4_INTR24 BIT24 735 #define LPFC_SLI4_INTR25 BIT25 736 #define LPFC_SLI4_INTR26 BIT26 737 #define LPFC_SLI4_INTR27 BIT27 738 #define LPFC_SLI4_INTR28 BIT28 739 #define LPFC_SLI4_INTR29 BIT29 740 #define LPFC_SLI4_INTR30 BIT30 741 #define LPFC_SLI4_INTR31 BIT31 742 743 /* 744 * The Doorbell registers defined here exist in different BAR 745 * register sets depending on the UCNA Port's reported if_type 746 * value. For UCNA ports running SLI4 and if_type 0, they reside in 747 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in 748 * BAR0. For FC ports running SLI4 and if_type 6, they reside in 749 * BAR2. The offsets and base address are different, so the driver 750 * has to compute the register addresses accordingly 751 */ 752 #define LPFC_ULP0_RQ_DOORBELL 0x00A0 753 #define LPFC_ULP1_RQ_DOORBELL 0x00C0 754 #define LPFC_IF6_RQ_DOORBELL 0x0080 755 #define lpfc_rq_db_list_fm_num_posted_SHIFT 24 756 #define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF 757 #define lpfc_rq_db_list_fm_num_posted_WORD word0 758 #define lpfc_rq_db_list_fm_index_SHIFT 16 759 #define lpfc_rq_db_list_fm_index_MASK 0x00FF 760 #define lpfc_rq_db_list_fm_index_WORD word0 761 #define lpfc_rq_db_list_fm_id_SHIFT 0 762 #define lpfc_rq_db_list_fm_id_MASK 0xFFFF 763 #define lpfc_rq_db_list_fm_id_WORD word0 764 #define lpfc_rq_db_ring_fm_num_posted_SHIFT 16 765 #define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF 766 #define lpfc_rq_db_ring_fm_num_posted_WORD word0 767 #define lpfc_rq_db_ring_fm_id_SHIFT 0 768 #define lpfc_rq_db_ring_fm_id_MASK 0xFFFF 769 #define lpfc_rq_db_ring_fm_id_WORD word0 770 771 #define LPFC_ULP0_WQ_DOORBELL 0x0040 772 #define LPFC_ULP1_WQ_DOORBELL 0x0060 773 #define lpfc_wq_db_list_fm_num_posted_SHIFT 24 774 #define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF 775 #define lpfc_wq_db_list_fm_num_posted_WORD word0 776 #define lpfc_wq_db_list_fm_index_SHIFT 16 777 #define lpfc_wq_db_list_fm_index_MASK 0x00FF 778 #define lpfc_wq_db_list_fm_index_WORD word0 779 #define lpfc_wq_db_list_fm_id_SHIFT 0 780 #define lpfc_wq_db_list_fm_id_MASK 0xFFFF 781 #define lpfc_wq_db_list_fm_id_WORD word0 782 #define lpfc_wq_db_ring_fm_num_posted_SHIFT 16 783 #define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF 784 #define lpfc_wq_db_ring_fm_num_posted_WORD word0 785 #define lpfc_wq_db_ring_fm_id_SHIFT 0 786 #define lpfc_wq_db_ring_fm_id_MASK 0xFFFF 787 #define lpfc_wq_db_ring_fm_id_WORD word0 788 789 #define LPFC_IF6_WQ_DOORBELL 0x0040 790 #define lpfc_if6_wq_db_list_fm_num_posted_SHIFT 24 791 #define lpfc_if6_wq_db_list_fm_num_posted_MASK 0x00FF 792 #define lpfc_if6_wq_db_list_fm_num_posted_WORD word0 793 #define lpfc_if6_wq_db_list_fm_dpp_SHIFT 23 794 #define lpfc_if6_wq_db_list_fm_dpp_MASK 0x0001 795 #define lpfc_if6_wq_db_list_fm_dpp_WORD word0 796 #define lpfc_if6_wq_db_list_fm_dpp_id_SHIFT 16 797 #define lpfc_if6_wq_db_list_fm_dpp_id_MASK 0x001F 798 #define lpfc_if6_wq_db_list_fm_dpp_id_WORD word0 799 #define lpfc_if6_wq_db_list_fm_id_SHIFT 0 800 #define lpfc_if6_wq_db_list_fm_id_MASK 0xFFFF 801 #define lpfc_if6_wq_db_list_fm_id_WORD word0 802 803 #define LPFC_EQCQ_DOORBELL 0x0120 804 #define lpfc_eqcq_doorbell_se_SHIFT 31 805 #define lpfc_eqcq_doorbell_se_MASK 0x0001 806 #define lpfc_eqcq_doorbell_se_WORD word0 807 #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0 808 #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1 809 #define lpfc_eqcq_doorbell_arm_SHIFT 29 810 #define lpfc_eqcq_doorbell_arm_MASK 0x0001 811 #define lpfc_eqcq_doorbell_arm_WORD word0 812 #define lpfc_eqcq_doorbell_num_released_SHIFT 16 813 #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF 814 #define lpfc_eqcq_doorbell_num_released_WORD word0 815 #define lpfc_eqcq_doorbell_qt_SHIFT 10 816 #define lpfc_eqcq_doorbell_qt_MASK 0x0001 817 #define lpfc_eqcq_doorbell_qt_WORD word0 818 #define LPFC_QUEUE_TYPE_COMPLETION 0 819 #define LPFC_QUEUE_TYPE_EVENT 1 820 #define lpfc_eqcq_doorbell_eqci_SHIFT 9 821 #define lpfc_eqcq_doorbell_eqci_MASK 0x0001 822 #define lpfc_eqcq_doorbell_eqci_WORD word0 823 #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0 824 #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF 825 #define lpfc_eqcq_doorbell_cqid_lo_WORD word0 826 #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11 827 #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F 828 #define lpfc_eqcq_doorbell_cqid_hi_WORD word0 829 #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0 830 #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF 831 #define lpfc_eqcq_doorbell_eqid_lo_WORD word0 832 #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11 833 #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F 834 #define lpfc_eqcq_doorbell_eqid_hi_WORD word0 835 #define LPFC_CQID_HI_FIELD_SHIFT 10 836 #define LPFC_EQID_HI_FIELD_SHIFT 9 837 838 #define LPFC_IF6_CQ_DOORBELL 0x00C0 839 #define lpfc_if6_cq_doorbell_se_SHIFT 31 840 #define lpfc_if6_cq_doorbell_se_MASK 0x0001 841 #define lpfc_if6_cq_doorbell_se_WORD word0 842 #define LPFC_IF6_CQ_SOLICIT_ENABLE_OFF 0 843 #define LPFC_IF6_CQ_SOLICIT_ENABLE_ON 1 844 #define lpfc_if6_cq_doorbell_arm_SHIFT 29 845 #define lpfc_if6_cq_doorbell_arm_MASK 0x0001 846 #define lpfc_if6_cq_doorbell_arm_WORD word0 847 #define lpfc_if6_cq_doorbell_num_released_SHIFT 16 848 #define lpfc_if6_cq_doorbell_num_released_MASK 0x1FFF 849 #define lpfc_if6_cq_doorbell_num_released_WORD word0 850 #define lpfc_if6_cq_doorbell_cqid_SHIFT 0 851 #define lpfc_if6_cq_doorbell_cqid_MASK 0xFFFF 852 #define lpfc_if6_cq_doorbell_cqid_WORD word0 853 854 #define LPFC_IF6_EQ_DOORBELL 0x0120 855 #define lpfc_if6_eq_doorbell_io_SHIFT 31 856 #define lpfc_if6_eq_doorbell_io_MASK 0x0001 857 #define lpfc_if6_eq_doorbell_io_WORD word0 858 #define LPFC_IF6_EQ_INTR_OVERRIDE_OFF 0 859 #define LPFC_IF6_EQ_INTR_OVERRIDE_ON 1 860 #define lpfc_if6_eq_doorbell_arm_SHIFT 29 861 #define lpfc_if6_eq_doorbell_arm_MASK 0x0001 862 #define lpfc_if6_eq_doorbell_arm_WORD word0 863 #define lpfc_if6_eq_doorbell_num_released_SHIFT 16 864 #define lpfc_if6_eq_doorbell_num_released_MASK 0x1FFF 865 #define lpfc_if6_eq_doorbell_num_released_WORD word0 866 #define lpfc_if6_eq_doorbell_eqid_SHIFT 0 867 #define lpfc_if6_eq_doorbell_eqid_MASK 0x0FFF 868 #define lpfc_if6_eq_doorbell_eqid_WORD word0 869 870 #define LPFC_BMBX 0x0160 871 #define lpfc_bmbx_addr_SHIFT 2 872 #define lpfc_bmbx_addr_MASK 0x3FFFFFFF 873 #define lpfc_bmbx_addr_WORD word0 874 #define lpfc_bmbx_hi_SHIFT 1 875 #define lpfc_bmbx_hi_MASK 0x0001 876 #define lpfc_bmbx_hi_WORD word0 877 #define lpfc_bmbx_rdy_SHIFT 0 878 #define lpfc_bmbx_rdy_MASK 0x0001 879 #define lpfc_bmbx_rdy_WORD word0 880 881 #define LPFC_MQ_DOORBELL 0x0140 882 #define LPFC_IF6_MQ_DOORBELL 0x0160 883 #define lpfc_mq_doorbell_num_posted_SHIFT 16 884 #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF 885 #define lpfc_mq_doorbell_num_posted_WORD word0 886 #define lpfc_mq_doorbell_id_SHIFT 0 887 #define lpfc_mq_doorbell_id_MASK 0xFFFF 888 #define lpfc_mq_doorbell_id_WORD word0 889 890 struct lpfc_sli4_cfg_mhdr { 891 uint32_t word1; 892 #define lpfc_mbox_hdr_emb_SHIFT 0 893 #define lpfc_mbox_hdr_emb_MASK 0x00000001 894 #define lpfc_mbox_hdr_emb_WORD word1 895 #define lpfc_mbox_hdr_sge_cnt_SHIFT 3 896 #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F 897 #define lpfc_mbox_hdr_sge_cnt_WORD word1 898 uint32_t payload_length; 899 uint32_t tag_lo; 900 uint32_t tag_hi; 901 uint32_t reserved5; 902 }; 903 904 union lpfc_sli4_cfg_shdr { 905 struct { 906 uint32_t word6; 907 #define lpfc_mbox_hdr_opcode_SHIFT 0 908 #define lpfc_mbox_hdr_opcode_MASK 0x000000FF 909 #define lpfc_mbox_hdr_opcode_WORD word6 910 #define lpfc_mbox_hdr_subsystem_SHIFT 8 911 #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF 912 #define lpfc_mbox_hdr_subsystem_WORD word6 913 #define lpfc_mbox_hdr_port_number_SHIFT 16 914 #define lpfc_mbox_hdr_port_number_MASK 0x000000FF 915 #define lpfc_mbox_hdr_port_number_WORD word6 916 #define lpfc_mbox_hdr_domain_SHIFT 24 917 #define lpfc_mbox_hdr_domain_MASK 0x000000FF 918 #define lpfc_mbox_hdr_domain_WORD word6 919 uint32_t timeout; 920 uint32_t request_length; 921 uint32_t word9; 922 #define lpfc_mbox_hdr_version_SHIFT 0 923 #define lpfc_mbox_hdr_version_MASK 0x000000FF 924 #define lpfc_mbox_hdr_version_WORD word9 925 #define lpfc_mbox_hdr_pf_num_SHIFT 16 926 #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF 927 #define lpfc_mbox_hdr_pf_num_WORD word9 928 #define lpfc_mbox_hdr_vh_num_SHIFT 24 929 #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF 930 #define lpfc_mbox_hdr_vh_num_WORD word9 931 #define LPFC_Q_CREATE_VERSION_2 2 932 #define LPFC_Q_CREATE_VERSION_1 1 933 #define LPFC_Q_CREATE_VERSION_0 0 934 #define LPFC_OPCODE_VERSION_0 0 935 #define LPFC_OPCODE_VERSION_1 1 936 } request; 937 struct { 938 uint32_t word6; 939 #define lpfc_mbox_hdr_opcode_SHIFT 0 940 #define lpfc_mbox_hdr_opcode_MASK 0x000000FF 941 #define lpfc_mbox_hdr_opcode_WORD word6 942 #define lpfc_mbox_hdr_subsystem_SHIFT 8 943 #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF 944 #define lpfc_mbox_hdr_subsystem_WORD word6 945 #define lpfc_mbox_hdr_domain_SHIFT 24 946 #define lpfc_mbox_hdr_domain_MASK 0x000000FF 947 #define lpfc_mbox_hdr_domain_WORD word6 948 uint32_t word7; 949 #define lpfc_mbox_hdr_status_SHIFT 0 950 #define lpfc_mbox_hdr_status_MASK 0x000000FF 951 #define lpfc_mbox_hdr_status_WORD word7 952 #define lpfc_mbox_hdr_add_status_SHIFT 8 953 #define lpfc_mbox_hdr_add_status_MASK 0x000000FF 954 #define lpfc_mbox_hdr_add_status_WORD word7 955 uint32_t response_length; 956 uint32_t actual_response_length; 957 } response; 958 }; 959 960 /* Mailbox Header structures. 961 * struct mbox_header is defined for first generation SLI4_CFG mailbox 962 * calls deployed for BE-based ports. 963 * 964 * struct sli4_mbox_header is defined for second generation SLI4 965 * ports that don't deploy the SLI4_CFG mechanism. 966 */ 967 struct mbox_header { 968 struct lpfc_sli4_cfg_mhdr cfg_mhdr; 969 union lpfc_sli4_cfg_shdr cfg_shdr; 970 }; 971 972 #define LPFC_EXTENT_LOCAL 0 973 #define LPFC_TIMEOUT_DEFAULT 0 974 #define LPFC_EXTENT_VERSION_DEFAULT 0 975 976 /* Subsystem Definitions */ 977 #define LPFC_MBOX_SUBSYSTEM_NA 0x0 978 #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1 979 #define LPFC_MBOX_SUBSYSTEM_LOWLEVEL 0xB 980 #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC 981 982 /* Device Specific Definitions */ 983 984 /* The HOST ENDIAN defines are in Big Endian format. */ 985 #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF 986 #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF 987 988 /* Common Opcodes */ 989 #define LPFC_MBOX_OPCODE_NA 0x00 990 #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C 991 #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D 992 #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15 993 #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20 994 #define LPFC_MBOX_OPCODE_NOP 0x21 995 #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29 996 #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35 997 #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36 998 #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37 999 #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A 1000 #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D 1001 #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E 1002 #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43 1003 #define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45 1004 #define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46 1005 #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D 1006 #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A 1007 #define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B 1008 #define LPFC_MBOX_OPCODE_SET_HOST_DATA 0x5D 1009 #define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73 1010 #define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74 1011 #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A 1012 #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B 1013 #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C 1014 #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D 1015 #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0 1016 #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1 1017 #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4 1018 #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5 1019 #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6 1020 #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8 1021 #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9 1022 #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB 1023 #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC 1024 #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD 1025 #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE 1026 #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5 1027 #define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF 1028 1029 /* FCoE Opcodes */ 1030 #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01 1031 #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02 1032 #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03 1033 #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04 1034 #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05 1035 #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06 1036 #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08 1037 #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09 1038 #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A 1039 #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B 1040 #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10 1041 #define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET 0x1D 1042 #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21 1043 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22 1044 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23 1045 #define LPFC_MBOX_OPCODE_FCOE_FC_SET_TRUNK_MODE 0x42 1046 1047 /* Low level Opcodes */ 1048 #define LPFC_MBOX_OPCODE_SET_DIAG_LOG_OPTION 0x37 1049 1050 /* Mailbox command structures */ 1051 struct eq_context { 1052 uint32_t word0; 1053 #define lpfc_eq_context_size_SHIFT 31 1054 #define lpfc_eq_context_size_MASK 0x00000001 1055 #define lpfc_eq_context_size_WORD word0 1056 #define LPFC_EQE_SIZE_4 0x0 1057 #define LPFC_EQE_SIZE_16 0x1 1058 #define lpfc_eq_context_valid_SHIFT 29 1059 #define lpfc_eq_context_valid_MASK 0x00000001 1060 #define lpfc_eq_context_valid_WORD word0 1061 #define lpfc_eq_context_autovalid_SHIFT 28 1062 #define lpfc_eq_context_autovalid_MASK 0x00000001 1063 #define lpfc_eq_context_autovalid_WORD word0 1064 uint32_t word1; 1065 #define lpfc_eq_context_count_SHIFT 26 1066 #define lpfc_eq_context_count_MASK 0x00000003 1067 #define lpfc_eq_context_count_WORD word1 1068 #define LPFC_EQ_CNT_256 0x0 1069 #define LPFC_EQ_CNT_512 0x1 1070 #define LPFC_EQ_CNT_1024 0x2 1071 #define LPFC_EQ_CNT_2048 0x3 1072 #define LPFC_EQ_CNT_4096 0x4 1073 uint32_t word2; 1074 #define lpfc_eq_context_delay_multi_SHIFT 13 1075 #define lpfc_eq_context_delay_multi_MASK 0x000003FF 1076 #define lpfc_eq_context_delay_multi_WORD word2 1077 uint32_t reserved3; 1078 }; 1079 1080 struct eq_delay_info { 1081 uint32_t eq_id; 1082 uint32_t phase; 1083 uint32_t delay_multi; 1084 }; 1085 #define LPFC_MAX_EQ_DELAY_EQID_CNT 8 1086 1087 struct sgl_page_pairs { 1088 uint32_t sgl_pg0_addr_lo; 1089 uint32_t sgl_pg0_addr_hi; 1090 uint32_t sgl_pg1_addr_lo; 1091 uint32_t sgl_pg1_addr_hi; 1092 }; 1093 1094 struct lpfc_mbx_post_sgl_pages { 1095 struct mbox_header header; 1096 uint32_t word0; 1097 #define lpfc_post_sgl_pages_xri_SHIFT 0 1098 #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF 1099 #define lpfc_post_sgl_pages_xri_WORD word0 1100 #define lpfc_post_sgl_pages_xricnt_SHIFT 16 1101 #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF 1102 #define lpfc_post_sgl_pages_xricnt_WORD word0 1103 struct sgl_page_pairs sgl_pg_pairs[1]; 1104 }; 1105 1106 /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */ 1107 struct lpfc_mbx_post_uembed_sgl_page1 { 1108 union lpfc_sli4_cfg_shdr cfg_shdr; 1109 uint32_t word0; 1110 struct sgl_page_pairs sgl_pg_pairs; 1111 }; 1112 1113 struct lpfc_mbx_sge { 1114 uint32_t pa_lo; 1115 uint32_t pa_hi; 1116 uint32_t length; 1117 }; 1118 1119 struct lpfc_mbx_nembed_cmd { 1120 struct lpfc_sli4_cfg_mhdr cfg_mhdr; 1121 #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19 1122 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES]; 1123 }; 1124 1125 struct lpfc_mbx_nembed_sge_virt { 1126 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES]; 1127 }; 1128 1129 struct lpfc_mbx_eq_create { 1130 struct mbox_header header; 1131 union { 1132 struct { 1133 uint32_t word0; 1134 #define lpfc_mbx_eq_create_num_pages_SHIFT 0 1135 #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF 1136 #define lpfc_mbx_eq_create_num_pages_WORD word0 1137 struct eq_context context; 1138 struct dma_address page[LPFC_MAX_EQ_PAGE]; 1139 } request; 1140 struct { 1141 uint32_t word0; 1142 #define lpfc_mbx_eq_create_q_id_SHIFT 0 1143 #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF 1144 #define lpfc_mbx_eq_create_q_id_WORD word0 1145 } response; 1146 } u; 1147 }; 1148 1149 struct lpfc_mbx_modify_eq_delay { 1150 struct mbox_header header; 1151 union { 1152 struct { 1153 uint32_t num_eq; 1154 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT]; 1155 } request; 1156 struct { 1157 uint32_t word0; 1158 } response; 1159 } u; 1160 }; 1161 1162 struct lpfc_mbx_eq_destroy { 1163 struct mbox_header header; 1164 union { 1165 struct { 1166 uint32_t word0; 1167 #define lpfc_mbx_eq_destroy_q_id_SHIFT 0 1168 #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF 1169 #define lpfc_mbx_eq_destroy_q_id_WORD word0 1170 } request; 1171 struct { 1172 uint32_t word0; 1173 } response; 1174 } u; 1175 }; 1176 1177 struct lpfc_mbx_nop { 1178 struct mbox_header header; 1179 uint32_t context[2]; 1180 }; 1181 1182 1183 1184 struct lpfc_mbx_set_ras_fwlog { 1185 struct mbox_header header; 1186 union { 1187 struct { 1188 uint32_t word4; 1189 #define lpfc_fwlog_enable_SHIFT 0 1190 #define lpfc_fwlog_enable_MASK 0x00000001 1191 #define lpfc_fwlog_enable_WORD word4 1192 #define lpfc_fwlog_loglvl_SHIFT 8 1193 #define lpfc_fwlog_loglvl_MASK 0x0000000F 1194 #define lpfc_fwlog_loglvl_WORD word4 1195 #define lpfc_fwlog_ra_SHIFT 15 1196 #define lpfc_fwlog_ra_WORD 0x00000008 1197 #define lpfc_fwlog_buffcnt_SHIFT 16 1198 #define lpfc_fwlog_buffcnt_MASK 0x000000FF 1199 #define lpfc_fwlog_buffcnt_WORD word4 1200 #define lpfc_fwlog_buffsz_SHIFT 24 1201 #define lpfc_fwlog_buffsz_MASK 0x000000FF 1202 #define lpfc_fwlog_buffsz_WORD word4 1203 uint32_t word5; 1204 #define lpfc_fwlog_acqe_SHIFT 0 1205 #define lpfc_fwlog_acqe_MASK 0x0000FFFF 1206 #define lpfc_fwlog_acqe_WORD word5 1207 #define lpfc_fwlog_cqid_SHIFT 16 1208 #define lpfc_fwlog_cqid_MASK 0x0000FFFF 1209 #define lpfc_fwlog_cqid_WORD word5 1210 #define LPFC_MAX_FWLOG_PAGE 16 1211 struct dma_address lwpd; 1212 struct dma_address buff_fwlog[LPFC_MAX_FWLOG_PAGE]; 1213 } request; 1214 struct { 1215 uint32_t word0; 1216 } response; 1217 } u; 1218 }; 1219 1220 1221 struct cq_context { 1222 uint32_t word0; 1223 #define lpfc_cq_context_event_SHIFT 31 1224 #define lpfc_cq_context_event_MASK 0x00000001 1225 #define lpfc_cq_context_event_WORD word0 1226 #define lpfc_cq_context_valid_SHIFT 29 1227 #define lpfc_cq_context_valid_MASK 0x00000001 1228 #define lpfc_cq_context_valid_WORD word0 1229 #define lpfc_cq_context_count_SHIFT 27 1230 #define lpfc_cq_context_count_MASK 0x00000003 1231 #define lpfc_cq_context_count_WORD word0 1232 #define LPFC_CQ_CNT_256 0x0 1233 #define LPFC_CQ_CNT_512 0x1 1234 #define LPFC_CQ_CNT_1024 0x2 1235 #define LPFC_CQ_CNT_WORD7 0x3 1236 #define lpfc_cq_context_autovalid_SHIFT 15 1237 #define lpfc_cq_context_autovalid_MASK 0x00000001 1238 #define lpfc_cq_context_autovalid_WORD word0 1239 uint32_t word1; 1240 #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */ 1241 #define lpfc_cq_eq_id_MASK 0x000000FF 1242 #define lpfc_cq_eq_id_WORD word1 1243 #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */ 1244 #define lpfc_cq_eq_id_2_MASK 0x0000FFFF 1245 #define lpfc_cq_eq_id_2_WORD word1 1246 uint32_t lpfc_cq_context_count; /* Version 2 Only */ 1247 uint32_t reserved1; 1248 }; 1249 1250 struct lpfc_mbx_cq_create { 1251 struct mbox_header header; 1252 union { 1253 struct { 1254 uint32_t word0; 1255 #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */ 1256 #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF 1257 #define lpfc_mbx_cq_create_page_size_WORD word0 1258 #define lpfc_mbx_cq_create_num_pages_SHIFT 0 1259 #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF 1260 #define lpfc_mbx_cq_create_num_pages_WORD word0 1261 struct cq_context context; 1262 struct dma_address page[LPFC_MAX_CQ_PAGE]; 1263 } request; 1264 struct { 1265 uint32_t word0; 1266 #define lpfc_mbx_cq_create_q_id_SHIFT 0 1267 #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF 1268 #define lpfc_mbx_cq_create_q_id_WORD word0 1269 } response; 1270 } u; 1271 }; 1272 1273 struct lpfc_mbx_cq_create_set { 1274 union lpfc_sli4_cfg_shdr cfg_shdr; 1275 union { 1276 struct { 1277 uint32_t word0; 1278 #define lpfc_mbx_cq_create_set_page_size_SHIFT 16 /* Version 2 Only */ 1279 #define lpfc_mbx_cq_create_set_page_size_MASK 0x000000FF 1280 #define lpfc_mbx_cq_create_set_page_size_WORD word0 1281 #define lpfc_mbx_cq_create_set_num_pages_SHIFT 0 1282 #define lpfc_mbx_cq_create_set_num_pages_MASK 0x0000FFFF 1283 #define lpfc_mbx_cq_create_set_num_pages_WORD word0 1284 uint32_t word1; 1285 #define lpfc_mbx_cq_create_set_evt_SHIFT 31 1286 #define lpfc_mbx_cq_create_set_evt_MASK 0x00000001 1287 #define lpfc_mbx_cq_create_set_evt_WORD word1 1288 #define lpfc_mbx_cq_create_set_valid_SHIFT 29 1289 #define lpfc_mbx_cq_create_set_valid_MASK 0x00000001 1290 #define lpfc_mbx_cq_create_set_valid_WORD word1 1291 #define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT 27 1292 #define lpfc_mbx_cq_create_set_cqe_cnt_MASK 0x00000003 1293 #define lpfc_mbx_cq_create_set_cqe_cnt_WORD word1 1294 #define lpfc_mbx_cq_create_set_cqe_size_SHIFT 25 1295 #define lpfc_mbx_cq_create_set_cqe_size_MASK 0x00000003 1296 #define lpfc_mbx_cq_create_set_cqe_size_WORD word1 1297 #define lpfc_mbx_cq_create_set_autovalid_SHIFT 15 1298 #define lpfc_mbx_cq_create_set_autovalid_MASK 0x0000001 1299 #define lpfc_mbx_cq_create_set_autovalid_WORD word1 1300 #define lpfc_mbx_cq_create_set_nodelay_SHIFT 14 1301 #define lpfc_mbx_cq_create_set_nodelay_MASK 0x00000001 1302 #define lpfc_mbx_cq_create_set_nodelay_WORD word1 1303 #define lpfc_mbx_cq_create_set_clswm_SHIFT 12 1304 #define lpfc_mbx_cq_create_set_clswm_MASK 0x00000003 1305 #define lpfc_mbx_cq_create_set_clswm_WORD word1 1306 uint32_t word2; 1307 #define lpfc_mbx_cq_create_set_arm_SHIFT 31 1308 #define lpfc_mbx_cq_create_set_arm_MASK 0x00000001 1309 #define lpfc_mbx_cq_create_set_arm_WORD word2 1310 #define lpfc_mbx_cq_create_set_cq_cnt_SHIFT 16 1311 #define lpfc_mbx_cq_create_set_cq_cnt_MASK 0x00007FFF 1312 #define lpfc_mbx_cq_create_set_cq_cnt_WORD word2 1313 #define lpfc_mbx_cq_create_set_num_cq_SHIFT 0 1314 #define lpfc_mbx_cq_create_set_num_cq_MASK 0x0000FFFF 1315 #define lpfc_mbx_cq_create_set_num_cq_WORD word2 1316 uint32_t word3; 1317 #define lpfc_mbx_cq_create_set_eq_id1_SHIFT 16 1318 #define lpfc_mbx_cq_create_set_eq_id1_MASK 0x0000FFFF 1319 #define lpfc_mbx_cq_create_set_eq_id1_WORD word3 1320 #define lpfc_mbx_cq_create_set_eq_id0_SHIFT 0 1321 #define lpfc_mbx_cq_create_set_eq_id0_MASK 0x0000FFFF 1322 #define lpfc_mbx_cq_create_set_eq_id0_WORD word3 1323 uint32_t word4; 1324 #define lpfc_mbx_cq_create_set_eq_id3_SHIFT 16 1325 #define lpfc_mbx_cq_create_set_eq_id3_MASK 0x0000FFFF 1326 #define lpfc_mbx_cq_create_set_eq_id3_WORD word4 1327 #define lpfc_mbx_cq_create_set_eq_id2_SHIFT 0 1328 #define lpfc_mbx_cq_create_set_eq_id2_MASK 0x0000FFFF 1329 #define lpfc_mbx_cq_create_set_eq_id2_WORD word4 1330 uint32_t word5; 1331 #define lpfc_mbx_cq_create_set_eq_id5_SHIFT 16 1332 #define lpfc_mbx_cq_create_set_eq_id5_MASK 0x0000FFFF 1333 #define lpfc_mbx_cq_create_set_eq_id5_WORD word5 1334 #define lpfc_mbx_cq_create_set_eq_id4_SHIFT 0 1335 #define lpfc_mbx_cq_create_set_eq_id4_MASK 0x0000FFFF 1336 #define lpfc_mbx_cq_create_set_eq_id4_WORD word5 1337 uint32_t word6; 1338 #define lpfc_mbx_cq_create_set_eq_id7_SHIFT 16 1339 #define lpfc_mbx_cq_create_set_eq_id7_MASK 0x0000FFFF 1340 #define lpfc_mbx_cq_create_set_eq_id7_WORD word6 1341 #define lpfc_mbx_cq_create_set_eq_id6_SHIFT 0 1342 #define lpfc_mbx_cq_create_set_eq_id6_MASK 0x0000FFFF 1343 #define lpfc_mbx_cq_create_set_eq_id6_WORD word6 1344 uint32_t word7; 1345 #define lpfc_mbx_cq_create_set_eq_id9_SHIFT 16 1346 #define lpfc_mbx_cq_create_set_eq_id9_MASK 0x0000FFFF 1347 #define lpfc_mbx_cq_create_set_eq_id9_WORD word7 1348 #define lpfc_mbx_cq_create_set_eq_id8_SHIFT 0 1349 #define lpfc_mbx_cq_create_set_eq_id8_MASK 0x0000FFFF 1350 #define lpfc_mbx_cq_create_set_eq_id8_WORD word7 1351 uint32_t word8; 1352 #define lpfc_mbx_cq_create_set_eq_id11_SHIFT 16 1353 #define lpfc_mbx_cq_create_set_eq_id11_MASK 0x0000FFFF 1354 #define lpfc_mbx_cq_create_set_eq_id11_WORD word8 1355 #define lpfc_mbx_cq_create_set_eq_id10_SHIFT 0 1356 #define lpfc_mbx_cq_create_set_eq_id10_MASK 0x0000FFFF 1357 #define lpfc_mbx_cq_create_set_eq_id10_WORD word8 1358 uint32_t word9; 1359 #define lpfc_mbx_cq_create_set_eq_id13_SHIFT 16 1360 #define lpfc_mbx_cq_create_set_eq_id13_MASK 0x0000FFFF 1361 #define lpfc_mbx_cq_create_set_eq_id13_WORD word9 1362 #define lpfc_mbx_cq_create_set_eq_id12_SHIFT 0 1363 #define lpfc_mbx_cq_create_set_eq_id12_MASK 0x0000FFFF 1364 #define lpfc_mbx_cq_create_set_eq_id12_WORD word9 1365 uint32_t word10; 1366 #define lpfc_mbx_cq_create_set_eq_id15_SHIFT 16 1367 #define lpfc_mbx_cq_create_set_eq_id15_MASK 0x0000FFFF 1368 #define lpfc_mbx_cq_create_set_eq_id15_WORD word10 1369 #define lpfc_mbx_cq_create_set_eq_id14_SHIFT 0 1370 #define lpfc_mbx_cq_create_set_eq_id14_MASK 0x0000FFFF 1371 #define lpfc_mbx_cq_create_set_eq_id14_WORD word10 1372 struct dma_address page[1]; 1373 } request; 1374 struct { 1375 uint32_t word0; 1376 #define lpfc_mbx_cq_create_set_num_alloc_SHIFT 16 1377 #define lpfc_mbx_cq_create_set_num_alloc_MASK 0x0000FFFF 1378 #define lpfc_mbx_cq_create_set_num_alloc_WORD word0 1379 #define lpfc_mbx_cq_create_set_base_id_SHIFT 0 1380 #define lpfc_mbx_cq_create_set_base_id_MASK 0x0000FFFF 1381 #define lpfc_mbx_cq_create_set_base_id_WORD word0 1382 } response; 1383 } u; 1384 }; 1385 1386 struct lpfc_mbx_cq_destroy { 1387 struct mbox_header header; 1388 union { 1389 struct { 1390 uint32_t word0; 1391 #define lpfc_mbx_cq_destroy_q_id_SHIFT 0 1392 #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF 1393 #define lpfc_mbx_cq_destroy_q_id_WORD word0 1394 } request; 1395 struct { 1396 uint32_t word0; 1397 } response; 1398 } u; 1399 }; 1400 1401 struct wq_context { 1402 uint32_t reserved0; 1403 uint32_t reserved1; 1404 uint32_t reserved2; 1405 uint32_t reserved3; 1406 }; 1407 1408 struct lpfc_mbx_wq_create { 1409 struct mbox_header header; 1410 union { 1411 struct { /* Version 0 Request */ 1412 uint32_t word0; 1413 #define lpfc_mbx_wq_create_num_pages_SHIFT 0 1414 #define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF 1415 #define lpfc_mbx_wq_create_num_pages_WORD word0 1416 #define lpfc_mbx_wq_create_dua_SHIFT 8 1417 #define lpfc_mbx_wq_create_dua_MASK 0x00000001 1418 #define lpfc_mbx_wq_create_dua_WORD word0 1419 #define lpfc_mbx_wq_create_cq_id_SHIFT 16 1420 #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF 1421 #define lpfc_mbx_wq_create_cq_id_WORD word0 1422 struct dma_address page[LPFC_MAX_WQ_PAGE_V0]; 1423 uint32_t word9; 1424 #define lpfc_mbx_wq_create_bua_SHIFT 0 1425 #define lpfc_mbx_wq_create_bua_MASK 0x00000001 1426 #define lpfc_mbx_wq_create_bua_WORD word9 1427 #define lpfc_mbx_wq_create_ulp_num_SHIFT 8 1428 #define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF 1429 #define lpfc_mbx_wq_create_ulp_num_WORD word9 1430 } request; 1431 struct { /* Version 1 Request */ 1432 uint32_t word0; /* Word 0 is the same as in v0 */ 1433 uint32_t word1; 1434 #define lpfc_mbx_wq_create_page_size_SHIFT 0 1435 #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF 1436 #define lpfc_mbx_wq_create_page_size_WORD word1 1437 #define LPFC_WQ_PAGE_SIZE_4096 0x1 1438 #define lpfc_mbx_wq_create_dpp_req_SHIFT 15 1439 #define lpfc_mbx_wq_create_dpp_req_MASK 0x00000001 1440 #define lpfc_mbx_wq_create_dpp_req_WORD word1 1441 #define lpfc_mbx_wq_create_doe_SHIFT 14 1442 #define lpfc_mbx_wq_create_doe_MASK 0x00000001 1443 #define lpfc_mbx_wq_create_doe_WORD word1 1444 #define lpfc_mbx_wq_create_toe_SHIFT 13 1445 #define lpfc_mbx_wq_create_toe_MASK 0x00000001 1446 #define lpfc_mbx_wq_create_toe_WORD word1 1447 #define lpfc_mbx_wq_create_wqe_size_SHIFT 8 1448 #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F 1449 #define lpfc_mbx_wq_create_wqe_size_WORD word1 1450 #define LPFC_WQ_WQE_SIZE_64 0x5 1451 #define LPFC_WQ_WQE_SIZE_128 0x6 1452 #define lpfc_mbx_wq_create_wqe_count_SHIFT 16 1453 #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF 1454 #define lpfc_mbx_wq_create_wqe_count_WORD word1 1455 uint32_t word2; 1456 struct dma_address page[LPFC_MAX_WQ_PAGE-1]; 1457 } request_1; 1458 struct { 1459 uint32_t word0; 1460 #define lpfc_mbx_wq_create_q_id_SHIFT 0 1461 #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF 1462 #define lpfc_mbx_wq_create_q_id_WORD word0 1463 uint32_t doorbell_offset; 1464 uint32_t word2; 1465 #define lpfc_mbx_wq_create_bar_set_SHIFT 0 1466 #define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF 1467 #define lpfc_mbx_wq_create_bar_set_WORD word2 1468 #define WQ_PCI_BAR_0_AND_1 0x00 1469 #define WQ_PCI_BAR_2_AND_3 0x01 1470 #define WQ_PCI_BAR_4_AND_5 0x02 1471 #define lpfc_mbx_wq_create_db_format_SHIFT 16 1472 #define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF 1473 #define lpfc_mbx_wq_create_db_format_WORD word2 1474 } response; 1475 struct { 1476 uint32_t word0; 1477 #define lpfc_mbx_wq_create_dpp_rsp_SHIFT 31 1478 #define lpfc_mbx_wq_create_dpp_rsp_MASK 0x00000001 1479 #define lpfc_mbx_wq_create_dpp_rsp_WORD word0 1480 #define lpfc_mbx_wq_create_v1_q_id_SHIFT 0 1481 #define lpfc_mbx_wq_create_v1_q_id_MASK 0x0000FFFF 1482 #define lpfc_mbx_wq_create_v1_q_id_WORD word0 1483 uint32_t word1; 1484 #define lpfc_mbx_wq_create_v1_bar_set_SHIFT 0 1485 #define lpfc_mbx_wq_create_v1_bar_set_MASK 0x0000000F 1486 #define lpfc_mbx_wq_create_v1_bar_set_WORD word1 1487 uint32_t doorbell_offset; 1488 uint32_t word3; 1489 #define lpfc_mbx_wq_create_dpp_id_SHIFT 16 1490 #define lpfc_mbx_wq_create_dpp_id_MASK 0x0000001F 1491 #define lpfc_mbx_wq_create_dpp_id_WORD word3 1492 #define lpfc_mbx_wq_create_dpp_bar_SHIFT 0 1493 #define lpfc_mbx_wq_create_dpp_bar_MASK 0x0000000F 1494 #define lpfc_mbx_wq_create_dpp_bar_WORD word3 1495 uint32_t dpp_offset; 1496 } response_1; 1497 } u; 1498 }; 1499 1500 struct lpfc_mbx_wq_destroy { 1501 struct mbox_header header; 1502 union { 1503 struct { 1504 uint32_t word0; 1505 #define lpfc_mbx_wq_destroy_q_id_SHIFT 0 1506 #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF 1507 #define lpfc_mbx_wq_destroy_q_id_WORD word0 1508 } request; 1509 struct { 1510 uint32_t word0; 1511 } response; 1512 } u; 1513 }; 1514 1515 #define LPFC_HDR_BUF_SIZE 128 1516 #define LPFC_DATA_BUF_SIZE 2048 1517 #define LPFC_NVMET_DATA_BUF_SIZE 128 1518 struct rq_context { 1519 uint32_t word0; 1520 #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */ 1521 #define lpfc_rq_context_rqe_count_MASK 0x0000000F 1522 #define lpfc_rq_context_rqe_count_WORD word0 1523 #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */ 1524 #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */ 1525 #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */ 1526 #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */ 1527 #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1-2 Only */ 1528 #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF 1529 #define lpfc_rq_context_rqe_count_1_WORD word0 1530 #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1-2 Only */ 1531 #define lpfc_rq_context_rqe_size_MASK 0x0000000F 1532 #define lpfc_rq_context_rqe_size_WORD word0 1533 #define LPFC_RQE_SIZE_8 2 1534 #define LPFC_RQE_SIZE_16 3 1535 #define LPFC_RQE_SIZE_32 4 1536 #define LPFC_RQE_SIZE_64 5 1537 #define LPFC_RQE_SIZE_128 6 1538 #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */ 1539 #define lpfc_rq_context_page_size_MASK 0x000000FF 1540 #define lpfc_rq_context_page_size_WORD word0 1541 #define LPFC_RQ_PAGE_SIZE_4096 0x1 1542 uint32_t word1; 1543 #define lpfc_rq_context_data_size_SHIFT 16 /* Version 2 Only */ 1544 #define lpfc_rq_context_data_size_MASK 0x0000FFFF 1545 #define lpfc_rq_context_data_size_WORD word1 1546 #define lpfc_rq_context_hdr_size_SHIFT 0 /* Version 2 Only */ 1547 #define lpfc_rq_context_hdr_size_MASK 0x0000FFFF 1548 #define lpfc_rq_context_hdr_size_WORD word1 1549 uint32_t word2; 1550 #define lpfc_rq_context_cq_id_SHIFT 16 1551 #define lpfc_rq_context_cq_id_MASK 0x000003FF 1552 #define lpfc_rq_context_cq_id_WORD word2 1553 #define lpfc_rq_context_buf_size_SHIFT 0 1554 #define lpfc_rq_context_buf_size_MASK 0x0000FFFF 1555 #define lpfc_rq_context_buf_size_WORD word2 1556 #define lpfc_rq_context_base_cq_SHIFT 0 /* Version 2 Only */ 1557 #define lpfc_rq_context_base_cq_MASK 0x0000FFFF 1558 #define lpfc_rq_context_base_cq_WORD word2 1559 uint32_t buffer_size; /* Version 1 Only */ 1560 }; 1561 1562 struct lpfc_mbx_rq_create { 1563 struct mbox_header header; 1564 union { 1565 struct { 1566 uint32_t word0; 1567 #define lpfc_mbx_rq_create_num_pages_SHIFT 0 1568 #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF 1569 #define lpfc_mbx_rq_create_num_pages_WORD word0 1570 #define lpfc_mbx_rq_create_dua_SHIFT 16 1571 #define lpfc_mbx_rq_create_dua_MASK 0x00000001 1572 #define lpfc_mbx_rq_create_dua_WORD word0 1573 #define lpfc_mbx_rq_create_bqu_SHIFT 17 1574 #define lpfc_mbx_rq_create_bqu_MASK 0x00000001 1575 #define lpfc_mbx_rq_create_bqu_WORD word0 1576 #define lpfc_mbx_rq_create_ulp_num_SHIFT 24 1577 #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF 1578 #define lpfc_mbx_rq_create_ulp_num_WORD word0 1579 struct rq_context context; 1580 struct dma_address page[LPFC_MAX_RQ_PAGE]; 1581 } request; 1582 struct { 1583 uint32_t word0; 1584 #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16 1585 #define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF 1586 #define lpfc_mbx_rq_create_q_cnt_v2_WORD word0 1587 #define lpfc_mbx_rq_create_q_id_SHIFT 0 1588 #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF 1589 #define lpfc_mbx_rq_create_q_id_WORD word0 1590 uint32_t doorbell_offset; 1591 uint32_t word2; 1592 #define lpfc_mbx_rq_create_bar_set_SHIFT 0 1593 #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF 1594 #define lpfc_mbx_rq_create_bar_set_WORD word2 1595 #define lpfc_mbx_rq_create_db_format_SHIFT 16 1596 #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF 1597 #define lpfc_mbx_rq_create_db_format_WORD word2 1598 } response; 1599 } u; 1600 }; 1601 1602 struct lpfc_mbx_rq_create_v2 { 1603 union lpfc_sli4_cfg_shdr cfg_shdr; 1604 union { 1605 struct { 1606 uint32_t word0; 1607 #define lpfc_mbx_rq_create_num_pages_SHIFT 0 1608 #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF 1609 #define lpfc_mbx_rq_create_num_pages_WORD word0 1610 #define lpfc_mbx_rq_create_rq_cnt_SHIFT 16 1611 #define lpfc_mbx_rq_create_rq_cnt_MASK 0x000000FF 1612 #define lpfc_mbx_rq_create_rq_cnt_WORD word0 1613 #define lpfc_mbx_rq_create_dua_SHIFT 16 1614 #define lpfc_mbx_rq_create_dua_MASK 0x00000001 1615 #define lpfc_mbx_rq_create_dua_WORD word0 1616 #define lpfc_mbx_rq_create_bqu_SHIFT 17 1617 #define lpfc_mbx_rq_create_bqu_MASK 0x00000001 1618 #define lpfc_mbx_rq_create_bqu_WORD word0 1619 #define lpfc_mbx_rq_create_ulp_num_SHIFT 24 1620 #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF 1621 #define lpfc_mbx_rq_create_ulp_num_WORD word0 1622 #define lpfc_mbx_rq_create_dim_SHIFT 29 1623 #define lpfc_mbx_rq_create_dim_MASK 0x00000001 1624 #define lpfc_mbx_rq_create_dim_WORD word0 1625 #define lpfc_mbx_rq_create_dfd_SHIFT 30 1626 #define lpfc_mbx_rq_create_dfd_MASK 0x00000001 1627 #define lpfc_mbx_rq_create_dfd_WORD word0 1628 #define lpfc_mbx_rq_create_dnb_SHIFT 31 1629 #define lpfc_mbx_rq_create_dnb_MASK 0x00000001 1630 #define lpfc_mbx_rq_create_dnb_WORD word0 1631 struct rq_context context; 1632 struct dma_address page[1]; 1633 } request; 1634 struct { 1635 uint32_t word0; 1636 #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16 1637 #define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF 1638 #define lpfc_mbx_rq_create_q_cnt_v2_WORD word0 1639 #define lpfc_mbx_rq_create_q_id_SHIFT 0 1640 #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF 1641 #define lpfc_mbx_rq_create_q_id_WORD word0 1642 uint32_t doorbell_offset; 1643 uint32_t word2; 1644 #define lpfc_mbx_rq_create_bar_set_SHIFT 0 1645 #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF 1646 #define lpfc_mbx_rq_create_bar_set_WORD word2 1647 #define lpfc_mbx_rq_create_db_format_SHIFT 16 1648 #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF 1649 #define lpfc_mbx_rq_create_db_format_WORD word2 1650 } response; 1651 } u; 1652 }; 1653 1654 struct lpfc_mbx_rq_destroy { 1655 struct mbox_header header; 1656 union { 1657 struct { 1658 uint32_t word0; 1659 #define lpfc_mbx_rq_destroy_q_id_SHIFT 0 1660 #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF 1661 #define lpfc_mbx_rq_destroy_q_id_WORD word0 1662 } request; 1663 struct { 1664 uint32_t word0; 1665 } response; 1666 } u; 1667 }; 1668 1669 struct mq_context { 1670 uint32_t word0; 1671 #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */ 1672 #define lpfc_mq_context_cq_id_MASK 0x000003FF 1673 #define lpfc_mq_context_cq_id_WORD word0 1674 #define lpfc_mq_context_ring_size_SHIFT 16 1675 #define lpfc_mq_context_ring_size_MASK 0x0000000F 1676 #define lpfc_mq_context_ring_size_WORD word0 1677 #define LPFC_MQ_RING_SIZE_16 0x5 1678 #define LPFC_MQ_RING_SIZE_32 0x6 1679 #define LPFC_MQ_RING_SIZE_64 0x7 1680 #define LPFC_MQ_RING_SIZE_128 0x8 1681 uint32_t word1; 1682 #define lpfc_mq_context_valid_SHIFT 31 1683 #define lpfc_mq_context_valid_MASK 0x00000001 1684 #define lpfc_mq_context_valid_WORD word1 1685 uint32_t reserved2; 1686 uint32_t reserved3; 1687 }; 1688 1689 struct lpfc_mbx_mq_create { 1690 struct mbox_header header; 1691 union { 1692 struct { 1693 uint32_t word0; 1694 #define lpfc_mbx_mq_create_num_pages_SHIFT 0 1695 #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF 1696 #define lpfc_mbx_mq_create_num_pages_WORD word0 1697 struct mq_context context; 1698 struct dma_address page[LPFC_MAX_MQ_PAGE]; 1699 } request; 1700 struct { 1701 uint32_t word0; 1702 #define lpfc_mbx_mq_create_q_id_SHIFT 0 1703 #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF 1704 #define lpfc_mbx_mq_create_q_id_WORD word0 1705 } response; 1706 } u; 1707 }; 1708 1709 struct lpfc_mbx_mq_create_ext { 1710 struct mbox_header header; 1711 union { 1712 struct { 1713 uint32_t word0; 1714 #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0 1715 #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF 1716 #define lpfc_mbx_mq_create_ext_num_pages_WORD word0 1717 #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */ 1718 #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF 1719 #define lpfc_mbx_mq_create_ext_cq_id_WORD word0 1720 uint32_t async_evt_bmap; 1721 #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK 1722 #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001 1723 #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap 1724 #define LPFC_EVT_CODE_LINK_NO_LINK 0x0 1725 #define LPFC_EVT_CODE_LINK_10_MBIT 0x1 1726 #define LPFC_EVT_CODE_LINK_100_MBIT 0x2 1727 #define LPFC_EVT_CODE_LINK_1_GBIT 0x3 1728 #define LPFC_EVT_CODE_LINK_10_GBIT 0x4 1729 #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE 1730 #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001 1731 #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap 1732 #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5 1733 #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001 1734 #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap 1735 #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC 1736 #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001 1737 #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap 1738 #define LPFC_EVT_CODE_FC_NO_LINK 0x0 1739 #define LPFC_EVT_CODE_FC_1_GBAUD 0x1 1740 #define LPFC_EVT_CODE_FC_2_GBAUD 0x2 1741 #define LPFC_EVT_CODE_FC_4_GBAUD 0x4 1742 #define LPFC_EVT_CODE_FC_8_GBAUD 0x8 1743 #define LPFC_EVT_CODE_FC_10_GBAUD 0xA 1744 #define LPFC_EVT_CODE_FC_16_GBAUD 0x10 1745 #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI 1746 #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001 1747 #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap 1748 struct mq_context context; 1749 struct dma_address page[LPFC_MAX_MQ_PAGE]; 1750 } request; 1751 struct { 1752 uint32_t word0; 1753 #define lpfc_mbx_mq_create_q_id_SHIFT 0 1754 #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF 1755 #define lpfc_mbx_mq_create_q_id_WORD word0 1756 } response; 1757 } u; 1758 #define LPFC_ASYNC_EVENT_LINK_STATE 0x2 1759 #define LPFC_ASYNC_EVENT_FCF_STATE 0x4 1760 #define LPFC_ASYNC_EVENT_GROUP5 0x20 1761 }; 1762 1763 struct lpfc_mbx_mq_destroy { 1764 struct mbox_header header; 1765 union { 1766 struct { 1767 uint32_t word0; 1768 #define lpfc_mbx_mq_destroy_q_id_SHIFT 0 1769 #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF 1770 #define lpfc_mbx_mq_destroy_q_id_WORD word0 1771 } request; 1772 struct { 1773 uint32_t word0; 1774 } response; 1775 } u; 1776 }; 1777 1778 /* Start Gen 2 SLI4 Mailbox definitions: */ 1779 1780 /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */ 1781 #define LPFC_RSC_TYPE_FCOE_VFI 0x20 1782 #define LPFC_RSC_TYPE_FCOE_VPI 0x21 1783 #define LPFC_RSC_TYPE_FCOE_RPI 0x22 1784 #define LPFC_RSC_TYPE_FCOE_XRI 0x23 1785 1786 struct lpfc_mbx_get_rsrc_extent_info { 1787 struct mbox_header header; 1788 union { 1789 struct { 1790 uint32_t word4; 1791 #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0 1792 #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF 1793 #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4 1794 } req; 1795 struct { 1796 uint32_t word4; 1797 #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0 1798 #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF 1799 #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4 1800 #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16 1801 #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF 1802 #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4 1803 } rsp; 1804 } u; 1805 }; 1806 1807 struct lpfc_mbx_query_fw_config { 1808 struct mbox_header header; 1809 struct { 1810 uint32_t config_number; 1811 #define LPFC_FC_FCOE 0x00000007 1812 uint32_t asic_revision; 1813 uint32_t physical_port; 1814 uint32_t function_mode; 1815 #define LPFC_FCOE_INI_MODE 0x00000040 1816 #define LPFC_FCOE_TGT_MODE 0x00000080 1817 #define LPFC_DUA_MODE 0x00000800 1818 uint32_t ulp0_mode; 1819 #define LPFC_ULP_FCOE_INIT_MODE 0x00000040 1820 #define LPFC_ULP_FCOE_TGT_MODE 0x00000080 1821 uint32_t ulp0_nap_words[12]; 1822 uint32_t ulp1_mode; 1823 uint32_t ulp1_nap_words[12]; 1824 uint32_t function_capabilities; 1825 uint32_t cqid_base; 1826 uint32_t cqid_tot; 1827 uint32_t eqid_base; 1828 uint32_t eqid_tot; 1829 uint32_t ulp0_nap2_words[2]; 1830 uint32_t ulp1_nap2_words[2]; 1831 } rsp; 1832 }; 1833 1834 struct lpfc_mbx_set_beacon_config { 1835 struct mbox_header header; 1836 uint32_t word4; 1837 #define lpfc_mbx_set_beacon_port_num_SHIFT 0 1838 #define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F 1839 #define lpfc_mbx_set_beacon_port_num_WORD word4 1840 #define lpfc_mbx_set_beacon_port_type_SHIFT 6 1841 #define lpfc_mbx_set_beacon_port_type_MASK 0x00000003 1842 #define lpfc_mbx_set_beacon_port_type_WORD word4 1843 #define lpfc_mbx_set_beacon_state_SHIFT 8 1844 #define lpfc_mbx_set_beacon_state_MASK 0x000000FF 1845 #define lpfc_mbx_set_beacon_state_WORD word4 1846 #define lpfc_mbx_set_beacon_duration_SHIFT 16 1847 #define lpfc_mbx_set_beacon_duration_MASK 0x000000FF 1848 #define lpfc_mbx_set_beacon_duration_WORD word4 1849 1850 /* COMMON_SET_BEACON_CONFIG_V1 */ 1851 #define lpfc_mbx_set_beacon_duration_v1_SHIFT 16 1852 #define lpfc_mbx_set_beacon_duration_v1_MASK 0x0000FFFF 1853 #define lpfc_mbx_set_beacon_duration_v1_WORD word4 1854 uint32_t word5; /* RESERVED */ 1855 }; 1856 1857 struct lpfc_id_range { 1858 uint32_t word5; 1859 #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0 1860 #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF 1861 #define lpfc_mbx_rsrc_id_word4_0_WORD word5 1862 #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16 1863 #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF 1864 #define lpfc_mbx_rsrc_id_word4_1_WORD word5 1865 }; 1866 1867 struct lpfc_mbx_set_link_diag_state { 1868 struct mbox_header header; 1869 union { 1870 struct { 1871 uint32_t word0; 1872 #define lpfc_mbx_set_diag_state_diag_SHIFT 0 1873 #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001 1874 #define lpfc_mbx_set_diag_state_diag_WORD word0 1875 #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2 1876 #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001 1877 #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0 1878 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0 1879 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1 1880 #define lpfc_mbx_set_diag_state_link_num_SHIFT 16 1881 #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F 1882 #define lpfc_mbx_set_diag_state_link_num_WORD word0 1883 #define lpfc_mbx_set_diag_state_link_type_SHIFT 22 1884 #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003 1885 #define lpfc_mbx_set_diag_state_link_type_WORD word0 1886 } req; 1887 struct { 1888 uint32_t word0; 1889 } rsp; 1890 } u; 1891 }; 1892 1893 struct lpfc_mbx_set_link_diag_loopback { 1894 struct mbox_header header; 1895 union { 1896 struct { 1897 uint32_t word0; 1898 #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0 1899 #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003 1900 #define lpfc_mbx_set_diag_lpbk_type_WORD word0 1901 #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0 1902 #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1 1903 #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2 1904 #define LPFC_DIAG_LOOPBACK_TYPE_EXTERNAL_TRUNKED 0x3 1905 #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16 1906 #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F 1907 #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0 1908 #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22 1909 #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003 1910 #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0 1911 } req; 1912 struct { 1913 uint32_t word0; 1914 } rsp; 1915 } u; 1916 }; 1917 1918 struct lpfc_mbx_run_link_diag_test { 1919 struct mbox_header header; 1920 union { 1921 struct { 1922 uint32_t word0; 1923 #define lpfc_mbx_run_diag_test_link_num_SHIFT 16 1924 #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F 1925 #define lpfc_mbx_run_diag_test_link_num_WORD word0 1926 #define lpfc_mbx_run_diag_test_link_type_SHIFT 22 1927 #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003 1928 #define lpfc_mbx_run_diag_test_link_type_WORD word0 1929 uint32_t word1; 1930 #define lpfc_mbx_run_diag_test_test_id_SHIFT 0 1931 #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF 1932 #define lpfc_mbx_run_diag_test_test_id_WORD word1 1933 #define lpfc_mbx_run_diag_test_loops_SHIFT 16 1934 #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF 1935 #define lpfc_mbx_run_diag_test_loops_WORD word1 1936 uint32_t word2; 1937 #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0 1938 #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF 1939 #define lpfc_mbx_run_diag_test_test_ver_WORD word2 1940 #define lpfc_mbx_run_diag_test_err_act_SHIFT 16 1941 #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF 1942 #define lpfc_mbx_run_diag_test_err_act_WORD word2 1943 } req; 1944 struct { 1945 uint32_t word0; 1946 } rsp; 1947 } u; 1948 }; 1949 1950 /* 1951 * struct lpfc_mbx_alloc_rsrc_extents: 1952 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires 1953 * 6 words of header + 4 words of shared subcommand header + 1954 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total. 1955 * 1956 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes 1957 * for extents payload. 1958 * 1959 * 212/2 (bytes per extent) = 106 extents. 1960 * 106/2 (extents per word) = 53 words. 1961 * lpfc_id_range id is statically size to 53. 1962 * 1963 * This mailbox definition is used for ALLOC or GET_ALLOCATED 1964 * extent ranges. For ALLOC, the type and cnt are required. 1965 * For GET_ALLOCATED, only the type is required. 1966 */ 1967 struct lpfc_mbx_alloc_rsrc_extents { 1968 struct mbox_header header; 1969 union { 1970 struct { 1971 uint32_t word4; 1972 #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0 1973 #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF 1974 #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4 1975 #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16 1976 #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF 1977 #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4 1978 } req; 1979 struct { 1980 uint32_t word4; 1981 #define lpfc_mbx_rsrc_cnt_SHIFT 0 1982 #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF 1983 #define lpfc_mbx_rsrc_cnt_WORD word4 1984 struct lpfc_id_range id[53]; 1985 } rsp; 1986 } u; 1987 }; 1988 1989 /* 1990 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this 1991 * structure shares the same SHIFT/MASK/WORD defines provided in the 1992 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in 1993 * the structures defined above. This non-embedded structure provides for the 1994 * maximum number of extents supported by the port. 1995 */ 1996 struct lpfc_mbx_nembed_rsrc_extent { 1997 union lpfc_sli4_cfg_shdr cfg_shdr; 1998 uint32_t word4; 1999 struct lpfc_id_range id; 2000 }; 2001 2002 struct lpfc_mbx_dealloc_rsrc_extents { 2003 struct mbox_header header; 2004 struct { 2005 uint32_t word4; 2006 #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0 2007 #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF 2008 #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4 2009 } req; 2010 2011 }; 2012 2013 /* Start SLI4 FCoE specific mbox structures. */ 2014 2015 struct lpfc_mbx_post_hdr_tmpl { 2016 struct mbox_header header; 2017 uint32_t word10; 2018 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0 2019 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF 2020 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10 2021 #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16 2022 #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF 2023 #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10 2024 uint32_t rpi_paddr_lo; 2025 uint32_t rpi_paddr_hi; 2026 }; 2027 2028 struct sli4_sge { /* SLI-4 */ 2029 uint32_t addr_hi; 2030 uint32_t addr_lo; 2031 2032 uint32_t word2; 2033 #define lpfc_sli4_sge_offset_SHIFT 0 2034 #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF 2035 #define lpfc_sli4_sge_offset_WORD word2 2036 #define lpfc_sli4_sge_type_SHIFT 27 2037 #define lpfc_sli4_sge_type_MASK 0x0000000F 2038 #define lpfc_sli4_sge_type_WORD word2 2039 #define LPFC_SGE_TYPE_DATA 0x0 2040 #define LPFC_SGE_TYPE_DIF 0x4 2041 #define LPFC_SGE_TYPE_LSP 0x5 2042 #define LPFC_SGE_TYPE_PEDIF 0x6 2043 #define LPFC_SGE_TYPE_PESEED 0x7 2044 #define LPFC_SGE_TYPE_DISEED 0x8 2045 #define LPFC_SGE_TYPE_ENC 0x9 2046 #define LPFC_SGE_TYPE_ATM 0xA 2047 #define LPFC_SGE_TYPE_SKIP 0xC 2048 #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */ 2049 #define lpfc_sli4_sge_last_MASK 0x00000001 2050 #define lpfc_sli4_sge_last_WORD word2 2051 uint32_t sge_len; 2052 }; 2053 2054 struct sli4_hybrid_sgl { 2055 struct list_head list_node; 2056 struct sli4_sge *dma_sgl; 2057 dma_addr_t dma_phys_sgl; 2058 }; 2059 2060 struct fcp_cmd_rsp_buf { 2061 struct list_head list_node; 2062 2063 /* for storing cmd/rsp dma alloc'ed virt_addr */ 2064 struct fcp_cmnd *fcp_cmnd; 2065 struct fcp_rsp *fcp_rsp; 2066 2067 /* for storing this cmd/rsp's dma mapped phys addr from per CPU pool */ 2068 dma_addr_t fcp_cmd_rsp_dma_handle; 2069 }; 2070 2071 struct sli4_sge_diseed { /* SLI-4 */ 2072 uint32_t ref_tag; 2073 uint32_t ref_tag_tran; 2074 2075 uint32_t word2; 2076 #define lpfc_sli4_sge_dif_apptran_SHIFT 0 2077 #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF 2078 #define lpfc_sli4_sge_dif_apptran_WORD word2 2079 #define lpfc_sli4_sge_dif_af_SHIFT 24 2080 #define lpfc_sli4_sge_dif_af_MASK 0x00000001 2081 #define lpfc_sli4_sge_dif_af_WORD word2 2082 #define lpfc_sli4_sge_dif_na_SHIFT 25 2083 #define lpfc_sli4_sge_dif_na_MASK 0x00000001 2084 #define lpfc_sli4_sge_dif_na_WORD word2 2085 #define lpfc_sli4_sge_dif_hi_SHIFT 26 2086 #define lpfc_sli4_sge_dif_hi_MASK 0x00000001 2087 #define lpfc_sli4_sge_dif_hi_WORD word2 2088 #define lpfc_sli4_sge_dif_type_SHIFT 27 2089 #define lpfc_sli4_sge_dif_type_MASK 0x0000000F 2090 #define lpfc_sli4_sge_dif_type_WORD word2 2091 #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */ 2092 #define lpfc_sli4_sge_dif_last_MASK 0x00000001 2093 #define lpfc_sli4_sge_dif_last_WORD word2 2094 uint32_t word3; 2095 #define lpfc_sli4_sge_dif_apptag_SHIFT 0 2096 #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF 2097 #define lpfc_sli4_sge_dif_apptag_WORD word3 2098 #define lpfc_sli4_sge_dif_bs_SHIFT 16 2099 #define lpfc_sli4_sge_dif_bs_MASK 0x00000007 2100 #define lpfc_sli4_sge_dif_bs_WORD word3 2101 #define lpfc_sli4_sge_dif_ai_SHIFT 19 2102 #define lpfc_sli4_sge_dif_ai_MASK 0x00000001 2103 #define lpfc_sli4_sge_dif_ai_WORD word3 2104 #define lpfc_sli4_sge_dif_me_SHIFT 20 2105 #define lpfc_sli4_sge_dif_me_MASK 0x00000001 2106 #define lpfc_sli4_sge_dif_me_WORD word3 2107 #define lpfc_sli4_sge_dif_re_SHIFT 21 2108 #define lpfc_sli4_sge_dif_re_MASK 0x00000001 2109 #define lpfc_sli4_sge_dif_re_WORD word3 2110 #define lpfc_sli4_sge_dif_ce_SHIFT 22 2111 #define lpfc_sli4_sge_dif_ce_MASK 0x00000001 2112 #define lpfc_sli4_sge_dif_ce_WORD word3 2113 #define lpfc_sli4_sge_dif_nr_SHIFT 23 2114 #define lpfc_sli4_sge_dif_nr_MASK 0x00000001 2115 #define lpfc_sli4_sge_dif_nr_WORD word3 2116 #define lpfc_sli4_sge_dif_oprx_SHIFT 24 2117 #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F 2118 #define lpfc_sli4_sge_dif_oprx_WORD word3 2119 #define lpfc_sli4_sge_dif_optx_SHIFT 28 2120 #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F 2121 #define lpfc_sli4_sge_dif_optx_WORD word3 2122 /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */ 2123 }; 2124 2125 struct fcf_record { 2126 uint32_t max_rcv_size; 2127 uint32_t fka_adv_period; 2128 uint32_t fip_priority; 2129 uint32_t word3; 2130 #define lpfc_fcf_record_mac_0_SHIFT 0 2131 #define lpfc_fcf_record_mac_0_MASK 0x000000FF 2132 #define lpfc_fcf_record_mac_0_WORD word3 2133 #define lpfc_fcf_record_mac_1_SHIFT 8 2134 #define lpfc_fcf_record_mac_1_MASK 0x000000FF 2135 #define lpfc_fcf_record_mac_1_WORD word3 2136 #define lpfc_fcf_record_mac_2_SHIFT 16 2137 #define lpfc_fcf_record_mac_2_MASK 0x000000FF 2138 #define lpfc_fcf_record_mac_2_WORD word3 2139 #define lpfc_fcf_record_mac_3_SHIFT 24 2140 #define lpfc_fcf_record_mac_3_MASK 0x000000FF 2141 #define lpfc_fcf_record_mac_3_WORD word3 2142 uint32_t word4; 2143 #define lpfc_fcf_record_mac_4_SHIFT 0 2144 #define lpfc_fcf_record_mac_4_MASK 0x000000FF 2145 #define lpfc_fcf_record_mac_4_WORD word4 2146 #define lpfc_fcf_record_mac_5_SHIFT 8 2147 #define lpfc_fcf_record_mac_5_MASK 0x000000FF 2148 #define lpfc_fcf_record_mac_5_WORD word4 2149 #define lpfc_fcf_record_fcf_avail_SHIFT 16 2150 #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF 2151 #define lpfc_fcf_record_fcf_avail_WORD word4 2152 #define lpfc_fcf_record_mac_addr_prov_SHIFT 24 2153 #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF 2154 #define lpfc_fcf_record_mac_addr_prov_WORD word4 2155 #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */ 2156 #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */ 2157 uint32_t word5; 2158 #define lpfc_fcf_record_fab_name_0_SHIFT 0 2159 #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF 2160 #define lpfc_fcf_record_fab_name_0_WORD word5 2161 #define lpfc_fcf_record_fab_name_1_SHIFT 8 2162 #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF 2163 #define lpfc_fcf_record_fab_name_1_WORD word5 2164 #define lpfc_fcf_record_fab_name_2_SHIFT 16 2165 #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF 2166 #define lpfc_fcf_record_fab_name_2_WORD word5 2167 #define lpfc_fcf_record_fab_name_3_SHIFT 24 2168 #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF 2169 #define lpfc_fcf_record_fab_name_3_WORD word5 2170 uint32_t word6; 2171 #define lpfc_fcf_record_fab_name_4_SHIFT 0 2172 #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF 2173 #define lpfc_fcf_record_fab_name_4_WORD word6 2174 #define lpfc_fcf_record_fab_name_5_SHIFT 8 2175 #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF 2176 #define lpfc_fcf_record_fab_name_5_WORD word6 2177 #define lpfc_fcf_record_fab_name_6_SHIFT 16 2178 #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF 2179 #define lpfc_fcf_record_fab_name_6_WORD word6 2180 #define lpfc_fcf_record_fab_name_7_SHIFT 24 2181 #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF 2182 #define lpfc_fcf_record_fab_name_7_WORD word6 2183 uint32_t word7; 2184 #define lpfc_fcf_record_fc_map_0_SHIFT 0 2185 #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF 2186 #define lpfc_fcf_record_fc_map_0_WORD word7 2187 #define lpfc_fcf_record_fc_map_1_SHIFT 8 2188 #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF 2189 #define lpfc_fcf_record_fc_map_1_WORD word7 2190 #define lpfc_fcf_record_fc_map_2_SHIFT 16 2191 #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF 2192 #define lpfc_fcf_record_fc_map_2_WORD word7 2193 #define lpfc_fcf_record_fcf_valid_SHIFT 24 2194 #define lpfc_fcf_record_fcf_valid_MASK 0x00000001 2195 #define lpfc_fcf_record_fcf_valid_WORD word7 2196 #define lpfc_fcf_record_fcf_fc_SHIFT 25 2197 #define lpfc_fcf_record_fcf_fc_MASK 0x00000001 2198 #define lpfc_fcf_record_fcf_fc_WORD word7 2199 #define lpfc_fcf_record_fcf_sol_SHIFT 31 2200 #define lpfc_fcf_record_fcf_sol_MASK 0x00000001 2201 #define lpfc_fcf_record_fcf_sol_WORD word7 2202 uint32_t word8; 2203 #define lpfc_fcf_record_fcf_index_SHIFT 0 2204 #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF 2205 #define lpfc_fcf_record_fcf_index_WORD word8 2206 #define lpfc_fcf_record_fcf_state_SHIFT 16 2207 #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF 2208 #define lpfc_fcf_record_fcf_state_WORD word8 2209 uint8_t vlan_bitmap[512]; 2210 uint32_t word137; 2211 #define lpfc_fcf_record_switch_name_0_SHIFT 0 2212 #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF 2213 #define lpfc_fcf_record_switch_name_0_WORD word137 2214 #define lpfc_fcf_record_switch_name_1_SHIFT 8 2215 #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF 2216 #define lpfc_fcf_record_switch_name_1_WORD word137 2217 #define lpfc_fcf_record_switch_name_2_SHIFT 16 2218 #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF 2219 #define lpfc_fcf_record_switch_name_2_WORD word137 2220 #define lpfc_fcf_record_switch_name_3_SHIFT 24 2221 #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF 2222 #define lpfc_fcf_record_switch_name_3_WORD word137 2223 uint32_t word138; 2224 #define lpfc_fcf_record_switch_name_4_SHIFT 0 2225 #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF 2226 #define lpfc_fcf_record_switch_name_4_WORD word138 2227 #define lpfc_fcf_record_switch_name_5_SHIFT 8 2228 #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF 2229 #define lpfc_fcf_record_switch_name_5_WORD word138 2230 #define lpfc_fcf_record_switch_name_6_SHIFT 16 2231 #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF 2232 #define lpfc_fcf_record_switch_name_6_WORD word138 2233 #define lpfc_fcf_record_switch_name_7_SHIFT 24 2234 #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF 2235 #define lpfc_fcf_record_switch_name_7_WORD word138 2236 }; 2237 2238 struct lpfc_mbx_read_fcf_tbl { 2239 union lpfc_sli4_cfg_shdr cfg_shdr; 2240 union { 2241 struct { 2242 uint32_t word10; 2243 #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0 2244 #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF 2245 #define lpfc_mbx_read_fcf_tbl_indx_WORD word10 2246 } request; 2247 struct { 2248 uint32_t eventag; 2249 } response; 2250 } u; 2251 uint32_t word11; 2252 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0 2253 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF 2254 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11 2255 }; 2256 2257 struct lpfc_mbx_add_fcf_tbl_entry { 2258 union lpfc_sli4_cfg_shdr cfg_shdr; 2259 uint32_t word10; 2260 #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0 2261 #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF 2262 #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10 2263 struct lpfc_mbx_sge fcf_sge; 2264 }; 2265 2266 struct lpfc_mbx_del_fcf_tbl_entry { 2267 struct mbox_header header; 2268 uint32_t word10; 2269 #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0 2270 #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF 2271 #define lpfc_mbx_del_fcf_tbl_count_WORD word10 2272 #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16 2273 #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF 2274 #define lpfc_mbx_del_fcf_tbl_index_WORD word10 2275 }; 2276 2277 struct lpfc_mbx_redisc_fcf_tbl { 2278 struct mbox_header header; 2279 uint32_t word10; 2280 #define lpfc_mbx_redisc_fcf_count_SHIFT 0 2281 #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF 2282 #define lpfc_mbx_redisc_fcf_count_WORD word10 2283 uint32_t resvd; 2284 uint32_t word12; 2285 #define lpfc_mbx_redisc_fcf_index_SHIFT 0 2286 #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF 2287 #define lpfc_mbx_redisc_fcf_index_WORD word12 2288 }; 2289 2290 /* Status field for embedded SLI_CONFIG mailbox command */ 2291 #define STATUS_SUCCESS 0x0 2292 #define STATUS_FAILED 0x1 2293 #define STATUS_ILLEGAL_REQUEST 0x2 2294 #define STATUS_ILLEGAL_FIELD 0x3 2295 #define STATUS_INSUFFICIENT_BUFFER 0x4 2296 #define STATUS_UNAUTHORIZED_REQUEST 0x5 2297 #define STATUS_FLASHROM_SAVE_FAILED 0x17 2298 #define STATUS_FLASHROM_RESTORE_FAILED 0x18 2299 #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a 2300 #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b 2301 #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c 2302 #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d 2303 #define STATUS_ASSERT_FAILED 0x1e 2304 #define STATUS_INVALID_SESSION 0x1f 2305 #define STATUS_INVALID_CONNECTION 0x20 2306 #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21 2307 #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24 2308 #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25 2309 #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26 2310 #define STATUS_FLASHROM_READ_FAILED 0x27 2311 #define STATUS_POLL_IOCTL_TIMEOUT 0x28 2312 #define STATUS_ERROR_ACITMAIN 0x2a 2313 #define STATUS_REBOOT_REQUIRED 0x2c 2314 #define STATUS_FCF_IN_USE 0x3a 2315 #define STATUS_FCF_TABLE_EMPTY 0x43 2316 2317 /* 2318 * Additional status field for embedded SLI_CONFIG mailbox 2319 * command. 2320 */ 2321 #define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67 2322 #define ADD_STATUS_FW_NOT_SUPPORTED 0xEB 2323 #define ADD_STATUS_INVALID_REQUEST 0x4B 2324 2325 struct lpfc_mbx_sli4_config { 2326 struct mbox_header header; 2327 }; 2328 2329 struct lpfc_mbx_init_vfi { 2330 uint32_t word1; 2331 #define lpfc_init_vfi_vr_SHIFT 31 2332 #define lpfc_init_vfi_vr_MASK 0x00000001 2333 #define lpfc_init_vfi_vr_WORD word1 2334 #define lpfc_init_vfi_vt_SHIFT 30 2335 #define lpfc_init_vfi_vt_MASK 0x00000001 2336 #define lpfc_init_vfi_vt_WORD word1 2337 #define lpfc_init_vfi_vf_SHIFT 29 2338 #define lpfc_init_vfi_vf_MASK 0x00000001 2339 #define lpfc_init_vfi_vf_WORD word1 2340 #define lpfc_init_vfi_vp_SHIFT 28 2341 #define lpfc_init_vfi_vp_MASK 0x00000001 2342 #define lpfc_init_vfi_vp_WORD word1 2343 #define lpfc_init_vfi_vfi_SHIFT 0 2344 #define lpfc_init_vfi_vfi_MASK 0x0000FFFF 2345 #define lpfc_init_vfi_vfi_WORD word1 2346 uint32_t word2; 2347 #define lpfc_init_vfi_vpi_SHIFT 16 2348 #define lpfc_init_vfi_vpi_MASK 0x0000FFFF 2349 #define lpfc_init_vfi_vpi_WORD word2 2350 #define lpfc_init_vfi_fcfi_SHIFT 0 2351 #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF 2352 #define lpfc_init_vfi_fcfi_WORD word2 2353 uint32_t word3; 2354 #define lpfc_init_vfi_pri_SHIFT 13 2355 #define lpfc_init_vfi_pri_MASK 0x00000007 2356 #define lpfc_init_vfi_pri_WORD word3 2357 #define lpfc_init_vfi_vf_id_SHIFT 1 2358 #define lpfc_init_vfi_vf_id_MASK 0x00000FFF 2359 #define lpfc_init_vfi_vf_id_WORD word3 2360 uint32_t word4; 2361 #define lpfc_init_vfi_hop_count_SHIFT 24 2362 #define lpfc_init_vfi_hop_count_MASK 0x000000FF 2363 #define lpfc_init_vfi_hop_count_WORD word4 2364 }; 2365 #define MBX_VFI_IN_USE 0x9F02 2366 2367 2368 struct lpfc_mbx_reg_vfi { 2369 uint32_t word1; 2370 #define lpfc_reg_vfi_upd_SHIFT 29 2371 #define lpfc_reg_vfi_upd_MASK 0x00000001 2372 #define lpfc_reg_vfi_upd_WORD word1 2373 #define lpfc_reg_vfi_vp_SHIFT 28 2374 #define lpfc_reg_vfi_vp_MASK 0x00000001 2375 #define lpfc_reg_vfi_vp_WORD word1 2376 #define lpfc_reg_vfi_vfi_SHIFT 0 2377 #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF 2378 #define lpfc_reg_vfi_vfi_WORD word1 2379 uint32_t word2; 2380 #define lpfc_reg_vfi_vpi_SHIFT 16 2381 #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF 2382 #define lpfc_reg_vfi_vpi_WORD word2 2383 #define lpfc_reg_vfi_fcfi_SHIFT 0 2384 #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF 2385 #define lpfc_reg_vfi_fcfi_WORD word2 2386 uint32_t wwn[2]; 2387 struct ulp_bde64 bde; 2388 uint32_t e_d_tov; 2389 uint32_t r_a_tov; 2390 uint32_t word10; 2391 #define lpfc_reg_vfi_nport_id_SHIFT 0 2392 #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF 2393 #define lpfc_reg_vfi_nport_id_WORD word10 2394 #define lpfc_reg_vfi_bbcr_SHIFT 27 2395 #define lpfc_reg_vfi_bbcr_MASK 0x00000001 2396 #define lpfc_reg_vfi_bbcr_WORD word10 2397 #define lpfc_reg_vfi_bbscn_SHIFT 28 2398 #define lpfc_reg_vfi_bbscn_MASK 0x0000000F 2399 #define lpfc_reg_vfi_bbscn_WORD word10 2400 }; 2401 2402 struct lpfc_mbx_init_vpi { 2403 uint32_t word1; 2404 #define lpfc_init_vpi_vfi_SHIFT 16 2405 #define lpfc_init_vpi_vfi_MASK 0x0000FFFF 2406 #define lpfc_init_vpi_vfi_WORD word1 2407 #define lpfc_init_vpi_vpi_SHIFT 0 2408 #define lpfc_init_vpi_vpi_MASK 0x0000FFFF 2409 #define lpfc_init_vpi_vpi_WORD word1 2410 }; 2411 2412 struct lpfc_mbx_read_vpi { 2413 uint32_t word1_rsvd; 2414 uint32_t word2; 2415 #define lpfc_mbx_read_vpi_vnportid_SHIFT 0 2416 #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF 2417 #define lpfc_mbx_read_vpi_vnportid_WORD word2 2418 uint32_t word3_rsvd; 2419 uint32_t word4; 2420 #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0 2421 #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF 2422 #define lpfc_mbx_read_vpi_acq_alpa_WORD word4 2423 #define lpfc_mbx_read_vpi_pb_SHIFT 15 2424 #define lpfc_mbx_read_vpi_pb_MASK 0x00000001 2425 #define lpfc_mbx_read_vpi_pb_WORD word4 2426 #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16 2427 #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF 2428 #define lpfc_mbx_read_vpi_spec_alpa_WORD word4 2429 #define lpfc_mbx_read_vpi_ns_SHIFT 30 2430 #define lpfc_mbx_read_vpi_ns_MASK 0x00000001 2431 #define lpfc_mbx_read_vpi_ns_WORD word4 2432 #define lpfc_mbx_read_vpi_hl_SHIFT 31 2433 #define lpfc_mbx_read_vpi_hl_MASK 0x00000001 2434 #define lpfc_mbx_read_vpi_hl_WORD word4 2435 uint32_t word5_rsvd; 2436 uint32_t word6; 2437 #define lpfc_mbx_read_vpi_vpi_SHIFT 0 2438 #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF 2439 #define lpfc_mbx_read_vpi_vpi_WORD word6 2440 uint32_t word7; 2441 #define lpfc_mbx_read_vpi_mac_0_SHIFT 0 2442 #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF 2443 #define lpfc_mbx_read_vpi_mac_0_WORD word7 2444 #define lpfc_mbx_read_vpi_mac_1_SHIFT 8 2445 #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF 2446 #define lpfc_mbx_read_vpi_mac_1_WORD word7 2447 #define lpfc_mbx_read_vpi_mac_2_SHIFT 16 2448 #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF 2449 #define lpfc_mbx_read_vpi_mac_2_WORD word7 2450 #define lpfc_mbx_read_vpi_mac_3_SHIFT 24 2451 #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF 2452 #define lpfc_mbx_read_vpi_mac_3_WORD word7 2453 uint32_t word8; 2454 #define lpfc_mbx_read_vpi_mac_4_SHIFT 0 2455 #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF 2456 #define lpfc_mbx_read_vpi_mac_4_WORD word8 2457 #define lpfc_mbx_read_vpi_mac_5_SHIFT 8 2458 #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF 2459 #define lpfc_mbx_read_vpi_mac_5_WORD word8 2460 #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16 2461 #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF 2462 #define lpfc_mbx_read_vpi_vlan_tag_WORD word8 2463 #define lpfc_mbx_read_vpi_vv_SHIFT 28 2464 #define lpfc_mbx_read_vpi_vv_MASK 0x0000001 2465 #define lpfc_mbx_read_vpi_vv_WORD word8 2466 }; 2467 2468 struct lpfc_mbx_unreg_vfi { 2469 uint32_t word1_rsvd; 2470 uint32_t word2; 2471 #define lpfc_unreg_vfi_vfi_SHIFT 0 2472 #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF 2473 #define lpfc_unreg_vfi_vfi_WORD word2 2474 }; 2475 2476 struct lpfc_mbx_resume_rpi { 2477 uint32_t word1; 2478 #define lpfc_resume_rpi_index_SHIFT 0 2479 #define lpfc_resume_rpi_index_MASK 0x0000FFFF 2480 #define lpfc_resume_rpi_index_WORD word1 2481 #define lpfc_resume_rpi_ii_SHIFT 30 2482 #define lpfc_resume_rpi_ii_MASK 0x00000003 2483 #define lpfc_resume_rpi_ii_WORD word1 2484 #define RESUME_INDEX_RPI 0 2485 #define RESUME_INDEX_VPI 1 2486 #define RESUME_INDEX_VFI 2 2487 #define RESUME_INDEX_FCFI 3 2488 uint32_t event_tag; 2489 }; 2490 2491 #define REG_FCF_INVALID_QID 0xFFFF 2492 struct lpfc_mbx_reg_fcfi { 2493 uint32_t word1; 2494 #define lpfc_reg_fcfi_info_index_SHIFT 0 2495 #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF 2496 #define lpfc_reg_fcfi_info_index_WORD word1 2497 #define lpfc_reg_fcfi_fcfi_SHIFT 16 2498 #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF 2499 #define lpfc_reg_fcfi_fcfi_WORD word1 2500 uint32_t word2; 2501 #define lpfc_reg_fcfi_rq_id1_SHIFT 0 2502 #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF 2503 #define lpfc_reg_fcfi_rq_id1_WORD word2 2504 #define lpfc_reg_fcfi_rq_id0_SHIFT 16 2505 #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF 2506 #define lpfc_reg_fcfi_rq_id0_WORD word2 2507 uint32_t word3; 2508 #define lpfc_reg_fcfi_rq_id3_SHIFT 0 2509 #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF 2510 #define lpfc_reg_fcfi_rq_id3_WORD word3 2511 #define lpfc_reg_fcfi_rq_id2_SHIFT 16 2512 #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF 2513 #define lpfc_reg_fcfi_rq_id2_WORD word3 2514 uint32_t word4; 2515 #define lpfc_reg_fcfi_type_match0_SHIFT 24 2516 #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF 2517 #define lpfc_reg_fcfi_type_match0_WORD word4 2518 #define lpfc_reg_fcfi_type_mask0_SHIFT 16 2519 #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF 2520 #define lpfc_reg_fcfi_type_mask0_WORD word4 2521 #define lpfc_reg_fcfi_rctl_match0_SHIFT 8 2522 #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF 2523 #define lpfc_reg_fcfi_rctl_match0_WORD word4 2524 #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0 2525 #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF 2526 #define lpfc_reg_fcfi_rctl_mask0_WORD word4 2527 uint32_t word5; 2528 #define lpfc_reg_fcfi_type_match1_SHIFT 24 2529 #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF 2530 #define lpfc_reg_fcfi_type_match1_WORD word5 2531 #define lpfc_reg_fcfi_type_mask1_SHIFT 16 2532 #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF 2533 #define lpfc_reg_fcfi_type_mask1_WORD word5 2534 #define lpfc_reg_fcfi_rctl_match1_SHIFT 8 2535 #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF 2536 #define lpfc_reg_fcfi_rctl_match1_WORD word5 2537 #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0 2538 #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF 2539 #define lpfc_reg_fcfi_rctl_mask1_WORD word5 2540 uint32_t word6; 2541 #define lpfc_reg_fcfi_type_match2_SHIFT 24 2542 #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF 2543 #define lpfc_reg_fcfi_type_match2_WORD word6 2544 #define lpfc_reg_fcfi_type_mask2_SHIFT 16 2545 #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF 2546 #define lpfc_reg_fcfi_type_mask2_WORD word6 2547 #define lpfc_reg_fcfi_rctl_match2_SHIFT 8 2548 #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF 2549 #define lpfc_reg_fcfi_rctl_match2_WORD word6 2550 #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0 2551 #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF 2552 #define lpfc_reg_fcfi_rctl_mask2_WORD word6 2553 uint32_t word7; 2554 #define lpfc_reg_fcfi_type_match3_SHIFT 24 2555 #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF 2556 #define lpfc_reg_fcfi_type_match3_WORD word7 2557 #define lpfc_reg_fcfi_type_mask3_SHIFT 16 2558 #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF 2559 #define lpfc_reg_fcfi_type_mask3_WORD word7 2560 #define lpfc_reg_fcfi_rctl_match3_SHIFT 8 2561 #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF 2562 #define lpfc_reg_fcfi_rctl_match3_WORD word7 2563 #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0 2564 #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF 2565 #define lpfc_reg_fcfi_rctl_mask3_WORD word7 2566 uint32_t word8; 2567 #define lpfc_reg_fcfi_mam_SHIFT 13 2568 #define lpfc_reg_fcfi_mam_MASK 0x00000003 2569 #define lpfc_reg_fcfi_mam_WORD word8 2570 #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */ 2571 #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */ 2572 #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */ 2573 #define lpfc_reg_fcfi_vv_SHIFT 12 2574 #define lpfc_reg_fcfi_vv_MASK 0x00000001 2575 #define lpfc_reg_fcfi_vv_WORD word8 2576 #define lpfc_reg_fcfi_vlan_tag_SHIFT 0 2577 #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF 2578 #define lpfc_reg_fcfi_vlan_tag_WORD word8 2579 }; 2580 2581 struct lpfc_mbx_reg_fcfi_mrq { 2582 uint32_t word1; 2583 #define lpfc_reg_fcfi_mrq_info_index_SHIFT 0 2584 #define lpfc_reg_fcfi_mrq_info_index_MASK 0x0000FFFF 2585 #define lpfc_reg_fcfi_mrq_info_index_WORD word1 2586 #define lpfc_reg_fcfi_mrq_fcfi_SHIFT 16 2587 #define lpfc_reg_fcfi_mrq_fcfi_MASK 0x0000FFFF 2588 #define lpfc_reg_fcfi_mrq_fcfi_WORD word1 2589 uint32_t word2; 2590 #define lpfc_reg_fcfi_mrq_rq_id1_SHIFT 0 2591 #define lpfc_reg_fcfi_mrq_rq_id1_MASK 0x0000FFFF 2592 #define lpfc_reg_fcfi_mrq_rq_id1_WORD word2 2593 #define lpfc_reg_fcfi_mrq_rq_id0_SHIFT 16 2594 #define lpfc_reg_fcfi_mrq_rq_id0_MASK 0x0000FFFF 2595 #define lpfc_reg_fcfi_mrq_rq_id0_WORD word2 2596 uint32_t word3; 2597 #define lpfc_reg_fcfi_mrq_rq_id3_SHIFT 0 2598 #define lpfc_reg_fcfi_mrq_rq_id3_MASK 0x0000FFFF 2599 #define lpfc_reg_fcfi_mrq_rq_id3_WORD word3 2600 #define lpfc_reg_fcfi_mrq_rq_id2_SHIFT 16 2601 #define lpfc_reg_fcfi_mrq_rq_id2_MASK 0x0000FFFF 2602 #define lpfc_reg_fcfi_mrq_rq_id2_WORD word3 2603 uint32_t word4; 2604 #define lpfc_reg_fcfi_mrq_type_match0_SHIFT 24 2605 #define lpfc_reg_fcfi_mrq_type_match0_MASK 0x000000FF 2606 #define lpfc_reg_fcfi_mrq_type_match0_WORD word4 2607 #define lpfc_reg_fcfi_mrq_type_mask0_SHIFT 16 2608 #define lpfc_reg_fcfi_mrq_type_mask0_MASK 0x000000FF 2609 #define lpfc_reg_fcfi_mrq_type_mask0_WORD word4 2610 #define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT 8 2611 #define lpfc_reg_fcfi_mrq_rctl_match0_MASK 0x000000FF 2612 #define lpfc_reg_fcfi_mrq_rctl_match0_WORD word4 2613 #define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT 0 2614 #define lpfc_reg_fcfi_mrq_rctl_mask0_MASK 0x000000FF 2615 #define lpfc_reg_fcfi_mrq_rctl_mask0_WORD word4 2616 uint32_t word5; 2617 #define lpfc_reg_fcfi_mrq_type_match1_SHIFT 24 2618 #define lpfc_reg_fcfi_mrq_type_match1_MASK 0x000000FF 2619 #define lpfc_reg_fcfi_mrq_type_match1_WORD word5 2620 #define lpfc_reg_fcfi_mrq_type_mask1_SHIFT 16 2621 #define lpfc_reg_fcfi_mrq_type_mask1_MASK 0x000000FF 2622 #define lpfc_reg_fcfi_mrq_type_mask1_WORD word5 2623 #define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT 8 2624 #define lpfc_reg_fcfi_mrq_rctl_match1_MASK 0x000000FF 2625 #define lpfc_reg_fcfi_mrq_rctl_match1_WORD word5 2626 #define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT 0 2627 #define lpfc_reg_fcfi_mrq_rctl_mask1_MASK 0x000000FF 2628 #define lpfc_reg_fcfi_mrq_rctl_mask1_WORD word5 2629 uint32_t word6; 2630 #define lpfc_reg_fcfi_mrq_type_match2_SHIFT 24 2631 #define lpfc_reg_fcfi_mrq_type_match2_MASK 0x000000FF 2632 #define lpfc_reg_fcfi_mrq_type_match2_WORD word6 2633 #define lpfc_reg_fcfi_mrq_type_mask2_SHIFT 16 2634 #define lpfc_reg_fcfi_mrq_type_mask2_MASK 0x000000FF 2635 #define lpfc_reg_fcfi_mrq_type_mask2_WORD word6 2636 #define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT 8 2637 #define lpfc_reg_fcfi_mrq_rctl_match2_MASK 0x000000FF 2638 #define lpfc_reg_fcfi_mrq_rctl_match2_WORD word6 2639 #define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT 0 2640 #define lpfc_reg_fcfi_mrq_rctl_mask2_MASK 0x000000FF 2641 #define lpfc_reg_fcfi_mrq_rctl_mask2_WORD word6 2642 uint32_t word7; 2643 #define lpfc_reg_fcfi_mrq_type_match3_SHIFT 24 2644 #define lpfc_reg_fcfi_mrq_type_match3_MASK 0x000000FF 2645 #define lpfc_reg_fcfi_mrq_type_match3_WORD word7 2646 #define lpfc_reg_fcfi_mrq_type_mask3_SHIFT 16 2647 #define lpfc_reg_fcfi_mrq_type_mask3_MASK 0x000000FF 2648 #define lpfc_reg_fcfi_mrq_type_mask3_WORD word7 2649 #define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT 8 2650 #define lpfc_reg_fcfi_mrq_rctl_match3_MASK 0x000000FF 2651 #define lpfc_reg_fcfi_mrq_rctl_match3_WORD word7 2652 #define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT 0 2653 #define lpfc_reg_fcfi_mrq_rctl_mask3_MASK 0x000000FF 2654 #define lpfc_reg_fcfi_mrq_rctl_mask3_WORD word7 2655 uint32_t word8; 2656 #define lpfc_reg_fcfi_mrq_ptc7_SHIFT 31 2657 #define lpfc_reg_fcfi_mrq_ptc7_MASK 0x00000001 2658 #define lpfc_reg_fcfi_mrq_ptc7_WORD word8 2659 #define lpfc_reg_fcfi_mrq_ptc6_SHIFT 30 2660 #define lpfc_reg_fcfi_mrq_ptc6_MASK 0x00000001 2661 #define lpfc_reg_fcfi_mrq_ptc6_WORD word8 2662 #define lpfc_reg_fcfi_mrq_ptc5_SHIFT 29 2663 #define lpfc_reg_fcfi_mrq_ptc5_MASK 0x00000001 2664 #define lpfc_reg_fcfi_mrq_ptc5_WORD word8 2665 #define lpfc_reg_fcfi_mrq_ptc4_SHIFT 28 2666 #define lpfc_reg_fcfi_mrq_ptc4_MASK 0x00000001 2667 #define lpfc_reg_fcfi_mrq_ptc4_WORD word8 2668 #define lpfc_reg_fcfi_mrq_ptc3_SHIFT 27 2669 #define lpfc_reg_fcfi_mrq_ptc3_MASK 0x00000001 2670 #define lpfc_reg_fcfi_mrq_ptc3_WORD word8 2671 #define lpfc_reg_fcfi_mrq_ptc2_SHIFT 26 2672 #define lpfc_reg_fcfi_mrq_ptc2_MASK 0x00000001 2673 #define lpfc_reg_fcfi_mrq_ptc2_WORD word8 2674 #define lpfc_reg_fcfi_mrq_ptc1_SHIFT 25 2675 #define lpfc_reg_fcfi_mrq_ptc1_MASK 0x00000001 2676 #define lpfc_reg_fcfi_mrq_ptc1_WORD word8 2677 #define lpfc_reg_fcfi_mrq_ptc0_SHIFT 24 2678 #define lpfc_reg_fcfi_mrq_ptc0_MASK 0x00000001 2679 #define lpfc_reg_fcfi_mrq_ptc0_WORD word8 2680 #define lpfc_reg_fcfi_mrq_pt7_SHIFT 23 2681 #define lpfc_reg_fcfi_mrq_pt7_MASK 0x00000001 2682 #define lpfc_reg_fcfi_mrq_pt7_WORD word8 2683 #define lpfc_reg_fcfi_mrq_pt6_SHIFT 22 2684 #define lpfc_reg_fcfi_mrq_pt6_MASK 0x00000001 2685 #define lpfc_reg_fcfi_mrq_pt6_WORD word8 2686 #define lpfc_reg_fcfi_mrq_pt5_SHIFT 21 2687 #define lpfc_reg_fcfi_mrq_pt5_MASK 0x00000001 2688 #define lpfc_reg_fcfi_mrq_pt5_WORD word8 2689 #define lpfc_reg_fcfi_mrq_pt4_SHIFT 20 2690 #define lpfc_reg_fcfi_mrq_pt4_MASK 0x00000001 2691 #define lpfc_reg_fcfi_mrq_pt4_WORD word8 2692 #define lpfc_reg_fcfi_mrq_pt3_SHIFT 19 2693 #define lpfc_reg_fcfi_mrq_pt3_MASK 0x00000001 2694 #define lpfc_reg_fcfi_mrq_pt3_WORD word8 2695 #define lpfc_reg_fcfi_mrq_pt2_SHIFT 18 2696 #define lpfc_reg_fcfi_mrq_pt2_MASK 0x00000001 2697 #define lpfc_reg_fcfi_mrq_pt2_WORD word8 2698 #define lpfc_reg_fcfi_mrq_pt1_SHIFT 17 2699 #define lpfc_reg_fcfi_mrq_pt1_MASK 0x00000001 2700 #define lpfc_reg_fcfi_mrq_pt1_WORD word8 2701 #define lpfc_reg_fcfi_mrq_pt0_SHIFT 16 2702 #define lpfc_reg_fcfi_mrq_pt0_MASK 0x00000001 2703 #define lpfc_reg_fcfi_mrq_pt0_WORD word8 2704 #define lpfc_reg_fcfi_mrq_xmv_SHIFT 15 2705 #define lpfc_reg_fcfi_mrq_xmv_MASK 0x00000001 2706 #define lpfc_reg_fcfi_mrq_xmv_WORD word8 2707 #define lpfc_reg_fcfi_mrq_mode_SHIFT 13 2708 #define lpfc_reg_fcfi_mrq_mode_MASK 0x00000001 2709 #define lpfc_reg_fcfi_mrq_mode_WORD word8 2710 #define lpfc_reg_fcfi_mrq_vv_SHIFT 12 2711 #define lpfc_reg_fcfi_mrq_vv_MASK 0x00000001 2712 #define lpfc_reg_fcfi_mrq_vv_WORD word8 2713 #define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT 0 2714 #define lpfc_reg_fcfi_mrq_vlan_tag_MASK 0x00000FFF 2715 #define lpfc_reg_fcfi_mrq_vlan_tag_WORD word8 2716 uint32_t word9; 2717 #define lpfc_reg_fcfi_mrq_policy_SHIFT 12 2718 #define lpfc_reg_fcfi_mrq_policy_MASK 0x0000000F 2719 #define lpfc_reg_fcfi_mrq_policy_WORD word9 2720 #define lpfc_reg_fcfi_mrq_filter_SHIFT 8 2721 #define lpfc_reg_fcfi_mrq_filter_MASK 0x0000000F 2722 #define lpfc_reg_fcfi_mrq_filter_WORD word9 2723 #define lpfc_reg_fcfi_mrq_npairs_SHIFT 0 2724 #define lpfc_reg_fcfi_mrq_npairs_MASK 0x000000FF 2725 #define lpfc_reg_fcfi_mrq_npairs_WORD word9 2726 uint32_t word10; 2727 uint32_t word11; 2728 uint32_t word12; 2729 uint32_t word13; 2730 uint32_t word14; 2731 uint32_t word15; 2732 uint32_t word16; 2733 }; 2734 2735 struct lpfc_mbx_unreg_fcfi { 2736 uint32_t word1_rsv; 2737 uint32_t word2; 2738 #define lpfc_unreg_fcfi_SHIFT 0 2739 #define lpfc_unreg_fcfi_MASK 0x0000FFFF 2740 #define lpfc_unreg_fcfi_WORD word2 2741 }; 2742 2743 struct lpfc_mbx_read_rev { 2744 uint32_t word1; 2745 #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16 2746 #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F 2747 #define lpfc_mbx_rd_rev_sli_lvl_WORD word1 2748 #define lpfc_mbx_rd_rev_fcoe_SHIFT 20 2749 #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001 2750 #define lpfc_mbx_rd_rev_fcoe_WORD word1 2751 #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21 2752 #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003 2753 #define lpfc_mbx_rd_rev_cee_ver_WORD word1 2754 #define LPFC_PREDCBX_CEE_MODE 0 2755 #define LPFC_DCBX_CEE_MODE 1 2756 #define lpfc_mbx_rd_rev_vpd_SHIFT 29 2757 #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001 2758 #define lpfc_mbx_rd_rev_vpd_WORD word1 2759 uint32_t first_hw_rev; 2760 #define LPFC_G7_ASIC_1 0xd 2761 uint32_t second_hw_rev; 2762 uint32_t word4_rsvd; 2763 uint32_t third_hw_rev; 2764 uint32_t word6; 2765 #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0 2766 #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF 2767 #define lpfc_mbx_rd_rev_fcph_low_WORD word6 2768 #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8 2769 #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF 2770 #define lpfc_mbx_rd_rev_fcph_high_WORD word6 2771 #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16 2772 #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF 2773 #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6 2774 #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24 2775 #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF 2776 #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6 2777 uint32_t word7_rsvd; 2778 uint32_t fw_id_rev; 2779 uint8_t fw_name[16]; 2780 uint32_t ulp_fw_id_rev; 2781 uint8_t ulp_fw_name[16]; 2782 uint32_t word18_47_rsvd[30]; 2783 uint32_t word48; 2784 #define lpfc_mbx_rd_rev_avail_len_SHIFT 0 2785 #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF 2786 #define lpfc_mbx_rd_rev_avail_len_WORD word48 2787 uint32_t vpd_paddr_low; 2788 uint32_t vpd_paddr_high; 2789 uint32_t avail_vpd_len; 2790 uint32_t rsvd_52_63[12]; 2791 }; 2792 2793 struct lpfc_mbx_read_config { 2794 uint32_t word1; 2795 #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31 2796 #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001 2797 #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1 2798 uint32_t word2; 2799 #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0 2800 #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F 2801 #define lpfc_mbx_rd_conf_lnk_numb_WORD word2 2802 #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6 2803 #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003 2804 #define lpfc_mbx_rd_conf_lnk_type_WORD word2 2805 #define LPFC_LNK_TYPE_GE 0 2806 #define LPFC_LNK_TYPE_FC 1 2807 #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8 2808 #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001 2809 #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2 2810 #define lpfc_mbx_rd_conf_trunk_SHIFT 12 2811 #define lpfc_mbx_rd_conf_trunk_MASK 0x0000000F 2812 #define lpfc_mbx_rd_conf_trunk_WORD word2 2813 #define lpfc_mbx_rd_conf_topology_SHIFT 24 2814 #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF 2815 #define lpfc_mbx_rd_conf_topology_WORD word2 2816 uint32_t rsvd_3; 2817 uint32_t word4; 2818 #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0 2819 #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF 2820 #define lpfc_mbx_rd_conf_e_d_tov_WORD word4 2821 uint32_t rsvd_5; 2822 uint32_t word6; 2823 #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0 2824 #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF 2825 #define lpfc_mbx_rd_conf_r_a_tov_WORD word6 2826 #define lpfc_mbx_rd_conf_link_speed_SHIFT 16 2827 #define lpfc_mbx_rd_conf_link_speed_MASK 0x0000FFFF 2828 #define lpfc_mbx_rd_conf_link_speed_WORD word6 2829 uint32_t rsvd_7; 2830 uint32_t word8; 2831 #define lpfc_mbx_rd_conf_bbscn_min_SHIFT 0 2832 #define lpfc_mbx_rd_conf_bbscn_min_MASK 0x0000000F 2833 #define lpfc_mbx_rd_conf_bbscn_min_WORD word8 2834 #define lpfc_mbx_rd_conf_bbscn_max_SHIFT 4 2835 #define lpfc_mbx_rd_conf_bbscn_max_MASK 0x0000000F 2836 #define lpfc_mbx_rd_conf_bbscn_max_WORD word8 2837 #define lpfc_mbx_rd_conf_bbscn_def_SHIFT 8 2838 #define lpfc_mbx_rd_conf_bbscn_def_MASK 0x0000000F 2839 #define lpfc_mbx_rd_conf_bbscn_def_WORD word8 2840 uint32_t word9; 2841 #define lpfc_mbx_rd_conf_lmt_SHIFT 0 2842 #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF 2843 #define lpfc_mbx_rd_conf_lmt_WORD word9 2844 uint32_t rsvd_10; 2845 uint32_t rsvd_11; 2846 uint32_t word12; 2847 #define lpfc_mbx_rd_conf_xri_base_SHIFT 0 2848 #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF 2849 #define lpfc_mbx_rd_conf_xri_base_WORD word12 2850 #define lpfc_mbx_rd_conf_xri_count_SHIFT 16 2851 #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF 2852 #define lpfc_mbx_rd_conf_xri_count_WORD word12 2853 uint32_t word13; 2854 #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0 2855 #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF 2856 #define lpfc_mbx_rd_conf_rpi_base_WORD word13 2857 #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16 2858 #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF 2859 #define lpfc_mbx_rd_conf_rpi_count_WORD word13 2860 uint32_t word14; 2861 #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0 2862 #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF 2863 #define lpfc_mbx_rd_conf_vpi_base_WORD word14 2864 #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16 2865 #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF 2866 #define lpfc_mbx_rd_conf_vpi_count_WORD word14 2867 uint32_t word15; 2868 #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0 2869 #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF 2870 #define lpfc_mbx_rd_conf_vfi_base_WORD word15 2871 #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16 2872 #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF 2873 #define lpfc_mbx_rd_conf_vfi_count_WORD word15 2874 uint32_t word16; 2875 #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16 2876 #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF 2877 #define lpfc_mbx_rd_conf_fcfi_count_WORD word16 2878 uint32_t word17; 2879 #define lpfc_mbx_rd_conf_rq_count_SHIFT 0 2880 #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF 2881 #define lpfc_mbx_rd_conf_rq_count_WORD word17 2882 #define lpfc_mbx_rd_conf_eq_count_SHIFT 16 2883 #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF 2884 #define lpfc_mbx_rd_conf_eq_count_WORD word17 2885 uint32_t word18; 2886 #define lpfc_mbx_rd_conf_wq_count_SHIFT 0 2887 #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF 2888 #define lpfc_mbx_rd_conf_wq_count_WORD word18 2889 #define lpfc_mbx_rd_conf_cq_count_SHIFT 16 2890 #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF 2891 #define lpfc_mbx_rd_conf_cq_count_WORD word18 2892 }; 2893 2894 struct lpfc_mbx_request_features { 2895 uint32_t word1; 2896 #define lpfc_mbx_rq_ftr_qry_SHIFT 0 2897 #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001 2898 #define lpfc_mbx_rq_ftr_qry_WORD word1 2899 uint32_t word2; 2900 #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0 2901 #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001 2902 #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2 2903 #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1 2904 #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001 2905 #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2 2906 #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2 2907 #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001 2908 #define lpfc_mbx_rq_ftr_rq_dif_WORD word2 2909 #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3 2910 #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001 2911 #define lpfc_mbx_rq_ftr_rq_vf_WORD word2 2912 #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4 2913 #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001 2914 #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2 2915 #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5 2916 #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001 2917 #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2 2918 #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6 2919 #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001 2920 #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2 2921 #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7 2922 #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001 2923 #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2 2924 #define lpfc_mbx_rq_ftr_rq_iaar_SHIFT 9 2925 #define lpfc_mbx_rq_ftr_rq_iaar_MASK 0x00000001 2926 #define lpfc_mbx_rq_ftr_rq_iaar_WORD word2 2927 #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11 2928 #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001 2929 #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2 2930 #define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT 16 2931 #define lpfc_mbx_rq_ftr_rq_mrqp_MASK 0x00000001 2932 #define lpfc_mbx_rq_ftr_rq_mrqp_WORD word2 2933 uint32_t word3; 2934 #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0 2935 #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001 2936 #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3 2937 #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1 2938 #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001 2939 #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3 2940 #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2 2941 #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001 2942 #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3 2943 #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3 2944 #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001 2945 #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3 2946 #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4 2947 #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001 2948 #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3 2949 #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5 2950 #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001 2951 #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3 2952 #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6 2953 #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001 2954 #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3 2955 #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7 2956 #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001 2957 #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3 2958 #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11 2959 #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001 2960 #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3 2961 #define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT 16 2962 #define lpfc_mbx_rq_ftr_rsp_mrqp_MASK 0x00000001 2963 #define lpfc_mbx_rq_ftr_rsp_mrqp_WORD word3 2964 }; 2965 2966 struct lpfc_mbx_memory_dump_type3 { 2967 uint32_t word1; 2968 #define lpfc_mbx_memory_dump_type3_type_SHIFT 0 2969 #define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f 2970 #define lpfc_mbx_memory_dump_type3_type_WORD word1 2971 #define lpfc_mbx_memory_dump_type3_link_SHIFT 24 2972 #define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff 2973 #define lpfc_mbx_memory_dump_type3_link_WORD word1 2974 uint32_t word2; 2975 #define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0 2976 #define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff 2977 #define lpfc_mbx_memory_dump_type3_page_no_WORD word2 2978 #define lpfc_mbx_memory_dump_type3_offset_SHIFT 16 2979 #define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff 2980 #define lpfc_mbx_memory_dump_type3_offset_WORD word2 2981 uint32_t word3; 2982 #define lpfc_mbx_memory_dump_type3_length_SHIFT 0 2983 #define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff 2984 #define lpfc_mbx_memory_dump_type3_length_WORD word3 2985 uint32_t addr_lo; 2986 uint32_t addr_hi; 2987 uint32_t return_len; 2988 }; 2989 2990 #define DMP_PAGE_A0 0xa0 2991 #define DMP_PAGE_A2 0xa2 2992 #define DMP_SFF_PAGE_A0_SIZE 256 2993 #define DMP_SFF_PAGE_A2_SIZE 256 2994 2995 #define SFP_WAVELENGTH_LC1310 1310 2996 #define SFP_WAVELENGTH_LL1550 1550 2997 2998 2999 /* 3000 * * SFF-8472 TABLE 3.4 3001 * */ 3002 #define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */ 3003 #define SFF_PG0_CONNECTOR_SC 0x01 /* SC */ 3004 #define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */ 3005 #define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */ 3006 #define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */ 3007 #define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */ 3008 #define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */ 3009 #define SFF_PG0_CONNECTOR_LC 0x07 /* LC */ 3010 #define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */ 3011 #define SFF_PG0_CONNECTOR_MU 0x09 /* MU */ 3012 #define SFF_PG0_CONNECTOR_SF 0x0A /* SG */ 3013 #define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */ 3014 #define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */ 3015 #define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */ 3016 #define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */ 3017 #define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */ 3018 3019 /* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */ 3020 3021 #define SSF_IDENTIFIER 0 3022 #define SSF_EXT_IDENTIFIER 1 3023 #define SSF_CONNECTOR 2 3024 #define SSF_TRANSCEIVER_CODE_B0 3 3025 #define SSF_TRANSCEIVER_CODE_B1 4 3026 #define SSF_TRANSCEIVER_CODE_B2 5 3027 #define SSF_TRANSCEIVER_CODE_B3 6 3028 #define SSF_TRANSCEIVER_CODE_B4 7 3029 #define SSF_TRANSCEIVER_CODE_B5 8 3030 #define SSF_TRANSCEIVER_CODE_B6 9 3031 #define SSF_TRANSCEIVER_CODE_B7 10 3032 #define SSF_ENCODING 11 3033 #define SSF_BR_NOMINAL 12 3034 #define SSF_RATE_IDENTIFIER 13 3035 #define SSF_LENGTH_9UM_KM 14 3036 #define SSF_LENGTH_9UM 15 3037 #define SSF_LENGTH_50UM_OM2 16 3038 #define SSF_LENGTH_62UM_OM1 17 3039 #define SFF_LENGTH_COPPER 18 3040 #define SSF_LENGTH_50UM_OM3 19 3041 #define SSF_VENDOR_NAME 20 3042 #define SSF_VENDOR_OUI 36 3043 #define SSF_VENDOR_PN 40 3044 #define SSF_VENDOR_REV 56 3045 #define SSF_WAVELENGTH_B1 60 3046 #define SSF_WAVELENGTH_B0 61 3047 #define SSF_CC_BASE 63 3048 #define SSF_OPTIONS_B1 64 3049 #define SSF_OPTIONS_B0 65 3050 #define SSF_BR_MAX 66 3051 #define SSF_BR_MIN 67 3052 #define SSF_VENDOR_SN 68 3053 #define SSF_DATE_CODE 84 3054 #define SSF_MONITORING_TYPEDIAGNOSTIC 92 3055 #define SSF_ENHANCED_OPTIONS 93 3056 #define SFF_8472_COMPLIANCE 94 3057 #define SSF_CC_EXT 95 3058 #define SSF_A0_VENDOR_SPECIFIC 96 3059 3060 /* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */ 3061 3062 #define SSF_TEMP_HIGH_ALARM 0 3063 #define SSF_TEMP_LOW_ALARM 2 3064 #define SSF_TEMP_HIGH_WARNING 4 3065 #define SSF_TEMP_LOW_WARNING 6 3066 #define SSF_VOLTAGE_HIGH_ALARM 8 3067 #define SSF_VOLTAGE_LOW_ALARM 10 3068 #define SSF_VOLTAGE_HIGH_WARNING 12 3069 #define SSF_VOLTAGE_LOW_WARNING 14 3070 #define SSF_BIAS_HIGH_ALARM 16 3071 #define SSF_BIAS_LOW_ALARM 18 3072 #define SSF_BIAS_HIGH_WARNING 20 3073 #define SSF_BIAS_LOW_WARNING 22 3074 #define SSF_TXPOWER_HIGH_ALARM 24 3075 #define SSF_TXPOWER_LOW_ALARM 26 3076 #define SSF_TXPOWER_HIGH_WARNING 28 3077 #define SSF_TXPOWER_LOW_WARNING 30 3078 #define SSF_RXPOWER_HIGH_ALARM 32 3079 #define SSF_RXPOWER_LOW_ALARM 34 3080 #define SSF_RXPOWER_HIGH_WARNING 36 3081 #define SSF_RXPOWER_LOW_WARNING 38 3082 #define SSF_EXT_CAL_CONSTANTS 56 3083 #define SSF_CC_DMI 95 3084 #define SFF_TEMPERATURE_B1 96 3085 #define SFF_TEMPERATURE_B0 97 3086 #define SFF_VCC_B1 98 3087 #define SFF_VCC_B0 99 3088 #define SFF_TX_BIAS_CURRENT_B1 100 3089 #define SFF_TX_BIAS_CURRENT_B0 101 3090 #define SFF_TXPOWER_B1 102 3091 #define SFF_TXPOWER_B0 103 3092 #define SFF_RXPOWER_B1 104 3093 #define SFF_RXPOWER_B0 105 3094 #define SSF_STATUS_CONTROL 110 3095 #define SSF_ALARM_FLAGS 112 3096 #define SSF_WARNING_FLAGS 116 3097 #define SSF_EXT_TATUS_CONTROL_B1 118 3098 #define SSF_EXT_TATUS_CONTROL_B0 119 3099 #define SSF_A2_VENDOR_SPECIFIC 120 3100 #define SSF_USER_EEPROM 128 3101 #define SSF_VENDOR_CONTROL 148 3102 3103 3104 /* 3105 * Tranceiver codes Fibre Channel SFF-8472 3106 * Table 3.5. 3107 */ 3108 3109 struct sff_trasnceiver_codes_byte0 { 3110 uint8_t inifiband:4; 3111 uint8_t teng_ethernet:4; 3112 }; 3113 3114 struct sff_trasnceiver_codes_byte1 { 3115 uint8_t sonet:6; 3116 uint8_t escon:2; 3117 }; 3118 3119 struct sff_trasnceiver_codes_byte2 { 3120 uint8_t soNet:8; 3121 }; 3122 3123 struct sff_trasnceiver_codes_byte3 { 3124 uint8_t ethernet:8; 3125 }; 3126 3127 struct sff_trasnceiver_codes_byte4 { 3128 uint8_t fc_el_lo:1; 3129 uint8_t fc_lw_laser:1; 3130 uint8_t fc_sw_laser:1; 3131 uint8_t fc_md_distance:1; 3132 uint8_t fc_lg_distance:1; 3133 uint8_t fc_int_distance:1; 3134 uint8_t fc_short_distance:1; 3135 uint8_t fc_vld_distance:1; 3136 }; 3137 3138 struct sff_trasnceiver_codes_byte5 { 3139 uint8_t reserved1:1; 3140 uint8_t reserved2:1; 3141 uint8_t fc_sfp_active:1; /* Active cable */ 3142 uint8_t fc_sfp_passive:1; /* Passive cable */ 3143 uint8_t fc_lw_laser:1; /* Longwave laser */ 3144 uint8_t fc_sw_laser_sl:1; 3145 uint8_t fc_sw_laser_sn:1; 3146 uint8_t fc_el_hi:1; /* Electrical enclosure high bit */ 3147 }; 3148 3149 struct sff_trasnceiver_codes_byte6 { 3150 uint8_t fc_tm_sm:1; /* Single Mode */ 3151 uint8_t reserved:1; 3152 uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */ 3153 uint8_t fc_tm_tv:1; /* Video Coax (TV) */ 3154 uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */ 3155 uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */ 3156 uint8_t fc_tm_tw:1; /* Twin Axial Pair */ 3157 }; 3158 3159 struct sff_trasnceiver_codes_byte7 { 3160 uint8_t fc_sp_100MB:1; /* 100 MB/sec */ 3161 uint8_t reserve:1; 3162 uint8_t fc_sp_200mb:1; /* 200 MB/sec */ 3163 uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */ 3164 uint8_t fc_sp_400MB:1; /* 400 MB/sec */ 3165 uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */ 3166 uint8_t fc_sp_800MB:1; /* 800 MB/sec */ 3167 uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */ 3168 }; 3169 3170 /* User writable non-volatile memory, SFF-8472 Table 3.20 */ 3171 struct user_eeprom { 3172 uint8_t vendor_name[16]; 3173 uint8_t vendor_oui[3]; 3174 uint8_t vendor_pn[816]; 3175 uint8_t vendor_rev[4]; 3176 uint8_t vendor_sn[16]; 3177 uint8_t datecode[6]; 3178 uint8_t lot_code[2]; 3179 uint8_t reserved191[57]; 3180 }; 3181 3182 #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \ 3183 &(~((SLI4_PAGE_SIZE)-1))) 3184 3185 struct lpfc_sli4_parameters { 3186 uint32_t word0; 3187 #define cfg_prot_type_SHIFT 0 3188 #define cfg_prot_type_MASK 0x000000FF 3189 #define cfg_prot_type_WORD word0 3190 uint32_t word1; 3191 #define cfg_ft_SHIFT 0 3192 #define cfg_ft_MASK 0x00000001 3193 #define cfg_ft_WORD word1 3194 #define cfg_sli_rev_SHIFT 4 3195 #define cfg_sli_rev_MASK 0x0000000f 3196 #define cfg_sli_rev_WORD word1 3197 #define cfg_sli_family_SHIFT 8 3198 #define cfg_sli_family_MASK 0x0000000f 3199 #define cfg_sli_family_WORD word1 3200 #define cfg_if_type_SHIFT 12 3201 #define cfg_if_type_MASK 0x0000000f 3202 #define cfg_if_type_WORD word1 3203 #define cfg_sli_hint_1_SHIFT 16 3204 #define cfg_sli_hint_1_MASK 0x000000ff 3205 #define cfg_sli_hint_1_WORD word1 3206 #define cfg_sli_hint_2_SHIFT 24 3207 #define cfg_sli_hint_2_MASK 0x0000001f 3208 #define cfg_sli_hint_2_WORD word1 3209 uint32_t word2; 3210 #define cfg_eqav_SHIFT 31 3211 #define cfg_eqav_MASK 0x00000001 3212 #define cfg_eqav_WORD word2 3213 uint32_t word3; 3214 uint32_t word4; 3215 #define cfg_cqv_SHIFT 14 3216 #define cfg_cqv_MASK 0x00000003 3217 #define cfg_cqv_WORD word4 3218 #define cfg_cqpsize_SHIFT 16 3219 #define cfg_cqpsize_MASK 0x000000ff 3220 #define cfg_cqpsize_WORD word4 3221 #define cfg_cqav_SHIFT 31 3222 #define cfg_cqav_MASK 0x00000001 3223 #define cfg_cqav_WORD word4 3224 uint32_t word5; 3225 uint32_t word6; 3226 #define cfg_mqv_SHIFT 14 3227 #define cfg_mqv_MASK 0x00000003 3228 #define cfg_mqv_WORD word6 3229 uint32_t word7; 3230 uint32_t word8; 3231 #define cfg_wqpcnt_SHIFT 0 3232 #define cfg_wqpcnt_MASK 0x0000000f 3233 #define cfg_wqpcnt_WORD word8 3234 #define cfg_wqsize_SHIFT 8 3235 #define cfg_wqsize_MASK 0x0000000f 3236 #define cfg_wqsize_WORD word8 3237 #define cfg_wqv_SHIFT 14 3238 #define cfg_wqv_MASK 0x00000003 3239 #define cfg_wqv_WORD word8 3240 #define cfg_wqpsize_SHIFT 16 3241 #define cfg_wqpsize_MASK 0x000000ff 3242 #define cfg_wqpsize_WORD word8 3243 uint32_t word9; 3244 uint32_t word10; 3245 #define cfg_rqv_SHIFT 14 3246 #define cfg_rqv_MASK 0x00000003 3247 #define cfg_rqv_WORD word10 3248 uint32_t word11; 3249 #define cfg_rq_db_window_SHIFT 28 3250 #define cfg_rq_db_window_MASK 0x0000000f 3251 #define cfg_rq_db_window_WORD word11 3252 uint32_t word12; 3253 #define cfg_fcoe_SHIFT 0 3254 #define cfg_fcoe_MASK 0x00000001 3255 #define cfg_fcoe_WORD word12 3256 #define cfg_ext_SHIFT 1 3257 #define cfg_ext_MASK 0x00000001 3258 #define cfg_ext_WORD word12 3259 #define cfg_hdrr_SHIFT 2 3260 #define cfg_hdrr_MASK 0x00000001 3261 #define cfg_hdrr_WORD word12 3262 #define cfg_phwq_SHIFT 15 3263 #define cfg_phwq_MASK 0x00000001 3264 #define cfg_phwq_WORD word12 3265 #define cfg_oas_SHIFT 25 3266 #define cfg_oas_MASK 0x00000001 3267 #define cfg_oas_WORD word12 3268 #define cfg_loopbk_scope_SHIFT 28 3269 #define cfg_loopbk_scope_MASK 0x0000000f 3270 #define cfg_loopbk_scope_WORD word12 3271 uint32_t sge_supp_len; 3272 uint32_t word14; 3273 #define cfg_sgl_page_cnt_SHIFT 0 3274 #define cfg_sgl_page_cnt_MASK 0x0000000f 3275 #define cfg_sgl_page_cnt_WORD word14 3276 #define cfg_sgl_page_size_SHIFT 8 3277 #define cfg_sgl_page_size_MASK 0x000000ff 3278 #define cfg_sgl_page_size_WORD word14 3279 #define cfg_sgl_pp_align_SHIFT 16 3280 #define cfg_sgl_pp_align_MASK 0x000000ff 3281 #define cfg_sgl_pp_align_WORD word14 3282 uint32_t word15; 3283 uint32_t word16; 3284 uint32_t word17; 3285 uint32_t word18; 3286 uint32_t word19; 3287 #define cfg_ext_embed_cb_SHIFT 0 3288 #define cfg_ext_embed_cb_MASK 0x00000001 3289 #define cfg_ext_embed_cb_WORD word19 3290 #define cfg_mds_diags_SHIFT 1 3291 #define cfg_mds_diags_MASK 0x00000001 3292 #define cfg_mds_diags_WORD word19 3293 #define cfg_nvme_SHIFT 3 3294 #define cfg_nvme_MASK 0x00000001 3295 #define cfg_nvme_WORD word19 3296 #define cfg_xib_SHIFT 4 3297 #define cfg_xib_MASK 0x00000001 3298 #define cfg_xib_WORD word19 3299 #define cfg_xpsgl_SHIFT 6 3300 #define cfg_xpsgl_MASK 0x00000001 3301 #define cfg_xpsgl_WORD word19 3302 #define cfg_eqdr_SHIFT 8 3303 #define cfg_eqdr_MASK 0x00000001 3304 #define cfg_eqdr_WORD word19 3305 #define cfg_nosr_SHIFT 9 3306 #define cfg_nosr_MASK 0x00000001 3307 #define cfg_nosr_WORD word19 3308 3309 #define cfg_bv1s_SHIFT 10 3310 #define cfg_bv1s_MASK 0x00000001 3311 #define cfg_bv1s_WORD word19 3312 3313 #define cfg_nsler_SHIFT 12 3314 #define cfg_nsler_MASK 0x00000001 3315 #define cfg_nsler_WORD word19 3316 3317 uint32_t word20; 3318 #define cfg_max_tow_xri_SHIFT 0 3319 #define cfg_max_tow_xri_MASK 0x0000ffff 3320 #define cfg_max_tow_xri_WORD word20 3321 3322 uint32_t word21; /* RESERVED */ 3323 uint32_t word22; /* RESERVED */ 3324 uint32_t word23; /* RESERVED */ 3325 3326 uint32_t word24; 3327 #define cfg_frag_field_offset_SHIFT 0 3328 #define cfg_frag_field_offset_MASK 0x0000ffff 3329 #define cfg_frag_field_offset_WORD word24 3330 3331 #define cfg_frag_field_size_SHIFT 16 3332 #define cfg_frag_field_size_MASK 0x0000ffff 3333 #define cfg_frag_field_size_WORD word24 3334 3335 uint32_t word25; 3336 #define cfg_sgl_field_offset_SHIFT 0 3337 #define cfg_sgl_field_offset_MASK 0x0000ffff 3338 #define cfg_sgl_field_offset_WORD word25 3339 3340 #define cfg_sgl_field_size_SHIFT 16 3341 #define cfg_sgl_field_size_MASK 0x0000ffff 3342 #define cfg_sgl_field_size_WORD word25 3343 3344 uint32_t word26; /* Chain SGE initial value LOW */ 3345 uint32_t word27; /* Chain SGE initial value HIGH */ 3346 #define LPFC_NODELAY_MAX_IO 32 3347 }; 3348 3349 #define LPFC_SET_UE_RECOVERY 0x10 3350 #define LPFC_SET_MDS_DIAGS 0x11 3351 struct lpfc_mbx_set_feature { 3352 struct mbox_header header; 3353 uint32_t feature; 3354 uint32_t param_len; 3355 uint32_t word6; 3356 #define lpfc_mbx_set_feature_UER_SHIFT 0 3357 #define lpfc_mbx_set_feature_UER_MASK 0x00000001 3358 #define lpfc_mbx_set_feature_UER_WORD word6 3359 #define lpfc_mbx_set_feature_mds_SHIFT 0 3360 #define lpfc_mbx_set_feature_mds_MASK 0x00000001 3361 #define lpfc_mbx_set_feature_mds_WORD word6 3362 #define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1 3363 #define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001 3364 #define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6 3365 uint32_t word7; 3366 #define lpfc_mbx_set_feature_UERP_SHIFT 0 3367 #define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff 3368 #define lpfc_mbx_set_feature_UERP_WORD word7 3369 #define lpfc_mbx_set_feature_UESR_SHIFT 16 3370 #define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff 3371 #define lpfc_mbx_set_feature_UESR_WORD word7 3372 }; 3373 3374 3375 #define LPFC_SET_HOST_OS_DRIVER_VERSION 0x2 3376 struct lpfc_mbx_set_host_data { 3377 #define LPFC_HOST_OS_DRIVER_VERSION_SIZE 48 3378 struct mbox_header header; 3379 uint32_t param_id; 3380 uint32_t param_len; 3381 uint8_t data[LPFC_HOST_OS_DRIVER_VERSION_SIZE]; 3382 }; 3383 3384 struct lpfc_mbx_set_trunk_mode { 3385 struct mbox_header header; 3386 uint32_t word0; 3387 #define lpfc_mbx_set_trunk_mode_WORD word0 3388 #define lpfc_mbx_set_trunk_mode_SHIFT 0 3389 #define lpfc_mbx_set_trunk_mode_MASK 0xFF 3390 uint32_t word1; 3391 uint32_t word2; 3392 }; 3393 3394 struct lpfc_mbx_get_sli4_parameters { 3395 struct mbox_header header; 3396 struct lpfc_sli4_parameters sli4_parameters; 3397 }; 3398 3399 struct lpfc_rscr_desc_generic { 3400 #define LPFC_RSRC_DESC_WSIZE 22 3401 uint32_t desc[LPFC_RSRC_DESC_WSIZE]; 3402 }; 3403 3404 struct lpfc_rsrc_desc_pcie { 3405 uint32_t word0; 3406 #define lpfc_rsrc_desc_pcie_type_SHIFT 0 3407 #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff 3408 #define lpfc_rsrc_desc_pcie_type_WORD word0 3409 #define LPFC_RSRC_DESC_TYPE_PCIE 0x40 3410 #define lpfc_rsrc_desc_pcie_length_SHIFT 8 3411 #define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff 3412 #define lpfc_rsrc_desc_pcie_length_WORD word0 3413 uint32_t word1; 3414 #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0 3415 #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff 3416 #define lpfc_rsrc_desc_pcie_pfnum_WORD word1 3417 uint32_t reserved; 3418 uint32_t word3; 3419 #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0 3420 #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff 3421 #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3 3422 #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8 3423 #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff 3424 #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3 3425 #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16 3426 #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff 3427 #define lpfc_rsrc_desc_pcie_pf_type_WORD word3 3428 uint32_t word4; 3429 #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0 3430 #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff 3431 #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4 3432 }; 3433 3434 struct lpfc_rsrc_desc_fcfcoe { 3435 uint32_t word0; 3436 #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0 3437 #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff 3438 #define lpfc_rsrc_desc_fcfcoe_type_WORD word0 3439 #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43 3440 #define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8 3441 #define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff 3442 #define lpfc_rsrc_desc_fcfcoe_length_WORD word0 3443 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0 3444 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72 3445 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88 3446 uint32_t word1; 3447 #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0 3448 #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff 3449 #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1 3450 #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16 3451 #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff 3452 #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1 3453 uint32_t word2; 3454 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0 3455 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff 3456 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2 3457 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16 3458 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff 3459 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2 3460 uint32_t word3; 3461 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0 3462 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff 3463 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3 3464 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16 3465 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff 3466 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3 3467 uint32_t word4; 3468 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0 3469 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff 3470 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4 3471 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16 3472 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff 3473 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4 3474 uint32_t word5; 3475 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0 3476 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff 3477 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5 3478 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16 3479 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff 3480 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5 3481 uint32_t word6; 3482 uint32_t word7; 3483 uint32_t word8; 3484 uint32_t word9; 3485 uint32_t word10; 3486 uint32_t word11; 3487 uint32_t word12; 3488 uint32_t word13; 3489 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0 3490 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f 3491 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13 3492 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6 3493 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003 3494 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13 3495 #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8 3496 #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001 3497 #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13 3498 #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9 3499 #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001 3500 #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13 3501 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16 3502 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff 3503 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13 3504 /* extended FC/FCoE Resource Descriptor when length = 88 bytes */ 3505 uint32_t bw_min; 3506 uint32_t bw_max; 3507 uint32_t iops_min; 3508 uint32_t iops_max; 3509 uint32_t reserved[4]; 3510 }; 3511 3512 struct lpfc_func_cfg { 3513 #define LPFC_RSRC_DESC_MAX_NUM 2 3514 uint32_t rsrc_desc_count; 3515 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM]; 3516 }; 3517 3518 struct lpfc_mbx_get_func_cfg { 3519 struct mbox_header header; 3520 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0 3521 #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1 3522 #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2 3523 struct lpfc_func_cfg func_cfg; 3524 }; 3525 3526 struct lpfc_prof_cfg { 3527 #define LPFC_RSRC_DESC_MAX_NUM 2 3528 uint32_t rsrc_desc_count; 3529 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM]; 3530 }; 3531 3532 struct lpfc_mbx_get_prof_cfg { 3533 struct mbox_header header; 3534 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0 3535 #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1 3536 #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2 3537 union { 3538 struct { 3539 uint32_t word10; 3540 #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0 3541 #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff 3542 #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10 3543 #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8 3544 #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003 3545 #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10 3546 } request; 3547 struct { 3548 struct lpfc_prof_cfg prof_cfg; 3549 } response; 3550 } u; 3551 }; 3552 3553 struct lpfc_controller_attribute { 3554 uint32_t version_string[8]; 3555 uint32_t manufacturer_name[8]; 3556 uint32_t supported_modes; 3557 uint32_t word17; 3558 #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0 3559 #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff 3560 #define lpfc_cntl_attr_eprom_ver_lo_WORD word17 3561 #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8 3562 #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff 3563 #define lpfc_cntl_attr_eprom_ver_hi_WORD word17 3564 uint32_t mbx_da_struct_ver; 3565 uint32_t ep_fw_da_struct_ver; 3566 uint32_t ncsi_ver_str[3]; 3567 uint32_t dflt_ext_timeout; 3568 uint32_t model_number[8]; 3569 uint32_t description[16]; 3570 uint32_t serial_number[8]; 3571 uint32_t ip_ver_str[8]; 3572 uint32_t fw_ver_str[8]; 3573 uint32_t bios_ver_str[8]; 3574 uint32_t redboot_ver_str[8]; 3575 uint32_t driver_ver_str[8]; 3576 uint32_t flash_fw_ver_str[8]; 3577 uint32_t functionality; 3578 uint32_t word105; 3579 #define lpfc_cntl_attr_max_cbd_len_SHIFT 0 3580 #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff 3581 #define lpfc_cntl_attr_max_cbd_len_WORD word105 3582 #define lpfc_cntl_attr_asic_rev_SHIFT 16 3583 #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff 3584 #define lpfc_cntl_attr_asic_rev_WORD word105 3585 #define lpfc_cntl_attr_gen_guid0_SHIFT 24 3586 #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff 3587 #define lpfc_cntl_attr_gen_guid0_WORD word105 3588 uint32_t gen_guid1_12[3]; 3589 uint32_t word109; 3590 #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0 3591 #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff 3592 #define lpfc_cntl_attr_gen_guid13_14_WORD word109 3593 #define lpfc_cntl_attr_gen_guid15_SHIFT 16 3594 #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff 3595 #define lpfc_cntl_attr_gen_guid15_WORD word109 3596 #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24 3597 #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff 3598 #define lpfc_cntl_attr_hba_port_cnt_WORD word109 3599 uint32_t word110; 3600 #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0 3601 #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff 3602 #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110 3603 #define lpfc_cntl_attr_multi_func_dev_SHIFT 24 3604 #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff 3605 #define lpfc_cntl_attr_multi_func_dev_WORD word110 3606 uint32_t word111; 3607 #define lpfc_cntl_attr_cache_valid_SHIFT 0 3608 #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff 3609 #define lpfc_cntl_attr_cache_valid_WORD word111 3610 #define lpfc_cntl_attr_hba_status_SHIFT 8 3611 #define lpfc_cntl_attr_hba_status_MASK 0x000000ff 3612 #define lpfc_cntl_attr_hba_status_WORD word111 3613 #define lpfc_cntl_attr_max_domain_SHIFT 16 3614 #define lpfc_cntl_attr_max_domain_MASK 0x000000ff 3615 #define lpfc_cntl_attr_max_domain_WORD word111 3616 #define lpfc_cntl_attr_lnk_numb_SHIFT 24 3617 #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f 3618 #define lpfc_cntl_attr_lnk_numb_WORD word111 3619 #define lpfc_cntl_attr_lnk_type_SHIFT 30 3620 #define lpfc_cntl_attr_lnk_type_MASK 0x00000003 3621 #define lpfc_cntl_attr_lnk_type_WORD word111 3622 uint32_t fw_post_status; 3623 uint32_t hba_mtu[8]; 3624 uint32_t word121; 3625 uint32_t reserved1[3]; 3626 uint32_t word125; 3627 #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0 3628 #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff 3629 #define lpfc_cntl_attr_pci_vendor_id_WORD word125 3630 #define lpfc_cntl_attr_pci_device_id_SHIFT 16 3631 #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff 3632 #define lpfc_cntl_attr_pci_device_id_WORD word125 3633 uint32_t word126; 3634 #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0 3635 #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff 3636 #define lpfc_cntl_attr_pci_subvdr_id_WORD word126 3637 #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16 3638 #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff 3639 #define lpfc_cntl_attr_pci_subsys_id_WORD word126 3640 uint32_t word127; 3641 #define lpfc_cntl_attr_pci_bus_num_SHIFT 0 3642 #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff 3643 #define lpfc_cntl_attr_pci_bus_num_WORD word127 3644 #define lpfc_cntl_attr_pci_dev_num_SHIFT 8 3645 #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff 3646 #define lpfc_cntl_attr_pci_dev_num_WORD word127 3647 #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16 3648 #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff 3649 #define lpfc_cntl_attr_pci_fnc_num_WORD word127 3650 #define lpfc_cntl_attr_inf_type_SHIFT 24 3651 #define lpfc_cntl_attr_inf_type_MASK 0x000000ff 3652 #define lpfc_cntl_attr_inf_type_WORD word127 3653 uint32_t unique_id[2]; 3654 uint32_t word130; 3655 #define lpfc_cntl_attr_num_netfil_SHIFT 0 3656 #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff 3657 #define lpfc_cntl_attr_num_netfil_WORD word130 3658 uint32_t reserved2[4]; 3659 }; 3660 3661 struct lpfc_mbx_get_cntl_attributes { 3662 union lpfc_sli4_cfg_shdr cfg_shdr; 3663 struct lpfc_controller_attribute cntl_attr; 3664 }; 3665 3666 struct lpfc_mbx_get_port_name { 3667 struct mbox_header header; 3668 union { 3669 struct { 3670 uint32_t word4; 3671 #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0 3672 #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003 3673 #define lpfc_mbx_get_port_name_lnk_type_WORD word4 3674 } request; 3675 struct { 3676 uint32_t word4; 3677 #define lpfc_mbx_get_port_name_name0_SHIFT 0 3678 #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF 3679 #define lpfc_mbx_get_port_name_name0_WORD word4 3680 #define lpfc_mbx_get_port_name_name1_SHIFT 8 3681 #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF 3682 #define lpfc_mbx_get_port_name_name1_WORD word4 3683 #define lpfc_mbx_get_port_name_name2_SHIFT 16 3684 #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF 3685 #define lpfc_mbx_get_port_name_name2_WORD word4 3686 #define lpfc_mbx_get_port_name_name3_SHIFT 24 3687 #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF 3688 #define lpfc_mbx_get_port_name_name3_WORD word4 3689 #define LPFC_LINK_NUMBER_0 0 3690 #define LPFC_LINK_NUMBER_1 1 3691 #define LPFC_LINK_NUMBER_2 2 3692 #define LPFC_LINK_NUMBER_3 3 3693 } response; 3694 } u; 3695 }; 3696 3697 /* Mailbox Completion Queue Error Messages */ 3698 #define MB_CQE_STATUS_SUCCESS 0x0 3699 #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1 3700 #define MB_CQE_STATUS_INVALID_PARAMETER 0x2 3701 #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3 3702 #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4 3703 #define MB_CQE_STATUS_DMA_FAILED 0x5 3704 3705 #define LPFC_MBX_WR_CONFIG_MAX_BDE 1 3706 struct lpfc_mbx_wr_object { 3707 struct mbox_header header; 3708 union { 3709 struct { 3710 uint32_t word4; 3711 #define lpfc_wr_object_eof_SHIFT 31 3712 #define lpfc_wr_object_eof_MASK 0x00000001 3713 #define lpfc_wr_object_eof_WORD word4 3714 #define lpfc_wr_object_eas_SHIFT 29 3715 #define lpfc_wr_object_eas_MASK 0x00000001 3716 #define lpfc_wr_object_eas_WORD word4 3717 #define lpfc_wr_object_write_length_SHIFT 0 3718 #define lpfc_wr_object_write_length_MASK 0x00FFFFFF 3719 #define lpfc_wr_object_write_length_WORD word4 3720 uint32_t write_offset; 3721 uint32_t object_name[26]; 3722 uint32_t bde_count; 3723 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE]; 3724 } request; 3725 struct { 3726 uint32_t actual_write_length; 3727 uint32_t word5; 3728 #define lpfc_wr_object_change_status_SHIFT 0 3729 #define lpfc_wr_object_change_status_MASK 0x000000FF 3730 #define lpfc_wr_object_change_status_WORD word5 3731 #define LPFC_CHANGE_STATUS_NO_RESET_NEEDED 0x00 3732 #define LPFC_CHANGE_STATUS_PHYS_DEV_RESET 0x01 3733 #define LPFC_CHANGE_STATUS_FW_RESET 0x02 3734 #define LPFC_CHANGE_STATUS_PORT_MIGRATION 0x04 3735 #define LPFC_CHANGE_STATUS_PCI_RESET 0x05 3736 } response; 3737 } u; 3738 }; 3739 3740 /* mailbox queue entry structure */ 3741 struct lpfc_mqe { 3742 uint32_t word0; 3743 #define lpfc_mqe_status_SHIFT 16 3744 #define lpfc_mqe_status_MASK 0x0000FFFF 3745 #define lpfc_mqe_status_WORD word0 3746 #define lpfc_mqe_command_SHIFT 8 3747 #define lpfc_mqe_command_MASK 0x000000FF 3748 #define lpfc_mqe_command_WORD word0 3749 union { 3750 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1]; 3751 /* sli4 mailbox commands */ 3752 struct lpfc_mbx_sli4_config sli4_config; 3753 struct lpfc_mbx_init_vfi init_vfi; 3754 struct lpfc_mbx_reg_vfi reg_vfi; 3755 struct lpfc_mbx_reg_vfi unreg_vfi; 3756 struct lpfc_mbx_init_vpi init_vpi; 3757 struct lpfc_mbx_resume_rpi resume_rpi; 3758 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl; 3759 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry; 3760 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry; 3761 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl; 3762 struct lpfc_mbx_reg_fcfi reg_fcfi; 3763 struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq; 3764 struct lpfc_mbx_unreg_fcfi unreg_fcfi; 3765 struct lpfc_mbx_mq_create mq_create; 3766 struct lpfc_mbx_mq_create_ext mq_create_ext; 3767 struct lpfc_mbx_eq_create eq_create; 3768 struct lpfc_mbx_modify_eq_delay eq_delay; 3769 struct lpfc_mbx_cq_create cq_create; 3770 struct lpfc_mbx_cq_create_set cq_create_set; 3771 struct lpfc_mbx_wq_create wq_create; 3772 struct lpfc_mbx_rq_create rq_create; 3773 struct lpfc_mbx_rq_create_v2 rq_create_v2; 3774 struct lpfc_mbx_mq_destroy mq_destroy; 3775 struct lpfc_mbx_eq_destroy eq_destroy; 3776 struct lpfc_mbx_cq_destroy cq_destroy; 3777 struct lpfc_mbx_wq_destroy wq_destroy; 3778 struct lpfc_mbx_rq_destroy rq_destroy; 3779 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info; 3780 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents; 3781 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents; 3782 struct lpfc_mbx_post_sgl_pages post_sgl_pages; 3783 struct lpfc_mbx_nembed_cmd nembed_cmd; 3784 struct lpfc_mbx_read_rev read_rev; 3785 struct lpfc_mbx_read_vpi read_vpi; 3786 struct lpfc_mbx_read_config rd_config; 3787 struct lpfc_mbx_request_features req_ftrs; 3788 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl; 3789 struct lpfc_mbx_query_fw_config query_fw_cfg; 3790 struct lpfc_mbx_set_beacon_config beacon_config; 3791 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters; 3792 struct lpfc_mbx_set_link_diag_state link_diag_state; 3793 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback; 3794 struct lpfc_mbx_run_link_diag_test link_diag_test; 3795 struct lpfc_mbx_get_func_cfg get_func_cfg; 3796 struct lpfc_mbx_get_prof_cfg get_prof_cfg; 3797 struct lpfc_mbx_wr_object wr_object; 3798 struct lpfc_mbx_get_port_name get_port_name; 3799 struct lpfc_mbx_set_feature set_feature; 3800 struct lpfc_mbx_memory_dump_type3 mem_dump_type3; 3801 struct lpfc_mbx_set_host_data set_host_data; 3802 struct lpfc_mbx_set_trunk_mode set_trunk_mode; 3803 struct lpfc_mbx_nop nop; 3804 struct lpfc_mbx_set_ras_fwlog ras_fwlog; 3805 } un; 3806 }; 3807 3808 struct lpfc_mcqe { 3809 uint32_t word0; 3810 #define lpfc_mcqe_status_SHIFT 0 3811 #define lpfc_mcqe_status_MASK 0x0000FFFF 3812 #define lpfc_mcqe_status_WORD word0 3813 #define lpfc_mcqe_ext_status_SHIFT 16 3814 #define lpfc_mcqe_ext_status_MASK 0x0000FFFF 3815 #define lpfc_mcqe_ext_status_WORD word0 3816 uint32_t mcqe_tag0; 3817 uint32_t mcqe_tag1; 3818 uint32_t trailer; 3819 #define lpfc_trailer_valid_SHIFT 31 3820 #define lpfc_trailer_valid_MASK 0x00000001 3821 #define lpfc_trailer_valid_WORD trailer 3822 #define lpfc_trailer_async_SHIFT 30 3823 #define lpfc_trailer_async_MASK 0x00000001 3824 #define lpfc_trailer_async_WORD trailer 3825 #define lpfc_trailer_hpi_SHIFT 29 3826 #define lpfc_trailer_hpi_MASK 0x00000001 3827 #define lpfc_trailer_hpi_WORD trailer 3828 #define lpfc_trailer_completed_SHIFT 28 3829 #define lpfc_trailer_completed_MASK 0x00000001 3830 #define lpfc_trailer_completed_WORD trailer 3831 #define lpfc_trailer_consumed_SHIFT 27 3832 #define lpfc_trailer_consumed_MASK 0x00000001 3833 #define lpfc_trailer_consumed_WORD trailer 3834 #define lpfc_trailer_type_SHIFT 16 3835 #define lpfc_trailer_type_MASK 0x000000FF 3836 #define lpfc_trailer_type_WORD trailer 3837 #define lpfc_trailer_code_SHIFT 8 3838 #define lpfc_trailer_code_MASK 0x000000FF 3839 #define lpfc_trailer_code_WORD trailer 3840 #define LPFC_TRAILER_CODE_LINK 0x1 3841 #define LPFC_TRAILER_CODE_FCOE 0x2 3842 #define LPFC_TRAILER_CODE_DCBX 0x3 3843 #define LPFC_TRAILER_CODE_GRP5 0x5 3844 #define LPFC_TRAILER_CODE_FC 0x10 3845 #define LPFC_TRAILER_CODE_SLI 0x11 3846 }; 3847 3848 struct lpfc_acqe_link { 3849 uint32_t word0; 3850 #define lpfc_acqe_link_speed_SHIFT 24 3851 #define lpfc_acqe_link_speed_MASK 0x000000FF 3852 #define lpfc_acqe_link_speed_WORD word0 3853 #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0 3854 #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1 3855 #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2 3856 #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3 3857 #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4 3858 #define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5 3859 #define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6 3860 #define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7 3861 #define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8 3862 #define lpfc_acqe_link_duplex_SHIFT 16 3863 #define lpfc_acqe_link_duplex_MASK 0x000000FF 3864 #define lpfc_acqe_link_duplex_WORD word0 3865 #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0 3866 #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1 3867 #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2 3868 #define lpfc_acqe_link_status_SHIFT 8 3869 #define lpfc_acqe_link_status_MASK 0x000000FF 3870 #define lpfc_acqe_link_status_WORD word0 3871 #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0 3872 #define LPFC_ASYNC_LINK_STATUS_UP 0x1 3873 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2 3874 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3 3875 #define lpfc_acqe_link_type_SHIFT 6 3876 #define lpfc_acqe_link_type_MASK 0x00000003 3877 #define lpfc_acqe_link_type_WORD word0 3878 #define lpfc_acqe_link_number_SHIFT 0 3879 #define lpfc_acqe_link_number_MASK 0x0000003F 3880 #define lpfc_acqe_link_number_WORD word0 3881 uint32_t word1; 3882 #define lpfc_acqe_link_fault_SHIFT 0 3883 #define lpfc_acqe_link_fault_MASK 0x000000FF 3884 #define lpfc_acqe_link_fault_WORD word1 3885 #define LPFC_ASYNC_LINK_FAULT_NONE 0x0 3886 #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1 3887 #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2 3888 #define LPFC_ASYNC_LINK_FAULT_LR_LRR 0x3 3889 #define lpfc_acqe_logical_link_speed_SHIFT 16 3890 #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF 3891 #define lpfc_acqe_logical_link_speed_WORD word1 3892 uint32_t event_tag; 3893 uint32_t trailer; 3894 #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0 3895 #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1 3896 }; 3897 3898 struct lpfc_acqe_fip { 3899 uint32_t index; 3900 uint32_t word1; 3901 #define lpfc_acqe_fip_fcf_count_SHIFT 0 3902 #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF 3903 #define lpfc_acqe_fip_fcf_count_WORD word1 3904 #define lpfc_acqe_fip_event_type_SHIFT 16 3905 #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF 3906 #define lpfc_acqe_fip_event_type_WORD word1 3907 uint32_t event_tag; 3908 uint32_t trailer; 3909 #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1 3910 #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2 3911 #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3 3912 #define LPFC_FIP_EVENT_TYPE_CVL 0x4 3913 #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5 3914 }; 3915 3916 struct lpfc_acqe_dcbx { 3917 uint32_t tlv_ttl; 3918 uint32_t reserved; 3919 uint32_t event_tag; 3920 uint32_t trailer; 3921 }; 3922 3923 struct lpfc_acqe_grp5 { 3924 uint32_t word0; 3925 #define lpfc_acqe_grp5_type_SHIFT 6 3926 #define lpfc_acqe_grp5_type_MASK 0x00000003 3927 #define lpfc_acqe_grp5_type_WORD word0 3928 #define lpfc_acqe_grp5_number_SHIFT 0 3929 #define lpfc_acqe_grp5_number_MASK 0x0000003F 3930 #define lpfc_acqe_grp5_number_WORD word0 3931 uint32_t word1; 3932 #define lpfc_acqe_grp5_llink_spd_SHIFT 16 3933 #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF 3934 #define lpfc_acqe_grp5_llink_spd_WORD word1 3935 uint32_t event_tag; 3936 uint32_t trailer; 3937 }; 3938 3939 extern const char *const trunk_errmsg[]; 3940 3941 struct lpfc_acqe_fc_la { 3942 uint32_t word0; 3943 #define lpfc_acqe_fc_la_speed_SHIFT 24 3944 #define lpfc_acqe_fc_la_speed_MASK 0x000000FF 3945 #define lpfc_acqe_fc_la_speed_WORD word0 3946 #define LPFC_FC_LA_SPEED_UNKNOWN 0x0 3947 #define LPFC_FC_LA_SPEED_1G 0x1 3948 #define LPFC_FC_LA_SPEED_2G 0x2 3949 #define LPFC_FC_LA_SPEED_4G 0x4 3950 #define LPFC_FC_LA_SPEED_8G 0x8 3951 #define LPFC_FC_LA_SPEED_10G 0xA 3952 #define LPFC_FC_LA_SPEED_16G 0x10 3953 #define LPFC_FC_LA_SPEED_32G 0x20 3954 #define LPFC_FC_LA_SPEED_64G 0x21 3955 #define LPFC_FC_LA_SPEED_128G 0x22 3956 #define LPFC_FC_LA_SPEED_256G 0x23 3957 #define lpfc_acqe_fc_la_topology_SHIFT 16 3958 #define lpfc_acqe_fc_la_topology_MASK 0x000000FF 3959 #define lpfc_acqe_fc_la_topology_WORD word0 3960 #define LPFC_FC_LA_TOP_UNKOWN 0x0 3961 #define LPFC_FC_LA_TOP_P2P 0x1 3962 #define LPFC_FC_LA_TOP_FCAL 0x2 3963 #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3 3964 #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4 3965 #define lpfc_acqe_fc_la_att_type_SHIFT 8 3966 #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF 3967 #define lpfc_acqe_fc_la_att_type_WORD word0 3968 #define LPFC_FC_LA_TYPE_LINK_UP 0x1 3969 #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2 3970 #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3 3971 #define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4 3972 #define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5 3973 #define LPFC_FC_LA_TYPE_UNEXP_WWPN 0x6 3974 #define LPFC_FC_LA_TYPE_TRUNKING_EVENT 0x7 3975 #define lpfc_acqe_fc_la_port_type_SHIFT 6 3976 #define lpfc_acqe_fc_la_port_type_MASK 0x00000003 3977 #define lpfc_acqe_fc_la_port_type_WORD word0 3978 #define LPFC_LINK_TYPE_ETHERNET 0x0 3979 #define LPFC_LINK_TYPE_FC 0x1 3980 #define lpfc_acqe_fc_la_port_number_SHIFT 0 3981 #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F 3982 #define lpfc_acqe_fc_la_port_number_WORD word0 3983 3984 /* Attention Type is 0x07 (Trunking Event) word0 */ 3985 #define lpfc_acqe_fc_la_trunk_link_status_port0_SHIFT 16 3986 #define lpfc_acqe_fc_la_trunk_link_status_port0_MASK 0x0000001 3987 #define lpfc_acqe_fc_la_trunk_link_status_port0_WORD word0 3988 #define lpfc_acqe_fc_la_trunk_link_status_port1_SHIFT 17 3989 #define lpfc_acqe_fc_la_trunk_link_status_port1_MASK 0x0000001 3990 #define lpfc_acqe_fc_la_trunk_link_status_port1_WORD word0 3991 #define lpfc_acqe_fc_la_trunk_link_status_port2_SHIFT 18 3992 #define lpfc_acqe_fc_la_trunk_link_status_port2_MASK 0x0000001 3993 #define lpfc_acqe_fc_la_trunk_link_status_port2_WORD word0 3994 #define lpfc_acqe_fc_la_trunk_link_status_port3_SHIFT 19 3995 #define lpfc_acqe_fc_la_trunk_link_status_port3_MASK 0x0000001 3996 #define lpfc_acqe_fc_la_trunk_link_status_port3_WORD word0 3997 #define lpfc_acqe_fc_la_trunk_config_port0_SHIFT 20 3998 #define lpfc_acqe_fc_la_trunk_config_port0_MASK 0x0000001 3999 #define lpfc_acqe_fc_la_trunk_config_port0_WORD word0 4000 #define lpfc_acqe_fc_la_trunk_config_port1_SHIFT 21 4001 #define lpfc_acqe_fc_la_trunk_config_port1_MASK 0x0000001 4002 #define lpfc_acqe_fc_la_trunk_config_port1_WORD word0 4003 #define lpfc_acqe_fc_la_trunk_config_port2_SHIFT 22 4004 #define lpfc_acqe_fc_la_trunk_config_port2_MASK 0x0000001 4005 #define lpfc_acqe_fc_la_trunk_config_port2_WORD word0 4006 #define lpfc_acqe_fc_la_trunk_config_port3_SHIFT 23 4007 #define lpfc_acqe_fc_la_trunk_config_port3_MASK 0x0000001 4008 #define lpfc_acqe_fc_la_trunk_config_port3_WORD word0 4009 uint32_t word1; 4010 #define lpfc_acqe_fc_la_llink_spd_SHIFT 16 4011 #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF 4012 #define lpfc_acqe_fc_la_llink_spd_WORD word1 4013 #define lpfc_acqe_fc_la_fault_SHIFT 0 4014 #define lpfc_acqe_fc_la_fault_MASK 0x000000FF 4015 #define lpfc_acqe_fc_la_fault_WORD word1 4016 #define lpfc_acqe_fc_la_trunk_fault_SHIFT 0 4017 #define lpfc_acqe_fc_la_trunk_fault_MASK 0x0000000F 4018 #define lpfc_acqe_fc_la_trunk_fault_WORD word1 4019 #define lpfc_acqe_fc_la_trunk_linkmask_SHIFT 4 4020 #define lpfc_acqe_fc_la_trunk_linkmask_MASK 0x000000F 4021 #define lpfc_acqe_fc_la_trunk_linkmask_WORD word1 4022 #define LPFC_FC_LA_FAULT_NONE 0x0 4023 #define LPFC_FC_LA_FAULT_LOCAL 0x1 4024 #define LPFC_FC_LA_FAULT_REMOTE 0x2 4025 uint32_t event_tag; 4026 uint32_t trailer; 4027 #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1 4028 #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2 4029 }; 4030 4031 struct lpfc_acqe_misconfigured_event { 4032 struct { 4033 uint32_t word0; 4034 #define lpfc_sli_misconfigured_port0_state_SHIFT 0 4035 #define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF 4036 #define lpfc_sli_misconfigured_port0_state_WORD word0 4037 #define lpfc_sli_misconfigured_port1_state_SHIFT 8 4038 #define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF 4039 #define lpfc_sli_misconfigured_port1_state_WORD word0 4040 #define lpfc_sli_misconfigured_port2_state_SHIFT 16 4041 #define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF 4042 #define lpfc_sli_misconfigured_port2_state_WORD word0 4043 #define lpfc_sli_misconfigured_port3_state_SHIFT 24 4044 #define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF 4045 #define lpfc_sli_misconfigured_port3_state_WORD word0 4046 uint32_t word1; 4047 #define lpfc_sli_misconfigured_port0_op_SHIFT 0 4048 #define lpfc_sli_misconfigured_port0_op_MASK 0x00000001 4049 #define lpfc_sli_misconfigured_port0_op_WORD word1 4050 #define lpfc_sli_misconfigured_port0_severity_SHIFT 1 4051 #define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003 4052 #define lpfc_sli_misconfigured_port0_severity_WORD word1 4053 #define lpfc_sli_misconfigured_port1_op_SHIFT 8 4054 #define lpfc_sli_misconfigured_port1_op_MASK 0x00000001 4055 #define lpfc_sli_misconfigured_port1_op_WORD word1 4056 #define lpfc_sli_misconfigured_port1_severity_SHIFT 9 4057 #define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003 4058 #define lpfc_sli_misconfigured_port1_severity_WORD word1 4059 #define lpfc_sli_misconfigured_port2_op_SHIFT 16 4060 #define lpfc_sli_misconfigured_port2_op_MASK 0x00000001 4061 #define lpfc_sli_misconfigured_port2_op_WORD word1 4062 #define lpfc_sli_misconfigured_port2_severity_SHIFT 17 4063 #define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003 4064 #define lpfc_sli_misconfigured_port2_severity_WORD word1 4065 #define lpfc_sli_misconfigured_port3_op_SHIFT 24 4066 #define lpfc_sli_misconfigured_port3_op_MASK 0x00000001 4067 #define lpfc_sli_misconfigured_port3_op_WORD word1 4068 #define lpfc_sli_misconfigured_port3_severity_SHIFT 25 4069 #define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003 4070 #define lpfc_sli_misconfigured_port3_severity_WORD word1 4071 } theEvent; 4072 #define LPFC_SLI_EVENT_STATUS_VALID 0x00 4073 #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01 4074 #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02 4075 #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03 4076 #define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04 4077 #define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05 4078 }; 4079 4080 struct lpfc_acqe_sli { 4081 uint32_t event_data1; 4082 uint32_t event_data2; 4083 uint32_t reserved; 4084 uint32_t trailer; 4085 #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1 4086 #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2 4087 #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3 4088 #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4 4089 #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5 4090 #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9 4091 #define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA 4092 }; 4093 4094 /* 4095 * Define the bootstrap mailbox (bmbx) region used to communicate 4096 * mailbox command between the host and port. The mailbox consists 4097 * of a payload area of 256 bytes and a completion queue of length 4098 * 16 bytes. 4099 */ 4100 struct lpfc_bmbx_create { 4101 struct lpfc_mqe mqe; 4102 struct lpfc_mcqe mcqe; 4103 }; 4104 4105 #define SGL_ALIGN_SZ 64 4106 #define SGL_PAGE_SIZE 4096 4107 /* align SGL addr on a size boundary - adjust address up */ 4108 #define NO_XRI 0xffff 4109 4110 struct wqe_common { 4111 uint32_t word6; 4112 #define wqe_xri_tag_SHIFT 0 4113 #define wqe_xri_tag_MASK 0x0000FFFF 4114 #define wqe_xri_tag_WORD word6 4115 #define wqe_ctxt_tag_SHIFT 16 4116 #define wqe_ctxt_tag_MASK 0x0000FFFF 4117 #define wqe_ctxt_tag_WORD word6 4118 uint32_t word7; 4119 #define wqe_dif_SHIFT 0 4120 #define wqe_dif_MASK 0x00000003 4121 #define wqe_dif_WORD word7 4122 #define LPFC_WQE_DIF_PASSTHRU 1 4123 #define LPFC_WQE_DIF_STRIP 2 4124 #define LPFC_WQE_DIF_INSERT 3 4125 #define wqe_ct_SHIFT 2 4126 #define wqe_ct_MASK 0x00000003 4127 #define wqe_ct_WORD word7 4128 #define wqe_status_SHIFT 4 4129 #define wqe_status_MASK 0x0000000f 4130 #define wqe_status_WORD word7 4131 #define wqe_cmnd_SHIFT 8 4132 #define wqe_cmnd_MASK 0x000000ff 4133 #define wqe_cmnd_WORD word7 4134 #define wqe_class_SHIFT 16 4135 #define wqe_class_MASK 0x00000007 4136 #define wqe_class_WORD word7 4137 #define wqe_ar_SHIFT 19 4138 #define wqe_ar_MASK 0x00000001 4139 #define wqe_ar_WORD word7 4140 #define wqe_ag_SHIFT wqe_ar_SHIFT 4141 #define wqe_ag_MASK wqe_ar_MASK 4142 #define wqe_ag_WORD wqe_ar_WORD 4143 #define wqe_pu_SHIFT 20 4144 #define wqe_pu_MASK 0x00000003 4145 #define wqe_pu_WORD word7 4146 #define wqe_erp_SHIFT 22 4147 #define wqe_erp_MASK 0x00000001 4148 #define wqe_erp_WORD word7 4149 #define wqe_conf_SHIFT wqe_erp_SHIFT 4150 #define wqe_conf_MASK wqe_erp_MASK 4151 #define wqe_conf_WORD wqe_erp_WORD 4152 #define wqe_lnk_SHIFT 23 4153 #define wqe_lnk_MASK 0x00000001 4154 #define wqe_lnk_WORD word7 4155 #define wqe_tmo_SHIFT 24 4156 #define wqe_tmo_MASK 0x000000ff 4157 #define wqe_tmo_WORD word7 4158 uint32_t abort_tag; /* word 8 in WQE */ 4159 uint32_t word9; 4160 #define wqe_reqtag_SHIFT 0 4161 #define wqe_reqtag_MASK 0x0000FFFF 4162 #define wqe_reqtag_WORD word9 4163 #define wqe_temp_rpi_SHIFT 16 4164 #define wqe_temp_rpi_MASK 0x0000FFFF 4165 #define wqe_temp_rpi_WORD word9 4166 #define wqe_rcvoxid_SHIFT 16 4167 #define wqe_rcvoxid_MASK 0x0000FFFF 4168 #define wqe_rcvoxid_WORD word9 4169 #define wqe_sof_SHIFT 24 4170 #define wqe_sof_MASK 0x000000FF 4171 #define wqe_sof_WORD word9 4172 #define wqe_eof_SHIFT 16 4173 #define wqe_eof_MASK 0x000000FF 4174 #define wqe_eof_WORD word9 4175 uint32_t word10; 4176 #define wqe_ebde_cnt_SHIFT 0 4177 #define wqe_ebde_cnt_MASK 0x0000000f 4178 #define wqe_ebde_cnt_WORD word10 4179 #define wqe_nvme_SHIFT 4 4180 #define wqe_nvme_MASK 0x00000001 4181 #define wqe_nvme_WORD word10 4182 #define wqe_oas_SHIFT 6 4183 #define wqe_oas_MASK 0x00000001 4184 #define wqe_oas_WORD word10 4185 #define wqe_lenloc_SHIFT 7 4186 #define wqe_lenloc_MASK 0x00000003 4187 #define wqe_lenloc_WORD word10 4188 #define LPFC_WQE_LENLOC_NONE 0 4189 #define LPFC_WQE_LENLOC_WORD3 1 4190 #define LPFC_WQE_LENLOC_WORD12 2 4191 #define LPFC_WQE_LENLOC_WORD4 3 4192 #define wqe_qosd_SHIFT 9 4193 #define wqe_qosd_MASK 0x00000001 4194 #define wqe_qosd_WORD word10 4195 #define wqe_xbl_SHIFT 11 4196 #define wqe_xbl_MASK 0x00000001 4197 #define wqe_xbl_WORD word10 4198 #define wqe_iod_SHIFT 13 4199 #define wqe_iod_MASK 0x00000001 4200 #define wqe_iod_WORD word10 4201 #define LPFC_WQE_IOD_NONE 0 4202 #define LPFC_WQE_IOD_WRITE 0 4203 #define LPFC_WQE_IOD_READ 1 4204 #define wqe_dbde_SHIFT 14 4205 #define wqe_dbde_MASK 0x00000001 4206 #define wqe_dbde_WORD word10 4207 #define wqe_wqes_SHIFT 15 4208 #define wqe_wqes_MASK 0x00000001 4209 #define wqe_wqes_WORD word10 4210 /* Note that this field overlaps above fields */ 4211 #define wqe_wqid_SHIFT 1 4212 #define wqe_wqid_MASK 0x00007fff 4213 #define wqe_wqid_WORD word10 4214 #define wqe_pri_SHIFT 16 4215 #define wqe_pri_MASK 0x00000007 4216 #define wqe_pri_WORD word10 4217 #define wqe_pv_SHIFT 19 4218 #define wqe_pv_MASK 0x00000001 4219 #define wqe_pv_WORD word10 4220 #define wqe_xc_SHIFT 21 4221 #define wqe_xc_MASK 0x00000001 4222 #define wqe_xc_WORD word10 4223 #define wqe_sr_SHIFT 22 4224 #define wqe_sr_MASK 0x00000001 4225 #define wqe_sr_WORD word10 4226 #define wqe_ccpe_SHIFT 23 4227 #define wqe_ccpe_MASK 0x00000001 4228 #define wqe_ccpe_WORD word10 4229 #define wqe_ccp_SHIFT 24 4230 #define wqe_ccp_MASK 0x000000ff 4231 #define wqe_ccp_WORD word10 4232 uint32_t word11; 4233 #define wqe_cmd_type_SHIFT 0 4234 #define wqe_cmd_type_MASK 0x0000000f 4235 #define wqe_cmd_type_WORD word11 4236 #define wqe_els_id_SHIFT 4 4237 #define wqe_els_id_MASK 0x00000003 4238 #define wqe_els_id_WORD word11 4239 #define LPFC_ELS_ID_FLOGI 3 4240 #define LPFC_ELS_ID_FDISC 2 4241 #define LPFC_ELS_ID_LOGO 1 4242 #define LPFC_ELS_ID_DEFAULT 0 4243 #define wqe_irsp_SHIFT 4 4244 #define wqe_irsp_MASK 0x00000001 4245 #define wqe_irsp_WORD word11 4246 #define wqe_pbde_SHIFT 5 4247 #define wqe_pbde_MASK 0x00000001 4248 #define wqe_pbde_WORD word11 4249 #define wqe_sup_SHIFT 6 4250 #define wqe_sup_MASK 0x00000001 4251 #define wqe_sup_WORD word11 4252 #define wqe_ffrq_SHIFT 6 4253 #define wqe_ffrq_MASK 0x00000001 4254 #define wqe_ffrq_WORD word11 4255 #define wqe_wqec_SHIFT 7 4256 #define wqe_wqec_MASK 0x00000001 4257 #define wqe_wqec_WORD word11 4258 #define wqe_irsplen_SHIFT 8 4259 #define wqe_irsplen_MASK 0x0000000f 4260 #define wqe_irsplen_WORD word11 4261 #define wqe_cqid_SHIFT 16 4262 #define wqe_cqid_MASK 0x0000ffff 4263 #define wqe_cqid_WORD word11 4264 #define LPFC_WQE_CQ_ID_DEFAULT 0xffff 4265 }; 4266 4267 struct wqe_did { 4268 uint32_t word5; 4269 #define wqe_els_did_SHIFT 0 4270 #define wqe_els_did_MASK 0x00FFFFFF 4271 #define wqe_els_did_WORD word5 4272 #define wqe_xmit_bls_pt_SHIFT 28 4273 #define wqe_xmit_bls_pt_MASK 0x00000003 4274 #define wqe_xmit_bls_pt_WORD word5 4275 #define wqe_xmit_bls_ar_SHIFT 30 4276 #define wqe_xmit_bls_ar_MASK 0x00000001 4277 #define wqe_xmit_bls_ar_WORD word5 4278 #define wqe_xmit_bls_xo_SHIFT 31 4279 #define wqe_xmit_bls_xo_MASK 0x00000001 4280 #define wqe_xmit_bls_xo_WORD word5 4281 }; 4282 4283 struct lpfc_wqe_generic{ 4284 struct ulp_bde64 bde; 4285 uint32_t word3; 4286 uint32_t word4; 4287 uint32_t word5; 4288 struct wqe_common wqe_com; 4289 uint32_t payload[4]; 4290 }; 4291 4292 struct els_request64_wqe { 4293 struct ulp_bde64 bde; 4294 uint32_t payload_len; 4295 uint32_t word4; 4296 #define els_req64_sid_SHIFT 0 4297 #define els_req64_sid_MASK 0x00FFFFFF 4298 #define els_req64_sid_WORD word4 4299 #define els_req64_sp_SHIFT 24 4300 #define els_req64_sp_MASK 0x00000001 4301 #define els_req64_sp_WORD word4 4302 #define els_req64_vf_SHIFT 25 4303 #define els_req64_vf_MASK 0x00000001 4304 #define els_req64_vf_WORD word4 4305 struct wqe_did wqe_dest; 4306 struct wqe_common wqe_com; /* words 6-11 */ 4307 uint32_t word12; 4308 #define els_req64_vfid_SHIFT 1 4309 #define els_req64_vfid_MASK 0x00000FFF 4310 #define els_req64_vfid_WORD word12 4311 #define els_req64_pri_SHIFT 13 4312 #define els_req64_pri_MASK 0x00000007 4313 #define els_req64_pri_WORD word12 4314 uint32_t word13; 4315 #define els_req64_hopcnt_SHIFT 24 4316 #define els_req64_hopcnt_MASK 0x000000ff 4317 #define els_req64_hopcnt_WORD word13 4318 uint32_t word14; 4319 uint32_t max_response_payload_len; 4320 }; 4321 4322 struct xmit_els_rsp64_wqe { 4323 struct ulp_bde64 bde; 4324 uint32_t response_payload_len; 4325 uint32_t word4; 4326 #define els_rsp64_sid_SHIFT 0 4327 #define els_rsp64_sid_MASK 0x00FFFFFF 4328 #define els_rsp64_sid_WORD word4 4329 #define els_rsp64_sp_SHIFT 24 4330 #define els_rsp64_sp_MASK 0x00000001 4331 #define els_rsp64_sp_WORD word4 4332 struct wqe_did wqe_dest; 4333 struct wqe_common wqe_com; /* words 6-11 */ 4334 uint32_t word12; 4335 #define wqe_rsp_temp_rpi_SHIFT 0 4336 #define wqe_rsp_temp_rpi_MASK 0x0000FFFF 4337 #define wqe_rsp_temp_rpi_WORD word12 4338 uint32_t rsvd_13_15[3]; 4339 }; 4340 4341 struct xmit_bls_rsp64_wqe { 4342 uint32_t payload0; 4343 /* Payload0 for BA_ACC */ 4344 #define xmit_bls_rsp64_acc_seq_id_SHIFT 16 4345 #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff 4346 #define xmit_bls_rsp64_acc_seq_id_WORD payload0 4347 #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24 4348 #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff 4349 #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0 4350 /* Payload0 for BA_RJT */ 4351 #define xmit_bls_rsp64_rjt_vspec_SHIFT 0 4352 #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff 4353 #define xmit_bls_rsp64_rjt_vspec_WORD payload0 4354 #define xmit_bls_rsp64_rjt_expc_SHIFT 8 4355 #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff 4356 #define xmit_bls_rsp64_rjt_expc_WORD payload0 4357 #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16 4358 #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff 4359 #define xmit_bls_rsp64_rjt_rsnc_WORD payload0 4360 uint32_t word1; 4361 #define xmit_bls_rsp64_rxid_SHIFT 0 4362 #define xmit_bls_rsp64_rxid_MASK 0x0000ffff 4363 #define xmit_bls_rsp64_rxid_WORD word1 4364 #define xmit_bls_rsp64_oxid_SHIFT 16 4365 #define xmit_bls_rsp64_oxid_MASK 0x0000ffff 4366 #define xmit_bls_rsp64_oxid_WORD word1 4367 uint32_t word2; 4368 #define xmit_bls_rsp64_seqcnthi_SHIFT 0 4369 #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff 4370 #define xmit_bls_rsp64_seqcnthi_WORD word2 4371 #define xmit_bls_rsp64_seqcntlo_SHIFT 16 4372 #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff 4373 #define xmit_bls_rsp64_seqcntlo_WORD word2 4374 uint32_t rsrvd3; 4375 uint32_t rsrvd4; 4376 struct wqe_did wqe_dest; 4377 struct wqe_common wqe_com; /* words 6-11 */ 4378 uint32_t word12; 4379 #define xmit_bls_rsp64_temprpi_SHIFT 0 4380 #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff 4381 #define xmit_bls_rsp64_temprpi_WORD word12 4382 uint32_t rsvd_13_15[3]; 4383 }; 4384 4385 struct wqe_rctl_dfctl { 4386 uint32_t word5; 4387 #define wqe_si_SHIFT 2 4388 #define wqe_si_MASK 0x000000001 4389 #define wqe_si_WORD word5 4390 #define wqe_la_SHIFT 3 4391 #define wqe_la_MASK 0x000000001 4392 #define wqe_la_WORD word5 4393 #define wqe_xo_SHIFT 6 4394 #define wqe_xo_MASK 0x000000001 4395 #define wqe_xo_WORD word5 4396 #define wqe_ls_SHIFT 7 4397 #define wqe_ls_MASK 0x000000001 4398 #define wqe_ls_WORD word5 4399 #define wqe_dfctl_SHIFT 8 4400 #define wqe_dfctl_MASK 0x0000000ff 4401 #define wqe_dfctl_WORD word5 4402 #define wqe_type_SHIFT 16 4403 #define wqe_type_MASK 0x0000000ff 4404 #define wqe_type_WORD word5 4405 #define wqe_rctl_SHIFT 24 4406 #define wqe_rctl_MASK 0x0000000ff 4407 #define wqe_rctl_WORD word5 4408 }; 4409 4410 struct xmit_seq64_wqe { 4411 struct ulp_bde64 bde; 4412 uint32_t rsvd3; 4413 uint32_t relative_offset; 4414 struct wqe_rctl_dfctl wge_ctl; 4415 struct wqe_common wqe_com; /* words 6-11 */ 4416 uint32_t xmit_len; 4417 uint32_t rsvd_12_15[3]; 4418 }; 4419 struct xmit_bcast64_wqe { 4420 struct ulp_bde64 bde; 4421 uint32_t seq_payload_len; 4422 uint32_t rsvd4; 4423 struct wqe_rctl_dfctl wge_ctl; /* word 5 */ 4424 struct wqe_common wqe_com; /* words 6-11 */ 4425 uint32_t rsvd_12_15[4]; 4426 }; 4427 4428 struct gen_req64_wqe { 4429 struct ulp_bde64 bde; 4430 uint32_t request_payload_len; 4431 uint32_t relative_offset; 4432 struct wqe_rctl_dfctl wge_ctl; /* word 5 */ 4433 struct wqe_common wqe_com; /* words 6-11 */ 4434 uint32_t rsvd_12_14[3]; 4435 uint32_t max_response_payload_len; 4436 }; 4437 4438 /* Define NVME PRLI request to fabric. NVME is a 4439 * fabric-only protocol. 4440 * Updated to red-lined v1.08 on Sept 16, 2016 4441 */ 4442 struct lpfc_nvme_prli { 4443 uint32_t word1; 4444 /* The Response Code is defined in the FCP PRLI lpfc_hw.h */ 4445 #define prli_acc_rsp_code_SHIFT 8 4446 #define prli_acc_rsp_code_MASK 0x0000000f 4447 #define prli_acc_rsp_code_WORD word1 4448 #define prli_estabImagePair_SHIFT 13 4449 #define prli_estabImagePair_MASK 0x00000001 4450 #define prli_estabImagePair_WORD word1 4451 #define prli_type_code_ext_SHIFT 16 4452 #define prli_type_code_ext_MASK 0x000000ff 4453 #define prli_type_code_ext_WORD word1 4454 #define prli_type_code_SHIFT 24 4455 #define prli_type_code_MASK 0x000000ff 4456 #define prli_type_code_WORD word1 4457 uint32_t word_rsvd2; 4458 uint32_t word_rsvd3; 4459 4460 uint32_t word4; 4461 #define prli_fba_SHIFT 0 4462 #define prli_fba_MASK 0x00000001 4463 #define prli_fba_WORD word4 4464 #define prli_disc_SHIFT 3 4465 #define prli_disc_MASK 0x00000001 4466 #define prli_disc_WORD word4 4467 #define prli_tgt_SHIFT 4 4468 #define prli_tgt_MASK 0x00000001 4469 #define prli_tgt_WORD word4 4470 #define prli_init_SHIFT 5 4471 #define prli_init_MASK 0x00000001 4472 #define prli_init_WORD word4 4473 #define prli_conf_SHIFT 7 4474 #define prli_conf_MASK 0x00000001 4475 #define prli_conf_WORD word4 4476 #define prli_nsler_SHIFT 8 4477 #define prli_nsler_MASK 0x00000001 4478 #define prli_nsler_WORD word4 4479 uint32_t word5; 4480 #define prli_fb_sz_SHIFT 0 4481 #define prli_fb_sz_MASK 0x0000ffff 4482 #define prli_fb_sz_WORD word5 4483 #define LPFC_NVMET_FB_SZ_MAX 65536 /* Driver target mode only. */ 4484 }; 4485 4486 struct create_xri_wqe { 4487 uint32_t rsrvd[5]; /* words 0-4 */ 4488 struct wqe_did wqe_dest; /* word 5 */ 4489 struct wqe_common wqe_com; /* words 6-11 */ 4490 uint32_t rsvd_12_15[4]; /* word 12-15 */ 4491 }; 4492 4493 #define T_REQUEST_TAG 3 4494 #define T_XRI_TAG 1 4495 4496 struct abort_cmd_wqe { 4497 uint32_t rsrvd[3]; 4498 uint32_t word3; 4499 #define abort_cmd_ia_SHIFT 0 4500 #define abort_cmd_ia_MASK 0x000000001 4501 #define abort_cmd_ia_WORD word3 4502 #define abort_cmd_criteria_SHIFT 8 4503 #define abort_cmd_criteria_MASK 0x0000000ff 4504 #define abort_cmd_criteria_WORD word3 4505 uint32_t rsrvd4; 4506 uint32_t rsrvd5; 4507 struct wqe_common wqe_com; /* words 6-11 */ 4508 uint32_t rsvd_12_15[4]; /* word 12-15 */ 4509 }; 4510 4511 struct fcp_iwrite64_wqe { 4512 struct ulp_bde64 bde; 4513 uint32_t word3; 4514 #define cmd_buff_len_SHIFT 16 4515 #define cmd_buff_len_MASK 0x00000ffff 4516 #define cmd_buff_len_WORD word3 4517 #define payload_offset_len_SHIFT 0 4518 #define payload_offset_len_MASK 0x0000ffff 4519 #define payload_offset_len_WORD word3 4520 uint32_t total_xfer_len; 4521 uint32_t initial_xfer_len; 4522 struct wqe_common wqe_com; /* words 6-11 */ 4523 uint32_t rsrvd12; 4524 struct ulp_bde64 ph_bde; /* words 13-15 */ 4525 }; 4526 4527 struct fcp_iread64_wqe { 4528 struct ulp_bde64 bde; 4529 uint32_t word3; 4530 #define cmd_buff_len_SHIFT 16 4531 #define cmd_buff_len_MASK 0x00000ffff 4532 #define cmd_buff_len_WORD word3 4533 #define payload_offset_len_SHIFT 0 4534 #define payload_offset_len_MASK 0x0000ffff 4535 #define payload_offset_len_WORD word3 4536 uint32_t total_xfer_len; /* word 4 */ 4537 uint32_t rsrvd5; /* word 5 */ 4538 struct wqe_common wqe_com; /* words 6-11 */ 4539 uint32_t rsrvd12; 4540 struct ulp_bde64 ph_bde; /* words 13-15 */ 4541 }; 4542 4543 struct fcp_icmnd64_wqe { 4544 struct ulp_bde64 bde; /* words 0-2 */ 4545 uint32_t word3; 4546 #define cmd_buff_len_SHIFT 16 4547 #define cmd_buff_len_MASK 0x00000ffff 4548 #define cmd_buff_len_WORD word3 4549 #define payload_offset_len_SHIFT 0 4550 #define payload_offset_len_MASK 0x0000ffff 4551 #define payload_offset_len_WORD word3 4552 uint32_t rsrvd4; /* word 4 */ 4553 uint32_t rsrvd5; /* word 5 */ 4554 struct wqe_common wqe_com; /* words 6-11 */ 4555 uint32_t rsvd_12_15[4]; /* word 12-15 */ 4556 }; 4557 4558 struct fcp_trsp64_wqe { 4559 struct ulp_bde64 bde; 4560 uint32_t response_len; 4561 uint32_t rsvd_4_5[2]; 4562 struct wqe_common wqe_com; /* words 6-11 */ 4563 uint32_t rsvd_12_15[4]; /* word 12-15 */ 4564 }; 4565 4566 struct fcp_tsend64_wqe { 4567 struct ulp_bde64 bde; 4568 uint32_t payload_offset_len; 4569 uint32_t relative_offset; 4570 uint32_t reserved; 4571 struct wqe_common wqe_com; /* words 6-11 */ 4572 uint32_t fcp_data_len; /* word 12 */ 4573 uint32_t rsvd_13_15[3]; /* word 13-15 */ 4574 }; 4575 4576 struct fcp_treceive64_wqe { 4577 struct ulp_bde64 bde; 4578 uint32_t payload_offset_len; 4579 uint32_t relative_offset; 4580 uint32_t reserved; 4581 struct wqe_common wqe_com; /* words 6-11 */ 4582 uint32_t fcp_data_len; /* word 12 */ 4583 uint32_t rsvd_13_15[3]; /* word 13-15 */ 4584 }; 4585 #define TXRDY_PAYLOAD_LEN 12 4586 4587 #define CMD_SEND_FRAME 0xE1 4588 4589 struct send_frame_wqe { 4590 struct ulp_bde64 bde; /* words 0-2 */ 4591 uint32_t frame_len; /* word 3 */ 4592 uint32_t fc_hdr_wd0; /* word 4 */ 4593 uint32_t fc_hdr_wd1; /* word 5 */ 4594 struct wqe_common wqe_com; /* words 6-11 */ 4595 uint32_t fc_hdr_wd2; /* word 12 */ 4596 uint32_t fc_hdr_wd3; /* word 13 */ 4597 uint32_t fc_hdr_wd4; /* word 14 */ 4598 uint32_t fc_hdr_wd5; /* word 15 */ 4599 }; 4600 4601 union lpfc_wqe { 4602 uint32_t words[16]; 4603 struct lpfc_wqe_generic generic; 4604 struct fcp_icmnd64_wqe fcp_icmd; 4605 struct fcp_iread64_wqe fcp_iread; 4606 struct fcp_iwrite64_wqe fcp_iwrite; 4607 struct abort_cmd_wqe abort_cmd; 4608 struct create_xri_wqe create_xri; 4609 struct xmit_bcast64_wqe xmit_bcast64; 4610 struct xmit_seq64_wqe xmit_sequence; 4611 struct xmit_bls_rsp64_wqe xmit_bls_rsp; 4612 struct xmit_els_rsp64_wqe xmit_els_rsp; 4613 struct els_request64_wqe els_req; 4614 struct gen_req64_wqe gen_req; 4615 struct fcp_trsp64_wqe fcp_trsp; 4616 struct fcp_tsend64_wqe fcp_tsend; 4617 struct fcp_treceive64_wqe fcp_treceive; 4618 struct send_frame_wqe send_frame; 4619 }; 4620 4621 union lpfc_wqe128 { 4622 uint32_t words[32]; 4623 struct lpfc_wqe_generic generic; 4624 struct fcp_icmnd64_wqe fcp_icmd; 4625 struct fcp_iread64_wqe fcp_iread; 4626 struct fcp_iwrite64_wqe fcp_iwrite; 4627 struct abort_cmd_wqe abort_cmd; 4628 struct create_xri_wqe create_xri; 4629 struct xmit_bcast64_wqe xmit_bcast64; 4630 struct xmit_seq64_wqe xmit_sequence; 4631 struct xmit_bls_rsp64_wqe xmit_bls_rsp; 4632 struct xmit_els_rsp64_wqe xmit_els_rsp; 4633 struct els_request64_wqe els_req; 4634 struct gen_req64_wqe gen_req; 4635 struct fcp_trsp64_wqe fcp_trsp; 4636 struct fcp_tsend64_wqe fcp_tsend; 4637 struct fcp_treceive64_wqe fcp_treceive; 4638 struct send_frame_wqe send_frame; 4639 }; 4640 4641 #define MAGIC_NUMER_G6 0xFEAA0003 4642 #define MAGIC_NUMER_G7 0xFEAA0005 4643 4644 struct lpfc_grp_hdr { 4645 uint32_t size; 4646 uint32_t magic_number; 4647 uint32_t word2; 4648 #define lpfc_grp_hdr_file_type_SHIFT 24 4649 #define lpfc_grp_hdr_file_type_MASK 0x000000FF 4650 #define lpfc_grp_hdr_file_type_WORD word2 4651 #define lpfc_grp_hdr_id_SHIFT 16 4652 #define lpfc_grp_hdr_id_MASK 0x000000FF 4653 #define lpfc_grp_hdr_id_WORD word2 4654 uint8_t rev_name[128]; 4655 uint8_t date[12]; 4656 uint8_t revision[32]; 4657 }; 4658 4659 /* Defines for WQE command type */ 4660 #define FCP_COMMAND 0x0 4661 #define NVME_READ_CMD 0x0 4662 #define FCP_COMMAND_DATA_OUT 0x1 4663 #define NVME_WRITE_CMD 0x1 4664 #define FCP_COMMAND_TRECEIVE 0x2 4665 #define FCP_COMMAND_TRSP 0x3 4666 #define FCP_COMMAND_TSEND 0x7 4667 #define OTHER_COMMAND 0x8 4668 #define ELS_COMMAND_NON_FIP 0xC 4669 #define ELS_COMMAND_FIP 0xD 4670 4671 #define LPFC_NVME_EMBED_CMD 0x0 4672 #define LPFC_NVME_EMBED_WRITE 0x1 4673 #define LPFC_NVME_EMBED_READ 0x2 4674 4675 /* WQE Commands */ 4676 #define CMD_ABORT_XRI_WQE 0x0F 4677 #define CMD_XMIT_SEQUENCE64_WQE 0x82 4678 #define CMD_XMIT_BCAST64_WQE 0x84 4679 #define CMD_ELS_REQUEST64_WQE 0x8A 4680 #define CMD_XMIT_ELS_RSP64_WQE 0x95 4681 #define CMD_XMIT_BLS_RSP64_WQE 0x97 4682 #define CMD_FCP_IWRITE64_WQE 0x98 4683 #define CMD_FCP_IREAD64_WQE 0x9A 4684 #define CMD_FCP_ICMND64_WQE 0x9C 4685 #define CMD_FCP_TSEND64_WQE 0x9F 4686 #define CMD_FCP_TRECEIVE64_WQE 0xA1 4687 #define CMD_FCP_TRSP64_WQE 0xA3 4688 #define CMD_GEN_REQUEST64_WQE 0xC2 4689 4690 #define CMD_WQE_MASK 0xff 4691 4692 4693 #define LPFC_FW_DUMP 1 4694 #define LPFC_FW_RESET 2 4695 #define LPFC_DV_RESET 3 4696