Searched refs:C1_B_Cb (Results 1 – 4 of 4) sorted by relevance
/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_formats.c | 198 C1_B_Cb, C0_G_Y, C2_R_Cr, C3_ALPHA, 4, 204 C2_R_Cr, C0_G_Y, C1_B_Cb, C3_ALPHA, 4, 210 C2_R_Cr, C0_G_Y, C1_B_Cb, C3_ALPHA, 4, 216 C3_ALPHA, C1_B_Cb, C0_G_Y, C2_R_Cr, 4, 222 C3_ALPHA, C2_R_Cr, C0_G_Y, C1_B_Cb, 4, 228 C3_ALPHA, C2_R_Cr, C0_G_Y, C1_B_Cb, 4, 234 C1_B_Cb, C0_G_Y, C2_R_Cr, C3_ALPHA, 4, 240 C3_ALPHA, C1_B_Cb, C0_G_Y, C2_R_Cr, 4, 246 C1_B_Cb, C0_G_Y, C2_R_Cr, 0, 3, 252 C2_R_Cr, C0_G_Y, C1_B_Cb, 0, 3, [all …]
|
D | dpu_hw_mdss.h | 261 C1_B_Cb = 1, enumerator
|
D | dpu_hw_intf.c | 167 (fmt->bits[C1_B_Cb] << 2) | in dpu_hw_intf_setup_timing_engine()
|
D | dpu_hw_sspp.c | 283 (fmt->bits[C1_B_Cb] << 2) | (fmt->bits[C0_G_Y] << 0); in dpu_hw_sspp_setup_format()
|