Home
last modified time | relevance | path

Searched refs:mtr (Results 1 – 17 of 17) sorted by relevance

/drivers/infiniband/hw/hns/
Dhns_roce_mr.c486 struct hns_roce_mtr *mtr = &mr->pbl_mtr; in hns_roce_map_mr_sg() local
502 mtr->hem_cfg.region[0].offset = 0; in hns_roce_map_mr_sg()
503 mtr->hem_cfg.region[0].count = mr->npages; in hns_roce_map_mr_sg()
504 mtr->hem_cfg.region[0].hopnum = mr->pbl_hop_num; in hns_roce_map_mr_sg()
505 mtr->hem_cfg.region_count = 1; in hns_roce_map_mr_sg()
506 ret = hns_roce_mtr_map(hr_dev, mtr, mr->page_list, mr->npages); in hns_roce_map_mr_sg()
631 static int mtr_map_region(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr, in mtr_map_region() argument
650 mtts = hns_roce_hem_list_find_mtt(hr_dev, &mtr->hem_list, in mtr_map_region()
723 static void mtr_free_bufs(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr) in mtr_free_bufs() argument
726 if (mtr->umem) { in mtr_free_bufs()
[all …]
Dhns_roce_srq.c102 ret = hns_roce_mtr_find(hr_dev, &srq->idx_que.mtr, 0, mtts_idx, in alloc_srqc()
232 err = hns_roce_mtr_create(hr_dev, &idx_que->mtr, &buf_attr, in alloc_srq_idx()
252 hns_roce_mtr_destroy(hr_dev, &idx_que->mtr); in alloc_srq_idx()
263 hns_roce_mtr_destroy(hr_dev, &idx_que->mtr); in free_srq_idx()
Dhns_roce_device.h458 struct hns_roce_mtr mtr; member
480 struct hns_roce_mtr mtr; member
636 struct hns_roce_mtr mtr; member
741 struct hns_roce_mtr mtr; member
1155 int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1157 int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1162 struct hns_roce_mtr *mtr);
1163 int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
Dhns_roce_cq.c51 ret = hns_roce_mtr_find(hr_dev, &hr_cq->mtr, 0, mtts, ARRAY_SIZE(mtts), in alloc_cqc()
158 ret = hns_roce_mtr_create(hr_dev, &hr_cq->mtr, &buf_attr, in alloc_cq_buf()
169 hns_roce_mtr_destroy(hr_dev, &hr_cq->mtr); in free_cq_buf()
Dhns_roce_hw_v2.c833 return hns_roce_buf_offset(idx_que->mtr.kmem, in get_idx_buf()
2970 return hns_roce_buf_offset(hr_cq->mtr.kmem, n * hr_cq->cqe_size); in get_cqe_v2()
3093 to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.ba_pg_shift)); in hns_roce_v2_write_cqc()
3097 to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.buf_pg_shift)); in hns_roce_v2_write_cqc()
3983 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, hr_qp->rq.offset, mtts, in config_qp_rq_buf()
4034 to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.ba_pg_shift)); in config_qp_rq_buf()
4042 to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.buf_pg_shift)); in config_qp_rq_buf()
4094 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, 0, &sq_cur_blk, 1, NULL); in config_qp_sq_buf()
4101 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, in config_qp_sq_buf()
5210 to_hr_hw_page_shift(srq->idx_que.mtr.hem_cfg.ba_pg_shift)); in hns_roce_v2_write_srqc()
[all …]
Dhns_roce_qp.c669 ret = hns_roce_mtr_create(hr_dev, &hr_qp->mtr, &buf_attr, in alloc_qp_buf()
686 hns_roce_mtr_destroy(hr_dev, &hr_qp->mtr); in free_qp_buf()
1257 return hns_roce_buf_offset(hr_qp->mtr.kmem, offset); in get_wqe()
Dhns_roce_hw_v1.c1975 return hns_roce_buf_offset(hr_cq->mtr.kmem, n * HNS_ROCE_V1_CQE_SIZE); in get_cqe()
2557 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, 0, sq_ba, 1, bt_ba); in find_wqe_mtt()
2563 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, hr_qp->rq.offset, rq_ba, in find_wqe_mtt()
/drivers/edac/
Di5400_edac.c285 #define MTR_DIMMS_PRESENT(mtr) ((mtr) & (1 << 10)) argument
286 #define MTR_DIMMS_ETHROTTLE(mtr) ((mtr) & (1 << 9)) argument
287 #define MTR_DRAM_WIDTH(mtr) (((mtr) & (1 << 8)) ? 8 : 4) argument
288 #define MTR_DRAM_BANKS(mtr) (((mtr) & (1 << 6)) ? 8 : 4) argument
289 #define MTR_DRAM_BANKS_ADDR_BITS(mtr) ((MTR_DRAM_BANKS(mtr) == 8) ? 3 : 2) argument
290 #define MTR_DIMM_RANK(mtr) (((mtr) >> 5) & 0x1) argument
291 #define MTR_DIMM_RANK_ADDR_BITS(mtr) (MTR_DIMM_RANK(mtr) ? 2 : 1) argument
292 #define MTR_DIMM_ROWS(mtr) (((mtr) >> 2) & 0x3) argument
293 #define MTR_DIMM_ROWS_ADDR_BITS(mtr) (MTR_DIMM_ROWS(mtr) + 13) argument
294 #define MTR_DIMM_COLS(mtr) ((mtr) & 0x3) argument
[all …]
Di7300_edac.c105 u16 mtr[MAX_SLOTS][MAX_BRANCHES]; /* Memory Technlogy Reg */ member
172 #define MTR_DIMMS_PRESENT(mtr) ((mtr) & (1 << 8)) argument
173 #define MTR_DIMMS_ETHROTTLE(mtr) ((mtr) & (1 << 7)) argument
174 #define MTR_DRAM_WIDTH(mtr) (((mtr) & (1 << 6)) ? 8 : 4) argument
175 #define MTR_DRAM_BANKS(mtr) (((mtr) & (1 << 5)) ? 8 : 4) argument
176 #define MTR_DIMM_RANKS(mtr) (((mtr) & (1 << 4)) ? 1 : 0) argument
177 #define MTR_DIMM_ROWS(mtr) (((mtr) >> 2) & 0x3) argument
179 #define MTR_DIMM_ROWS_ADDR_BITS(mtr) (MTR_DIMM_ROWS(mtr) + 13) argument
180 #define MTR_DIMM_COLS(mtr) ((mtr) & 0x3) argument
181 #define MTR_DIMM_COLS_ADDR_BITS(mtr) (MTR_DIMM_COLS(mtr) + 10) argument
[all …]
Di5000_edac.c279 #define MTR_DIMMS_PRESENT(mtr) ((mtr) & (0x1 << 8)) argument
280 #define MTR_DRAM_WIDTH(mtr) ((((mtr) >> 6) & 0x1) ? 8 : 4) argument
281 #define MTR_DRAM_BANKS(mtr) ((((mtr) >> 5) & 0x1) ? 8 : 4) argument
282 #define MTR_DRAM_BANKS_ADDR_BITS(mtr) ((MTR_DRAM_BANKS(mtr) == 8) ? 3 : 2) argument
283 #define MTR_DIMM_RANK(mtr) (((mtr) >> 4) & 0x1) argument
284 #define MTR_DIMM_RANK_ADDR_BITS(mtr) (MTR_DIMM_RANK(mtr) ? 2 : 1) argument
285 #define MTR_DIMM_ROWS(mtr) (((mtr) >> 2) & 0x3) argument
286 #define MTR_DIMM_ROWS_ADDR_BITS(mtr) (MTR_DIMM_ROWS(mtr) + 13) argument
287 #define MTR_DIMM_COLS(mtr) ((mtr) & 0x3) argument
288 #define MTR_DIMM_COLS_ADDR_BITS(mtr) (MTR_DIMM_COLS(mtr) + 10) argument
[all …]
Dsb_edac.c213 #define RANK_DISABLE(mtr) GET_BITFIELD(mtr, 16, 19) argument
214 #define IS_DIMM_PRESENT(mtr) GET_BITFIELD(mtr, 14, 14) argument
215 #define RANK_CNT_BITS(mtr) GET_BITFIELD(mtr, 12, 13) argument
216 #define RANK_WIDTH_BITS(mtr) GET_BITFIELD(mtr, 2, 4) argument
217 #define COL_WIDTH_BITS(mtr) GET_BITFIELD(mtr, 0, 1) argument
331 enum dev_type (*get_width)(struct sbridge_pvt *pvt, u32 mtr);
691 static inline int numrank(enum type type, u32 mtr) in numrank() argument
693 int ranks = (1 << RANK_CNT_BITS(mtr)); in numrank()
701 ranks, max, (unsigned int)RANK_CNT_BITS(mtr), mtr); in numrank()
708 static inline int numrow(u32 mtr) in numrow() argument
[all …]
Di5100_edac.c334 } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN]; member
659 if (!priv->mtr[chan][chan_rank].present) in i5100_npages()
664 priv->mtr[chan][chan_rank].numcol + in i5100_npages()
665 priv->mtr[chan][chan_rank].numrow + in i5100_npages()
666 priv->mtr[chan][chan_rank].numbank; in i5100_npages()
690 priv->mtr[i][j].present = i5100_mtr_present(w); in i5100_init_mtr()
691 priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w); in i5100_init_mtr()
692 priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w); in i5100_init_mtr()
693 priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w); in i5100_init_mtr()
694 priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w); in i5100_init_mtr()
[all …]
Di10nm_base.c164 u32 mtr, mcddrtcfg; in i10nm_get_dimm_config() local
175 mtr = I10NM_GET_DIMMMTR(imc, i, j); in i10nm_get_dimm_config()
177 mtr, mcddrtcfg, imc->mc, i, j); in i10nm_get_dimm_config()
179 if (IS_DIMM_PRESENT(mtr)) in i10nm_get_dimm_config()
180 ndimms += skx_get_dimm_info(mtr, 0, 0, dimm, in i10nm_get_dimm_config()
Dskx_common.c186 static int get_width(u32 mtr) in get_width() argument
188 switch (GET_BITFIELD(mtr, 8, 9)) { in get_width()
306 int skx_get_dimm_info(u32 mtr, u32 mcmtr, u32 amap, struct dimm_info *dimm, in skx_get_dimm_info() argument
312 ranks = numrank(mtr); in skx_get_dimm_info()
313 rows = numrow(mtr); in skx_get_dimm_info()
314 cols = numcol(mtr); in skx_get_dimm_info()
334 dimm->dtype = get_width(mtr); in skx_get_dimm_info()
Dskx_base.c180 u32 mtr, mcmtr, amap, mcddrtcfg; in skx_get_dimm_config() local
196 0x80 + 4 * j, &mtr); in skx_get_dimm_config()
197 if (IS_DIMM_PRESENT(mtr)) { in skx_get_dimm_config()
198 ndimms += skx_get_dimm_info(mtr, mcmtr, amap, dimm, imc, i, j); in skx_get_dimm_config()
Dskx_common.h138 int skx_get_dimm_info(u32 mtr, u32 mcmtr, u32 amap, struct dimm_info *dimm,
/drivers/net/ethernet/mellanox/mlxsw/
Dreg.h8505 MLXSW_ITEM32(reg, mtmp, mtr, 0x08, 30, 1);