• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1// SPDX-License-Identifier: GPL-2.0 OR X11
2/*
3 * Copyright 2017 (C) Priit Laes <plaes@plaes.org>
4 * Copyright 2018 (C) Pengutronix, Michael Grzeschik <mgr@pengutronix.de>
5 * Copyright 2019 (C) Pengutronix, Marco Felsch <kernel@pengutronix.de>
6 *
7 * Based on initial work by Nikita Yushchenko <nyushchenko at dev.rtsoft.ru>
8 */
9
10#include <dt-bindings/gpio/gpio.h>
11#include <dt-bindings/sound/fsl-imx-audmux.h>
12
13/ {
14	reg_1p0v_s0: regulator-1p0v-s0 {
15		compatible = "regulator-fixed";
16		regulator-name = "V_1V0_S0";
17		regulator-min-microvolt = <1000000>;
18		regulator-max-microvolt = <1000000>;
19		regulator-always-on;
20		regulator-boot-on;
21		vin-supply = <&reg_smarc_suppy>;
22	};
23
24	reg_1p35v_vcoredig_s5: regulator-1p35v-vcoredig-s5 {
25		compatible = "regulator-fixed";
26		regulator-name = "V_1V35_VCOREDIG_S5";
27		regulator-min-microvolt = <1350000>;
28		regulator-max-microvolt = <1350000>;
29		regulator-always-on;
30		regulator-boot-on;
31		vin-supply = <&reg_3p3v_s5>;
32	};
33
34	reg_1p8v_s5: regulator-1p8v-s5 {
35		compatible = "regulator-fixed";
36		regulator-name = "V_1V8_S5";
37		regulator-min-microvolt = <1800000>;
38		regulator-max-microvolt = <1800000>;
39		regulator-always-on;
40		regulator-boot-on;
41		vin-supply = <&reg_3p3v_s5>;
42	};
43
44	reg_3p3v_s0: regulator-3p3v-s0 {
45		compatible = "regulator-fixed";
46		regulator-name = "V_3V3_S0";
47		regulator-min-microvolt = <3300000>;
48		regulator-max-microvolt = <3300000>;
49		regulator-always-on;
50		regulator-boot-on;
51		vin-supply = <&reg_3p3v_s5>;
52	};
53
54	reg_3p3v_s5: regulator-3p3v-s5 {
55		compatible = "regulator-fixed";
56		regulator-name = "V_3V3_S5";
57		regulator-min-microvolt = <3300000>;
58		regulator-max-microvolt = <3300000>;
59		regulator-always-on;
60		regulator-boot-on;
61		vin-supply = <&reg_smarc_suppy>;
62	};
63
64	reg_smarc_lcdbklt: regulator-smarc-lcdbklt {
65		compatible = "regulator-fixed";
66		pinctrl-names = "default";
67		pinctrl-0 = <&pinctrl_lcdbklt_en>;
68		regulator-name = "LCD_BKLT_EN";
69		regulator-min-microvolt = <1800000>;
70		regulator-max-microvolt = <1800000>;
71		gpio = <&gpio1 16 GPIO_ACTIVE_HIGH>;
72		enable-active-high;
73	};
74
75	reg_smarc_lcdvdd: regulator-smarc-lcdvdd {
76		compatible = "regulator-fixed";
77		pinctrl-names = "default";
78		pinctrl-0 = <&pinctrl_lcdvdd_en>;
79		regulator-name = "LCD_VDD_EN";
80		regulator-min-microvolt = <1800000>;
81		regulator-max-microvolt = <1800000>;
82		gpio = <&gpio1 17 GPIO_ACTIVE_HIGH>;
83		enable-active-high;
84	};
85
86	reg_smarc_rtc: regulator-smarc-rtc {
87		compatible = "regulator-fixed";
88		regulator-name = "V_IN_RTC_BATT";
89		regulator-min-microvolt = <3300000>;
90		regulator-max-microvolt = <3300000>;
91		regulator-always-on;
92		regulator-boot-on;
93	};
94
95	/* Module supply range can be 3.00V ... 5.25V */
96	reg_smarc_suppy: regulator-smarc-supply {
97		compatible = "regulator-fixed";
98		regulator-name = "V_IN_WIDE";
99		regulator-min-microvolt = <5000000>;
100		regulator-max-microvolt = <5000000>;
101		regulator-always-on;
102		regulator-boot-on;
103	};
104
105	lcd: lcd {
106		#address-cells = <1>;
107		#size-cells = <0>;
108		compatible = "fsl,imx-parallel-display";
109		pinctrl-names = "default";
110		pinctrl-0 = <&pinctrl_lcd>;
111		status = "disabled";
112
113		port@0 {
114			reg = <0>;
115
116			lcd_in: endpoint {
117			};
118		};
119
120		port@1 {
121			reg = <1>;
122
123			lcd_out: endpoint {
124			};
125		};
126	};
127
128	lcd_backlight: lcd-backlight {
129		compatible = "pwm-backlight";
130		pwms = <&pwm4 0 5000000 0>;
131		pwm-names = "LCD_BKLT_PWM";
132
133		brightness-levels = <0 10 20 30 40 50 60 70 80 90 100>;
134		default-brightness-level = <4>;
135
136		power-supply = <&reg_smarc_lcdbklt>;
137		status = "disabled";
138	};
139
140	i2c_intern: i2c-gpio-intern {
141		compatible = "i2c-gpio";
142		pinctrl-names = "default";
143		pinctrl-0 = <&pinctrl_i2c_gpio_intern>;
144		sda-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
145		scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
146		i2c-gpio,delay-us = <2>; /* ~100 kHz */
147		#address-cells = <1>;
148		#size-cells = <0>;
149	};
150
151	i2c_lcd: i2c-gpio-lcd {
152		compatible = "i2c-gpio";
153		pinctrl-names = "default";
154		pinctrl-0 = <&pinctrl_i2c_gpio_lcd>;
155		sda-gpios = <&gpio1 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
156		scl-gpios = <&gpio1 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
157		i2c-gpio,delay-us = <2>; /* ~100 kHz */
158		#address-cells = <1>;
159		#size-cells = <0>;
160		status = "disabled";
161	};
162
163	i2c_cam: i2c-gpio-cam {
164		compatible = "i2c-gpio";
165		pinctrl-names = "default";
166		pinctrl-0 = <&pinctrl_i2c_gpio_cam>;
167		sda-gpios = <&gpio4 10 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
168		scl-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
169		i2c-gpio,delay-us = <2>; /* ~100 kHz */
170		#address-cells = <1>;
171		#size-cells = <0>;
172		status = "disabled";
173	};
174};
175
176/* I2S0, I2S1 */
177&audmux {
178	pinctrl-names = "default";
179	pinctrl-0 = <&pinctrl_audmux>;
180
181	audmux_ssi1 {
182		fsl,audmux-port = <MX51_AUDMUX_PORT1_SSI0>;
183		fsl,port-config = <
184			(IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT3) |
185			 IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT3) |
186			 IMX_AUDMUX_V2_PTCR_SYN    |
187			 IMX_AUDMUX_V2_PTCR_TFSDIR |
188			 IMX_AUDMUX_V2_PTCR_TCLKDIR)
189			IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT3)
190		>;
191	};
192
193	audmux_adu3 {
194		fsl,audmux-port = <MX51_AUDMUX_PORT3>;
195		fsl,port-config = <
196			IMX_AUDMUX_V2_PTCR_SYN
197			IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT1_SSI0)
198		>;
199	};
200
201	audmux_ssi2 {
202		fsl,audmux-port = <MX51_AUDMUX_PORT2_SSI1>;
203		fsl,port-config = <
204			(IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT4) |
205			 IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT4) |
206			 IMX_AUDMUX_V2_PTCR_SYN    |
207			 IMX_AUDMUX_V2_PTCR_TFSDIR |
208			 IMX_AUDMUX_V2_PTCR_TCLKDIR)
209			IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT4)
210		>;
211	};
212
213	audmux_adu4 {
214		fsl,audmux-port = <MX51_AUDMUX_PORT4>;
215		fsl,port-config = <
216			IMX_AUDMUX_V2_PTCR_SYN
217			IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT2_SSI1)
218		>;
219	};
220};
221
222/* CAN0 */
223&can1 {
224	pinctrl-names = "default";
225	pinctrl-0 = <&pinctrl_flexcan1>;
226};
227
228/* CAN1 */
229&can2 {
230	pinctrl-names = "default";
231	pinctrl-0 = <&pinctrl_flexcan2>;
232};
233
234/* SPI1 */
235&ecspi2 {
236	pinctrl-names = "default";
237	pinctrl-0 = <&pinctrl_ecspi2>;
238	cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>,
239		   <&gpio2 27 GPIO_ACTIVE_LOW>;
240};
241
242/* SPI0 */
243&ecspi4 {
244	pinctrl-names = "default";
245	pinctrl-0 = <&pinctrl_ecspi4>;
246	cs-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>,
247		   <&gpio3 29 GPIO_ACTIVE_LOW>;
248	status = "okay";
249
250	/* default boot source: workaround #1 for errata ERR006282 */
251	smarc_flash: flash@0 {
252		compatible = "jedec,spi-nor";
253		reg = <0>;
254		spi-max-frequency = <20000000>;
255	};
256};
257
258/* GBE */
259&fec {
260	pinctrl-names = "default";
261	pinctrl-0 = <&pinctrl_enet>;
262	phy-mode = "rgmii";
263	phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
264};
265
266&hdmi {
267	ddc-i2c-bus = <&i2c2>;
268};
269
270&i2c_intern {
271	pmic@8 {
272		compatible = "fsl,pfuze100";
273		reg = <0x08>;
274
275		regulators {
276			reg_v_core_s0: sw1ab {
277				regulator-name = "V_CORE_S0";
278				regulator-min-microvolt = <300000>;
279				regulator-max-microvolt = <1875000>;
280				regulator-boot-on;
281				regulator-always-on;
282			};
283
284			reg_vddsoc_s0: sw1c {
285				regulator-name = "V_VDDSOC_S0";
286				regulator-min-microvolt = <300000>;
287				regulator-max-microvolt = <1875000>;
288				regulator-boot-on;
289				regulator-always-on;
290			};
291
292			reg_3p15v_s0: sw2 {
293				regulator-name = "V_3V15_S0";
294				regulator-min-microvolt = <800000>;
295				regulator-max-microvolt = <3300000>;
296				regulator-boot-on;
297				regulator-always-on;
298			};
299
300			/* sw3a/b is used in dual mode, but driver does not
301			 * support it. Although, there's no need to control
302			 * DDR power - so just leaving dummy entries for sw3a
303			 * and sw3b for now.
304			 */
305			sw3a {
306				regulator-min-microvolt = <400000>;
307				regulator-max-microvolt = <1975000>;
308				regulator-boot-on;
309				regulator-always-on;
310			};
311
312			sw3b {
313				regulator-min-microvolt = <400000>;
314				regulator-max-microvolt = <1975000>;
315				regulator-boot-on;
316				regulator-always-on;
317			};
318
319			reg_1p8v_s0: sw4 {
320				regulator-name = "V_1V8_S0";
321				regulator-min-microvolt = <800000>;
322				regulator-max-microvolt = <3300000>;
323				regulator-boot-on;
324				regulator-always-on;
325			};
326
327			/* Regulator for USB */
328			reg_5p0v_s0: swbst {
329				regulator-name = "V_5V0_S0";
330				regulator-min-microvolt = <5000000>;
331				regulator-max-microvolt = <5150000>;
332				regulator-boot-on;
333			};
334
335			reg_vsnvs: vsnvs {
336				regulator-min-microvolt = <1000000>;
337				regulator-max-microvolt = <3000000>;
338				regulator-boot-on;
339				regulator-always-on;
340			};
341
342			reg_vrefddr: vrefddr {
343				regulator-boot-on;
344				regulator-always-on;
345			};
346
347			/*
348			 * Per schematics, of all VGEN's, only VGEN5 has some
349			 * usage ... but even that - over DNI resistor
350			 */
351			vgen1 {
352				regulator-min-microvolt = <800000>;
353				regulator-max-microvolt = <1550000>;
354			};
355
356			vgen2 {
357				regulator-min-microvolt = <800000>;
358				regulator-max-microvolt = <1550000>;
359			};
360
361			vgen3 {
362				regulator-min-microvolt = <1800000>;
363				regulator-max-microvolt = <3300000>;
364			};
365
366			vgen4 {
367				regulator-min-microvolt = <1800000>;
368				regulator-max-microvolt = <3300000>;
369			};
370
371			reg_2p5v_s0: vgen5 {
372				regulator-name = "V_2V5_S0";
373				regulator-min-microvolt = <1800000>;
374				regulator-max-microvolt = <3300000>;
375			};
376
377			vgen6 {
378				regulator-min-microvolt = <1800000>;
379				regulator-max-microvolt = <3300000>;
380			};
381		};
382	};
383};
384
385/* I2C_GP */
386&i2c1 {
387	clock-frequency = <375000>;
388	pinctrl-names = "default";
389	pinctrl-0 = <&pinctrl_i2c1>;
390};
391
392/* HDMI_CTRL */
393&i2c2 {
394	clock-frequency = <100000>;
395	pinctrl-names = "default";
396	pinctrl-0 = <&pinctrl_i2c2>;
397};
398
399/* I2C_PM */
400&i2c3 {
401	clock-frequency = <375000>;
402	pinctrl-names = "default";
403	pinctrl-0 = <&pinctrl_i2c3>;
404	status = "okay";
405
406	smarc_eeprom: eeprom@50 {
407		compatible = "atmel,24c32";
408		reg = <0x50>;
409		pagesize = <32>;
410	};
411};
412
413&iomuxc {
414	pinctrl-names = "default";
415	pinctrl-0 = <&pinctrl_mgmt_gpios &pinctrl_gpio>;
416
417	pinctrl_audmux: audmuxgrp {
418		fsl,pins = <
419			MX6QDL_PAD_CSI0_DAT4__AUD3_TXC		0x130b0
420			MX6QDL_PAD_CSI0_DAT5__AUD3_TXD		0x130b0
421			MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS		0x130b0
422			MX6QDL_PAD_CSI0_DAT7__AUD3_RXD		0x130b0
423
424			MX6QDL_PAD_DISP0_DAT20__AUD4_TXC	0x130b0
425			MX6QDL_PAD_DISP0_DAT21__AUD4_TXD	0x130b0
426			MX6QDL_PAD_DISP0_DAT22__AUD4_TXFS	0x130b0
427			MX6QDL_PAD_DISP0_DAT23__AUD4_RXD	0x130b0
428
429			/* AUDIO MCLK */
430			MX6QDL_PAD_NANDF_CS2__CCM_CLKO2		0x000b0
431		>;
432	};
433
434	pinctrl_ecspi2: ecspi2grp {
435		fsl,pins = <
436			MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
437			MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
438			MX6QDL_PAD_EIM_OE__ECSPI2_MISO  0x100b1
439
440			MX6QDL_PAD_EIM_RW__GPIO2_IO26  0x1b0b0 /* CS0 */
441			MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b0b0 /* CS1 */
442		>;
443	};
444
445	pinctrl_ecspi4: ecspi4grp {
446		fsl,pins = <
447			MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
448			MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
449			MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
450
451			/* SPI_IMX_CS2# - connected to internal flash */
452			MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x1b0b0
453			/* SPI_IMX_CS0# - connected to SMARC SPI0_CS0# */
454			MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b0
455		>;
456	};
457
458	pinctrl_flexcan1: flexcan1grp {
459		fsl,pins = <
460			MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x1b0b0
461			MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b0b0
462		>;
463	};
464
465	pinctrl_flexcan2: flexcan2grp {
466		fsl,pins = <
467			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b0
468			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b0
469		>;
470	};
471
472	pinctrl_gpio: gpiogrp {
473		fsl,pins = <
474			MX6QDL_PAD_EIM_DA0__GPIO3_IO00	0x1b0b0	/* GPIO0 / CAM0_PWR# */
475			MX6QDL_PAD_EIM_DA1__GPIO3_IO01	0x1b0b0 /* GPIO1 / CAM1_PWR# */
476			MX6QDL_PAD_EIM_DA2__GPIO3_IO02	0x1b0b0 /* GPIO2 / CAM0_RST# */
477			MX6QDL_PAD_EIM_DA3__GPIO3_IO03	0x1b0b0 /* GPIO3 / CAM1_RST# */
478			MX6QDL_PAD_EIM_DA4__GPIO3_IO04	0x1b0b0 /* GPIO4 / HDA_RST#  */
479			MX6QDL_PAD_EIM_DA5__GPIO3_IO05	0x1b0b0 /* GPIO5 / PWM_OUT   */
480			MX6QDL_PAD_EIM_DA6__GPIO3_IO06	0x1b0b0 /* GPIO6 / TACHIN    */
481			MX6QDL_PAD_EIM_DA7__GPIO3_IO07	0x1b0b0 /* GPIO7 / PCAM_FLD  */
482			MX6QDL_PAD_EIM_DA8__GPIO3_IO08	0x1b0b0 /* GPIO8 / CAN0_ERR# */
483			MX6QDL_PAD_EIM_DA9__GPIO3_IO09	0x1b0b0 /* GPIO9 / CAN1_ERR# */
484			MX6QDL_PAD_EIM_DA10__GPIO3_IO10	0x1b0b0 /* GPIO10            */
485			MX6QDL_PAD_EIM_DA11__GPIO3_IO11	0x1b0b0 /* GPIO11            */
486		>;
487	};
488
489	pinctrl_enet: enetgrp {
490		fsl,pins = <
491			MX6QDL_PAD_RGMII_TXC__RGMII_TXC       0x1b0b0
492			MX6QDL_PAD_RGMII_TD0__RGMII_TD0       0x1b0b0
493			MX6QDL_PAD_RGMII_TD1__RGMII_TD1       0x1b0b0
494			MX6QDL_PAD_RGMII_TD2__RGMII_TD2       0x1b0b0
495			MX6QDL_PAD_RGMII_TD3__RGMII_TD3       0x1b0b0
496			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
497			MX6QDL_PAD_RGMII_RXC__RGMII_RXC       0x1b0b0
498			MX6QDL_PAD_RGMII_RD0__RGMII_RD0       0x1b0b0
499			MX6QDL_PAD_RGMII_RD1__RGMII_RD1       0x1b0b0
500			MX6QDL_PAD_RGMII_RD2__RGMII_RD2       0x1b0b0
501			MX6QDL_PAD_RGMII_RD3__RGMII_RD3       0x1b0b0
502			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
503
504			MX6QDL_PAD_ENET_MDIO__ENET_MDIO       0x1b0b0
505			MX6QDL_PAD_ENET_MDC__ENET_MDC         0x1b0b0
506			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK  0x1b0b0
507			MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25    0x1b0b0 /* RST_GBE0_PHY# */
508		>;
509	};
510
511	pinctrl_i2c_gpio_cam: i2c-gpiocamgrp {
512		fsl,pins = <
513			MX6QDL_PAD_GPIO_6__GPIO1_IO06	0x1b0b0 /* SCL */
514			MX6QDL_PAD_KEY_COL2__GPIO4_IO10	0x1b0b0 /* SDA */
515		>;
516	};
517
518	pinctrl_i2c_gpio_intern: i2c-gpiointerngrp {
519		fsl,pins = <
520			MX6QDL_PAD_ENET_TXD0__GPIO1_IO30  0x1b0b0 /* SCL */
521			MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* SDA */
522		>;
523	};
524
525	pinctrl_i2c_gpio_lcd: i2c-gpiolcdgrp {
526		fsl,pins = <
527			MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x1b0b0 /* SCL */
528			MX6QDL_PAD_SD1_DAT3__GPIO1_IO21 0x1b0b0 /* SDA */
529		>;
530	};
531
532	pinctrl_i2c1: i2c1grp {
533		fsl,pins = <
534			MX6QDL_PAD_CSI0_DAT9__I2C1_SCL		0x4001b8b1
535			MX6QDL_PAD_CSI0_DAT8__I2C1_SDA		0x4001b8b1
536		>;
537	};
538
539	pinctrl_i2c2: i2c2grp {
540		fsl,pins = <
541			MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
542			MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
543		>;
544	};
545
546	pinctrl_i2c3: i2c3grp {
547		fsl,pins = <
548			MX6QDL_PAD_GPIO_5__I2C3_SCL		0x4001b8b1
549			MX6QDL_PAD_GPIO_16__I2C3_SDA		0x4001b8b1
550		>;
551	};
552
553	pinctrl_lcd: lcdgrp {
554		fsl,pins = <
555			MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00  0x100f1
556			MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01  0x100f1
557			MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02  0x100f1
558			MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03  0x100f1
559			MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04  0x100f1
560			MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05  0x100f1
561			MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06  0x100f1
562			MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07  0x100f1
563			MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08  0x100f1
564			MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09  0x100f1
565			MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x100f1
566			MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x100f1
567			MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x100f1
568			MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x100f1
569			MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x100f1
570			MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x100f1
571			MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x100f1
572			MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x100f1
573			MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x100f1
574			MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x100f1
575			MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x100f1
576			MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x100f1
577			MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x100f1
578			MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x100f1
579
580			MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x100f1
581			MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x100f1 /* DE */
582			MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x100f1 /* HSYNC */
583			MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x100f1 /* VSYNC */
584		>;
585	};
586
587	pinctrl_lcdbklt_en: lcdbkltengrp {
588		fsl,pins = <
589			MX6QDL_PAD_SD1_DAT0__GPIO1_IO16	0x1b0b1
590		>;
591	};
592
593	pinctrl_lcdvdd_en: lcdvddengrp {
594		fsl,pins = <
595			MX6QDL_PAD_SD1_DAT1__GPIO1_IO17 0x1b0b0
596		>;
597	};
598
599	pinctrl_mipi_csi: mipi-csigrp {
600		fsl,pins = <
601			MX6QDL_PAD_CSI0_MCLK__CCM_CLKO1	0x000b0	/* CSI0/1 MCLK */
602		>;
603	};
604
605	pinctrl_mgmt_gpios: mgmt-gpiosgrp {
606		fsl,pins = <
607			MX6QDL_PAD_EIM_WAIT__GPIO5_IO00		0x1b0b0	/* LID#           */
608			MX6QDL_PAD_SD3_DAT7__GPIO6_IO17		0x1b0b0	/* SLEEP#         */
609			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b0	/* CHARGING#      */
610			MX6QDL_PAD_GPIO_0__GPIO1_IO00		0x1b0b0	/* CHARGER_PRSNT# */
611			MX6QDL_PAD_SD1_CLK__GPIO1_IO20		0x1b0b0	/* CARRIER_STBY#  */
612			MX6QDL_PAD_DI0_PIN4__GPIO4_IO20		0x1b0b0	/* BATLOW#        */
613			MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21	0x1b0b0	/* TEST#          */
614			MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b0	/* VDD_IO_SEL_D#  */
615			MX6QDL_PAD_NANDF_CS3__GPIO6_IO16	0x1b0b0 /* POWER_BTN#     */
616		>;
617	};
618
619	pinctrl_pcie: pciegrp {
620		fsl,pins = <
621			MX6QDL_PAD_EIM_D18__GPIO3_IO18	0x1b0b0 /* PCI_A_PRSNT# */
622			MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b0b0 /* RST_PCIE_A#  */
623			MX6QDL_PAD_SD3_DAT6__GPIO6_IO18 0x1b0b0 /* PCIE_WAKE#   */
624		>;
625	};
626
627	pinctrl_pwm4: pwm4grp {
628		fsl,pins = <
629			MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
630		>;
631	};
632
633	pinctrl_uart1: uart1grp {
634		fsl,pins = <
635			MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
636			MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
637			MX6QDL_PAD_EIM_D20__UART1_RTS_B 0x1b0b1
638			MX6QDL_PAD_EIM_D19__UART1_CTS_B 0x1b0b1
639		>;
640	};
641
642	pinctrl_uart2: uart2grp {
643		fsl,pins = <
644			MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
645			MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
646		>;
647	};
648
649	pinctrl_uart4: uart4grp {
650		fsl,pins = <
651			MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
652			MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
653			MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
654			MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
655		>;
656	};
657
658	pinctrl_uart5: uart5grp {
659		fsl,pins = <
660			MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
661			MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
662		>;
663	};
664
665	pinctrl_usbotg: usbotggrp {
666		fsl,pins = <
667			MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x1f8b0
668			/* power, oc muxed but not used by the driver */
669			MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18	0x1b0b0 /* USB power */
670			MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20	0x1b0b0 /* USB OC */
671		>;
672	};
673
674	pinctrl_usdhc3: usdhc3grp {
675		fsl,pins = <
676			MX6QDL_PAD_SD3_CLK__SD3_CLK 0x17059
677			MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
678			MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
679			MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
680			MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
681			MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
682
683			MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x1b0b0 /* CD */
684			MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b0 /* WP */
685			MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PWR_EN */
686		>;
687	};
688
689	pinctrl_usdhc4: usdhc4grp {
690		fsl,pins = <
691			MX6QDL_PAD_SD4_CLK__SD4_CLK 0x17059
692			MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
693			MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
694			MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
695			MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
696			MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
697			MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
698			MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
699			MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
700			MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
701		>;
702	};
703
704	pinctrl_wdog1: wdog1rp {
705		fsl,pins = <
706			MX6QDL_PAD_GPIO_9__WDOG1_B	0x1b0b0
707		>;
708	};
709};
710
711&mipi_csi {
712	pinctrl-names = "default";
713	pinctrl-0 = <&pinctrl_mipi_csi>;
714};
715
716&pcie {
717	pinctrl-names = "default";
718	pinctrl-0 = <&pinctrl_pcie>;
719	wake-up-gpio = <&gpio6 18 GPIO_ACTIVE_HIGH>;
720	reset-gpio = <&gpio3 13 GPIO_ACTIVE_HIGH>;
721};
722
723/* LCD_BKLT_PWM */
724&pwm4 {
725	pinctrl-names = "default";
726	pinctrl-0 = <&pinctrl_pwm4>;
727};
728
729&reg_arm {
730	vin-supply = <&reg_v_core_s0>;
731};
732
733&reg_pu {
734	vin-supply = <&reg_vddsoc_s0>;
735};
736
737&reg_soc {
738	vin-supply = <&reg_vddsoc_s0>;
739};
740
741/* SER0 */
742&uart1 {
743	pinctrl-names = "default";
744	pinctrl-0 = <&pinctrl_uart1>;
745	uart-has-rtscts;
746};
747
748/* SER1 */
749&uart2 {
750	pinctrl-names = "default";
751	pinctrl-0 = <&pinctrl_uart2>;
752};
753
754/* SER2 */
755&uart4 {
756	pinctrl-names = "default";
757	pinctrl-0 = <&pinctrl_uart4>;
758	uart-has-rtscts;
759};
760
761/* SER3 */
762&uart5 {
763	pinctrl-names = "default";
764	pinctrl-0 = <&pinctrl_uart5>;
765};
766
767/* USB0 */
768&usbotg {
769	/*
770	 * no 'imx6-usb-charger-detection'
771	 * since USB_OTG_CHD_B pin is not wired
772	 */
773	pinctrl-names = "default";
774	pinctrl-0 = <&pinctrl_usbotg>;
775};
776
777/* USB1/2 via hub */
778&usbh1 {
779	vbus-supply = <&reg_5p0v_s0>;
780};
781
782/* SDIO */
783&usdhc3 {
784	pinctrl-names = "default";
785	pinctrl-0 = <&pinctrl_usdhc3>;
786	cd-gpios = <&gpio6 14 GPIO_ACTIVE_LOW>;
787	wp-gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
788	no-1-8-v;
789};
790
791/* SDMMC */
792&usdhc4 {
793	/* Internal eMMC, optional on some boards */
794	pinctrl-names = "default";
795	pinctrl-0 = <&pinctrl_usdhc4>;
796	bus-width = <8>;
797	no-sdio;
798	no-sd;
799	non-removable;
800	vmmc-supply = <&reg_3p3v_s0>;
801	vqmmc-supply = <&reg_1p8v_s0>;
802};
803
804&wdog1 {
805	/* CPLD is feeded by watchdog (hardwired) */
806	pinctrl-names = "default";
807	pinctrl-0 = <&pinctrl_wdog1>;
808	status = "okay";
809};
810