1 /*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include "intel_display_types.h"
25 #include "intel_dp.h"
26 #include "intel_dp_link_training.h"
27
28 static void
intel_dp_dump_link_status(struct drm_device * drm,const u8 link_status[DP_LINK_STATUS_SIZE])29 intel_dp_dump_link_status(struct drm_device *drm,
30 const u8 link_status[DP_LINK_STATUS_SIZE])
31 {
32 drm_dbg_kms(drm,
33 "ln0_1:0x%x ln2_3:0x%x align:0x%x sink:0x%x adj_req0_1:0x%x adj_req2_3:0x%x\n",
34 link_status[0], link_status[1], link_status[2],
35 link_status[3], link_status[4], link_status[5]);
36 }
37
intel_dp_reset_lttpr_common_caps(struct intel_dp * intel_dp)38 static void intel_dp_reset_lttpr_common_caps(struct intel_dp *intel_dp)
39 {
40 memset(intel_dp->lttpr_common_caps, 0, sizeof(intel_dp->lttpr_common_caps));
41 }
42
intel_dp_reset_lttpr_count(struct intel_dp * intel_dp)43 static void intel_dp_reset_lttpr_count(struct intel_dp *intel_dp)
44 {
45 intel_dp->lttpr_common_caps[DP_PHY_REPEATER_CNT -
46 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] = 0;
47 }
48
intel_dp_phy_name(enum drm_dp_phy dp_phy,char * buf,size_t buf_size)49 static const char *intel_dp_phy_name(enum drm_dp_phy dp_phy,
50 char *buf, size_t buf_size)
51 {
52 if (dp_phy == DP_PHY_DPRX)
53 snprintf(buf, buf_size, "DPRX");
54 else
55 snprintf(buf, buf_size, "LTTPR %d", dp_phy - DP_PHY_LTTPR1 + 1);
56
57 return buf;
58 }
59
intel_dp_lttpr_phy_caps(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)60 static u8 *intel_dp_lttpr_phy_caps(struct intel_dp *intel_dp,
61 enum drm_dp_phy dp_phy)
62 {
63 return intel_dp->lttpr_phy_caps[dp_phy - DP_PHY_LTTPR1];
64 }
65
intel_dp_read_lttpr_phy_caps(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)66 static void intel_dp_read_lttpr_phy_caps(struct intel_dp *intel_dp,
67 enum drm_dp_phy dp_phy)
68 {
69 u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);
70 char phy_name[10];
71
72 intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name));
73
74 if (drm_dp_read_lttpr_phy_caps(&intel_dp->aux, dp_phy, phy_caps) < 0) {
75 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
76 "failed to read the PHY caps for %s\n",
77 phy_name);
78 return;
79 }
80
81 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
82 "%s PHY capabilities: %*ph\n",
83 phy_name,
84 (int)sizeof(intel_dp->lttpr_phy_caps[0]),
85 phy_caps);
86 }
87
intel_dp_read_lttpr_common_caps(struct intel_dp * intel_dp)88 static bool intel_dp_read_lttpr_common_caps(struct intel_dp *intel_dp)
89 {
90 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
91
92 if (intel_dp_is_edp(intel_dp))
93 return false;
94
95 /*
96 * Detecting LTTPRs must be avoided on platforms with an AUX timeout
97 * period < 3.2ms. (see DP Standard v2.0, 2.11.2, 3.6.6.1).
98 */
99 if (DISPLAY_VER(i915) < 10 || IS_GEMINILAKE(i915))
100 return false;
101
102 if (drm_dp_read_lttpr_common_caps(&intel_dp->aux,
103 intel_dp->lttpr_common_caps) < 0)
104 goto reset_caps;
105
106 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
107 "LTTPR common capabilities: %*ph\n",
108 (int)sizeof(intel_dp->lttpr_common_caps),
109 intel_dp->lttpr_common_caps);
110
111 /* The minimum value of LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV is 1.4 */
112 if (intel_dp->lttpr_common_caps[0] < 0x14)
113 goto reset_caps;
114
115 return true;
116
117 reset_caps:
118 intel_dp_reset_lttpr_common_caps(intel_dp);
119 return false;
120 }
121
122 static bool
intel_dp_set_lttpr_transparent_mode(struct intel_dp * intel_dp,bool enable)123 intel_dp_set_lttpr_transparent_mode(struct intel_dp *intel_dp, bool enable)
124 {
125 u8 val = enable ? DP_PHY_REPEATER_MODE_TRANSPARENT :
126 DP_PHY_REPEATER_MODE_NON_TRANSPARENT;
127
128 return drm_dp_dpcd_write(&intel_dp->aux, DP_PHY_REPEATER_MODE, &val, 1) == 1;
129 }
130
intel_dp_init_lttpr(struct intel_dp * intel_dp)131 static int intel_dp_init_lttpr(struct intel_dp *intel_dp)
132 {
133 int lttpr_count;
134 int i;
135
136 if (!intel_dp_read_lttpr_common_caps(intel_dp))
137 return 0;
138
139 lttpr_count = drm_dp_lttpr_count(intel_dp->lttpr_common_caps);
140 /*
141 * Prevent setting LTTPR transparent mode explicitly if no LTTPRs are
142 * detected as this breaks link training at least on the Dell WD19TB
143 * dock.
144 */
145 if (lttpr_count == 0)
146 return 0;
147
148 /*
149 * See DP Standard v2.0 3.6.6.1. about the explicit disabling of
150 * non-transparent mode and the disable->enable non-transparent mode
151 * sequence.
152 */
153 intel_dp_set_lttpr_transparent_mode(intel_dp, true);
154
155 /*
156 * In case of unsupported number of LTTPRs or failing to switch to
157 * non-transparent mode fall-back to transparent link training mode,
158 * still taking into account any LTTPR common lane- rate/count limits.
159 */
160 if (lttpr_count < 0)
161 return 0;
162
163 if (!intel_dp_set_lttpr_transparent_mode(intel_dp, false)) {
164 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
165 "Switching to LTTPR non-transparent LT mode failed, fall-back to transparent mode\n");
166
167 intel_dp_set_lttpr_transparent_mode(intel_dp, true);
168 intel_dp_reset_lttpr_count(intel_dp);
169
170 return 0;
171 }
172
173 for (i = 0; i < lttpr_count; i++)
174 intel_dp_read_lttpr_phy_caps(intel_dp, DP_PHY_LTTPR(i));
175
176 return lttpr_count;
177 }
178
179 /**
180 * intel_dp_init_lttpr_and_dprx_caps - detect LTTPR and DPRX caps, init the LTTPR link training mode
181 * @intel_dp: Intel DP struct
182 *
183 * Read the LTTPR common and DPRX capabilities and switch to non-transparent
184 * link training mode if any is detected and read the PHY capabilities for all
185 * detected LTTPRs. In case of an LTTPR detection error or if the number of
186 * LTTPRs is more than is supported (8), fall back to the no-LTTPR,
187 * transparent mode link training mode.
188 *
189 * Returns:
190 * >0 if LTTPRs were detected and the non-transparent LT mode was set. The
191 * DPRX capabilities are read out.
192 * 0 if no LTTPRs or more than 8 LTTPRs were detected or in case of a
193 * detection failure and the transparent LT mode was set. The DPRX
194 * capabilities are read out.
195 * <0 Reading out the DPRX capabilities failed.
196 */
intel_dp_init_lttpr_and_dprx_caps(struct intel_dp * intel_dp)197 int intel_dp_init_lttpr_and_dprx_caps(struct intel_dp *intel_dp)
198 {
199 int lttpr_count = intel_dp_init_lttpr(intel_dp);
200
201 /* The DPTX shall read the DPRX caps after LTTPR detection. */
202 if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd)) {
203 intel_dp_reset_lttpr_common_caps(intel_dp);
204 return -EIO;
205 }
206
207 return lttpr_count;
208 }
209
dp_voltage_max(u8 preemph)210 static u8 dp_voltage_max(u8 preemph)
211 {
212 switch (preemph & DP_TRAIN_PRE_EMPHASIS_MASK) {
213 case DP_TRAIN_PRE_EMPH_LEVEL_0:
214 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
215 case DP_TRAIN_PRE_EMPH_LEVEL_1:
216 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
217 case DP_TRAIN_PRE_EMPH_LEVEL_2:
218 return DP_TRAIN_VOLTAGE_SWING_LEVEL_1;
219 case DP_TRAIN_PRE_EMPH_LEVEL_3:
220 default:
221 return DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
222 }
223 }
224
intel_dp_lttpr_voltage_max(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)225 static u8 intel_dp_lttpr_voltage_max(struct intel_dp *intel_dp,
226 enum drm_dp_phy dp_phy)
227 {
228 const u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);
229
230 if (drm_dp_lttpr_voltage_swing_level_3_supported(phy_caps))
231 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
232 else
233 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
234 }
235
intel_dp_lttpr_preemph_max(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)236 static u8 intel_dp_lttpr_preemph_max(struct intel_dp *intel_dp,
237 enum drm_dp_phy dp_phy)
238 {
239 const u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);
240
241 if (drm_dp_lttpr_pre_emphasis_level_3_supported(phy_caps))
242 return DP_TRAIN_PRE_EMPH_LEVEL_3;
243 else
244 return DP_TRAIN_PRE_EMPH_LEVEL_2;
245 }
246
247 static bool
intel_dp_phy_is_downstream_of_source(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)248 intel_dp_phy_is_downstream_of_source(struct intel_dp *intel_dp,
249 enum drm_dp_phy dp_phy)
250 {
251 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
252 int lttpr_count = drm_dp_lttpr_count(intel_dp->lttpr_common_caps);
253
254 drm_WARN_ON_ONCE(&i915->drm, lttpr_count <= 0 && dp_phy != DP_PHY_DPRX);
255
256 return lttpr_count <= 0 || dp_phy == DP_PHY_LTTPR(lttpr_count - 1);
257 }
258
intel_dp_phy_voltage_max(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)259 static u8 intel_dp_phy_voltage_max(struct intel_dp *intel_dp,
260 const struct intel_crtc_state *crtc_state,
261 enum drm_dp_phy dp_phy)
262 {
263 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
264 u8 voltage_max;
265
266 /*
267 * Get voltage_max from the DPTX_PHY (source or LTTPR) upstream from
268 * the DPRX_PHY we train.
269 */
270 if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
271 voltage_max = intel_dp->voltage_max(intel_dp, crtc_state);
272 else
273 voltage_max = intel_dp_lttpr_voltage_max(intel_dp, dp_phy + 1);
274
275 drm_WARN_ON_ONCE(&i915->drm,
276 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_2 &&
277 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_3);
278
279 return voltage_max;
280 }
281
intel_dp_phy_preemph_max(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)282 static u8 intel_dp_phy_preemph_max(struct intel_dp *intel_dp,
283 enum drm_dp_phy dp_phy)
284 {
285 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
286 u8 preemph_max;
287
288 /*
289 * Get preemph_max from the DPTX_PHY (source or LTTPR) upstream from
290 * the DPRX_PHY we train.
291 */
292 if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
293 preemph_max = intel_dp->preemph_max(intel_dp);
294 else
295 preemph_max = intel_dp_lttpr_preemph_max(intel_dp, dp_phy + 1);
296
297 drm_WARN_ON_ONCE(&i915->drm,
298 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_2 &&
299 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_3);
300
301 return preemph_max;
302 }
303
304 void
intel_dp_get_adjust_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy,const u8 link_status[DP_LINK_STATUS_SIZE])305 intel_dp_get_adjust_train(struct intel_dp *intel_dp,
306 const struct intel_crtc_state *crtc_state,
307 enum drm_dp_phy dp_phy,
308 const u8 link_status[DP_LINK_STATUS_SIZE])
309 {
310 u8 v = 0;
311 u8 p = 0;
312 int lane;
313 u8 voltage_max;
314 u8 preemph_max;
315
316 for (lane = 0; lane < crtc_state->lane_count; lane++) {
317 v = max(v, drm_dp_get_adjust_request_voltage(link_status, lane));
318 p = max(p, drm_dp_get_adjust_request_pre_emphasis(link_status, lane));
319 }
320
321 preemph_max = intel_dp_phy_preemph_max(intel_dp, dp_phy);
322 if (p >= preemph_max)
323 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
324
325 v = min(v, dp_voltage_max(p));
326
327 voltage_max = intel_dp_phy_voltage_max(intel_dp, crtc_state, dp_phy);
328 if (v >= voltage_max)
329 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
330
331 for (lane = 0; lane < 4; lane++)
332 intel_dp->train_set[lane] = v | p;
333 }
334
intel_dp_training_pattern_set_reg(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)335 static int intel_dp_training_pattern_set_reg(struct intel_dp *intel_dp,
336 enum drm_dp_phy dp_phy)
337 {
338 return dp_phy == DP_PHY_DPRX ?
339 DP_TRAINING_PATTERN_SET :
340 DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy);
341 }
342
343 static bool
intel_dp_set_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy,u8 dp_train_pat)344 intel_dp_set_link_train(struct intel_dp *intel_dp,
345 const struct intel_crtc_state *crtc_state,
346 enum drm_dp_phy dp_phy,
347 u8 dp_train_pat)
348 {
349 int reg = intel_dp_training_pattern_set_reg(intel_dp, dp_phy);
350 u8 buf[sizeof(intel_dp->train_set) + 1];
351 int len;
352
353 intel_dp_program_link_training_pattern(intel_dp, crtc_state,
354 dp_train_pat);
355
356 buf[0] = dp_train_pat;
357 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
358 memcpy(buf + 1, intel_dp->train_set, crtc_state->lane_count);
359 len = crtc_state->lane_count + 1;
360
361 return drm_dp_dpcd_write(&intel_dp->aux, reg, buf, len) == len;
362 }
363
dp_training_pattern_name(u8 train_pat)364 static char dp_training_pattern_name(u8 train_pat)
365 {
366 switch (train_pat) {
367 case DP_TRAINING_PATTERN_1:
368 case DP_TRAINING_PATTERN_2:
369 case DP_TRAINING_PATTERN_3:
370 return '0' + train_pat;
371 case DP_TRAINING_PATTERN_4:
372 return '4';
373 default:
374 MISSING_CASE(train_pat);
375 return '?';
376 }
377 }
378
379 void
intel_dp_program_link_training_pattern(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,u8 dp_train_pat)380 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
381 const struct intel_crtc_state *crtc_state,
382 u8 dp_train_pat)
383 {
384 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
385 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
386 u8 train_pat = intel_dp_training_pattern_symbol(dp_train_pat);
387
388 if (train_pat != DP_TRAINING_PATTERN_DISABLE)
389 drm_dbg_kms(&dev_priv->drm,
390 "[ENCODER:%d:%s] Using DP training pattern TPS%c\n",
391 encoder->base.base.id, encoder->base.name,
392 dp_training_pattern_name(train_pat));
393
394 intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
395 }
396
intel_dp_set_signal_levels(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)397 void intel_dp_set_signal_levels(struct intel_dp *intel_dp,
398 const struct intel_crtc_state *crtc_state,
399 enum drm_dp_phy dp_phy)
400 {
401 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
402 u8 train_set = intel_dp->train_set[0];
403 char phy_name[10];
404
405 drm_dbg_kms(&dev_priv->drm, "Using vswing level %d%s, pre-emphasis level %d%s, at %s\n",
406 train_set & DP_TRAIN_VOLTAGE_SWING_MASK,
407 train_set & DP_TRAIN_MAX_SWING_REACHED ? " (max)" : "",
408 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
409 DP_TRAIN_PRE_EMPHASIS_SHIFT,
410 train_set & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ?
411 " (max)" : "",
412 intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)));
413
414 if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
415 intel_dp->set_signal_levels(intel_dp, crtc_state);
416 }
417
418 static bool
intel_dp_reset_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy,u8 dp_train_pat)419 intel_dp_reset_link_train(struct intel_dp *intel_dp,
420 const struct intel_crtc_state *crtc_state,
421 enum drm_dp_phy dp_phy,
422 u8 dp_train_pat)
423 {
424 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
425 intel_dp_set_signal_levels(intel_dp, crtc_state, dp_phy);
426 return intel_dp_set_link_train(intel_dp, crtc_state, dp_phy, dp_train_pat);
427 }
428
429 static bool
intel_dp_update_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)430 intel_dp_update_link_train(struct intel_dp *intel_dp,
431 const struct intel_crtc_state *crtc_state,
432 enum drm_dp_phy dp_phy)
433 {
434 int reg = dp_phy == DP_PHY_DPRX ?
435 DP_TRAINING_LANE0_SET :
436 DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy);
437 int ret;
438
439 intel_dp_set_signal_levels(intel_dp, crtc_state, dp_phy);
440
441 ret = drm_dp_dpcd_write(&intel_dp->aux, reg,
442 intel_dp->train_set, crtc_state->lane_count);
443
444 return ret == crtc_state->lane_count;
445 }
446
intel_dp_link_max_vswing_reached(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)447 static bool intel_dp_link_max_vswing_reached(struct intel_dp *intel_dp,
448 const struct intel_crtc_state *crtc_state)
449 {
450 int lane;
451
452 for (lane = 0; lane < crtc_state->lane_count; lane++)
453 if ((intel_dp->train_set[lane] &
454 DP_TRAIN_MAX_SWING_REACHED) == 0)
455 return false;
456
457 return true;
458 }
459
460 /*
461 * Prepare link training by configuring the link parameters. On DDI platforms
462 * also enable the port here.
463 */
464 static bool
intel_dp_prepare_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)465 intel_dp_prepare_link_train(struct intel_dp *intel_dp,
466 const struct intel_crtc_state *crtc_state)
467 {
468 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
469 u8 link_config[2];
470 u8 link_bw, rate_select;
471
472 if (intel_dp->prepare_link_retrain)
473 intel_dp->prepare_link_retrain(intel_dp, crtc_state);
474
475 intel_dp_compute_rate(intel_dp, crtc_state->port_clock,
476 &link_bw, &rate_select);
477
478 /*
479 * WaEdpLinkRateDataReload
480 *
481 * Parade PS8461E MUX (used on varius TGL+ laptops) needs
482 * to snoop the link rates reported by the sink when we
483 * use LINK_RATE_SET in order to operate in jitter cleaning
484 * mode (as opposed to redriver mode). Unfortunately it
485 * loses track of the snooped link rates when powered down,
486 * so we need to make it re-snoop often. Without this high
487 * link rates are not stable.
488 */
489 if (!link_bw) {
490 struct intel_connector *connector = intel_dp->attached_connector;
491 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
492
493 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Reloading eDP link rates\n",
494 connector->base.base.id, connector->base.name);
495
496 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
497 sink_rates, sizeof(sink_rates));
498 }
499
500 if (link_bw)
501 drm_dbg_kms(&i915->drm,
502 "Using LINK_BW_SET value %02x\n", link_bw);
503 else
504 drm_dbg_kms(&i915->drm,
505 "Using LINK_RATE_SET value %02x\n", rate_select);
506
507 /* Write the link configuration data */
508 link_config[0] = link_bw;
509 link_config[1] = crtc_state->lane_count;
510 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
511 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
512 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
513
514 /* eDP 1.4 rate select method. */
515 if (!link_bw)
516 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
517 &rate_select, 1);
518
519 link_config[0] = crtc_state->vrr.enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0;
520 link_config[1] = DP_SET_ANSI_8B10B;
521 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
522
523 intel_dp->DP |= DP_PORT_EN;
524
525 return true;
526 }
527
intel_dp_link_training_clock_recovery_delay(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)528 static void intel_dp_link_training_clock_recovery_delay(struct intel_dp *intel_dp,
529 enum drm_dp_phy dp_phy)
530 {
531 if (dp_phy == DP_PHY_DPRX)
532 drm_dp_link_train_clock_recovery_delay(&intel_dp->aux, intel_dp->dpcd);
533 else
534 drm_dp_lttpr_link_train_clock_recovery_delay();
535 }
536
537 /*
538 * Perform the link training clock recovery phase on the given DP PHY using
539 * training pattern 1.
540 */
541 static bool
intel_dp_link_training_clock_recovery(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)542 intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp,
543 const struct intel_crtc_state *crtc_state,
544 enum drm_dp_phy dp_phy)
545 {
546 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
547 u8 voltage;
548 int voltage_tries, cr_tries, max_cr_tries;
549 bool max_vswing_reached = false;
550
551 /* clock recovery */
552 if (!intel_dp_reset_link_train(intel_dp, crtc_state, dp_phy,
553 DP_TRAINING_PATTERN_1 |
554 DP_LINK_SCRAMBLING_DISABLE)) {
555 drm_err(&i915->drm, "failed to enable link training\n");
556 return false;
557 }
558
559 /*
560 * The DP 1.4 spec defines the max clock recovery retries value
561 * as 10 but for pre-DP 1.4 devices we set a very tolerant
562 * retry limit of 80 (4 voltage levels x 4 preemphasis levels x
563 * x 5 identical voltage retries). Since the previous specs didn't
564 * define a limit and created the possibility of an infinite loop
565 * we want to prevent any sync from triggering that corner case.
566 */
567 if (intel_dp->dpcd[DP_DPCD_REV] >= DP_DPCD_REV_14)
568 max_cr_tries = 10;
569 else
570 max_cr_tries = 80;
571
572 voltage_tries = 1;
573 for (cr_tries = 0; cr_tries < max_cr_tries; ++cr_tries) {
574 u8 link_status[DP_LINK_STATUS_SIZE];
575
576 intel_dp_link_training_clock_recovery_delay(intel_dp, dp_phy);
577
578 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, dp_phy,
579 link_status) < 0) {
580 drm_err(&i915->drm, "failed to get link status\n");
581 return false;
582 }
583
584 if (drm_dp_clock_recovery_ok(link_status, crtc_state->lane_count)) {
585 drm_dbg_kms(&i915->drm, "clock recovery OK\n");
586 return true;
587 }
588
589 if (voltage_tries == 5) {
590 drm_dbg_kms(&i915->drm,
591 "Same voltage tried 5 times\n");
592 return false;
593 }
594
595 if (max_vswing_reached) {
596 drm_dbg_kms(&i915->drm, "Max Voltage Swing reached\n");
597 return false;
598 }
599
600 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
601
602 /* Update training set as requested by target */
603 intel_dp_get_adjust_train(intel_dp, crtc_state, dp_phy,
604 link_status);
605 if (!intel_dp_update_link_train(intel_dp, crtc_state, dp_phy)) {
606 drm_err(&i915->drm,
607 "failed to update link training\n");
608 return false;
609 }
610
611 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
612 voltage)
613 ++voltage_tries;
614 else
615 voltage_tries = 1;
616
617 if (intel_dp_link_max_vswing_reached(intel_dp, crtc_state))
618 max_vswing_reached = true;
619
620 }
621 drm_err(&i915->drm,
622 "Failed clock recovery %d times, giving up!\n", max_cr_tries);
623 return false;
624 }
625
626 /*
627 * Pick training pattern for channel equalization. Training pattern 4 for HBR3
628 * or for 1.4 devices that support it, training Pattern 3 for HBR2
629 * or 1.2 devices that support it, Training Pattern 2 otherwise.
630 */
intel_dp_training_pattern(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)631 static u32 intel_dp_training_pattern(struct intel_dp *intel_dp,
632 const struct intel_crtc_state *crtc_state,
633 enum drm_dp_phy dp_phy)
634 {
635 bool source_tps3, sink_tps3, source_tps4, sink_tps4;
636
637 /*
638 * Intel platforms that support HBR3 also support TPS4. It is mandatory
639 * for all downstream devices that support HBR3. There are no known eDP
640 * panels that support TPS4 as of Feb 2018 as per VESA eDP_v1.4b_E1
641 * specification.
642 * LTTPRs must support TPS4.
643 */
644 source_tps4 = intel_dp_source_supports_hbr3(intel_dp);
645 sink_tps4 = dp_phy != DP_PHY_DPRX ||
646 drm_dp_tps4_supported(intel_dp->dpcd);
647 if (source_tps4 && sink_tps4) {
648 return DP_TRAINING_PATTERN_4;
649 } else if (crtc_state->port_clock == 810000) {
650 if (!source_tps4)
651 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
652 "8.1 Gbps link rate without source HBR3/TPS4 support\n");
653 if (!sink_tps4)
654 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
655 "8.1 Gbps link rate without sink TPS4 support\n");
656 }
657 /*
658 * Intel platforms that support HBR2 also support TPS3. TPS3 support is
659 * also mandatory for downstream devices that support HBR2. However, not
660 * all sinks follow the spec.
661 */
662 source_tps3 = intel_dp_source_supports_hbr2(intel_dp);
663 sink_tps3 = dp_phy != DP_PHY_DPRX ||
664 drm_dp_tps3_supported(intel_dp->dpcd);
665 if (source_tps3 && sink_tps3) {
666 return DP_TRAINING_PATTERN_3;
667 } else if (crtc_state->port_clock >= 540000) {
668 if (!source_tps3)
669 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
670 ">=5.4/6.48 Gbps link rate without source HBR2/TPS3 support\n");
671 if (!sink_tps3)
672 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
673 ">=5.4/6.48 Gbps link rate without sink TPS3 support\n");
674 }
675
676 return DP_TRAINING_PATTERN_2;
677 }
678
679 static void
intel_dp_link_training_channel_equalization_delay(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)680 intel_dp_link_training_channel_equalization_delay(struct intel_dp *intel_dp,
681 enum drm_dp_phy dp_phy)
682 {
683 if (dp_phy == DP_PHY_DPRX) {
684 drm_dp_link_train_channel_eq_delay(&intel_dp->aux, intel_dp->dpcd);
685 } else {
686 const u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);
687
688 drm_dp_lttpr_link_train_channel_eq_delay(&intel_dp->aux, phy_caps);
689 }
690 }
691
692 /*
693 * Perform the link training channel equalization phase on the given DP PHY
694 * using one of training pattern 2, 3 or 4 depending on the source and
695 * sink capabilities.
696 */
697 static bool
intel_dp_link_training_channel_equalization(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)698 intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp,
699 const struct intel_crtc_state *crtc_state,
700 enum drm_dp_phy dp_phy)
701 {
702 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
703 int tries;
704 u32 training_pattern;
705 u8 link_status[DP_LINK_STATUS_SIZE];
706 bool channel_eq = false;
707
708 training_pattern = intel_dp_training_pattern(intel_dp, crtc_state, dp_phy);
709 /* Scrambling is disabled for TPS2/3 and enabled for TPS4 */
710 if (training_pattern != DP_TRAINING_PATTERN_4)
711 training_pattern |= DP_LINK_SCRAMBLING_DISABLE;
712
713 /* channel equalization */
714 if (!intel_dp_set_link_train(intel_dp, crtc_state, dp_phy,
715 training_pattern)) {
716 drm_err(&i915->drm, "failed to start channel equalization\n");
717 return false;
718 }
719
720 for (tries = 0; tries < 5; tries++) {
721 intel_dp_link_training_channel_equalization_delay(intel_dp,
722 dp_phy);
723 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, dp_phy,
724 link_status) < 0) {
725 drm_err(&i915->drm,
726 "failed to get link status\n");
727 break;
728 }
729
730 /* Make sure clock is still ok */
731 if (!drm_dp_clock_recovery_ok(link_status,
732 crtc_state->lane_count)) {
733 intel_dp_dump_link_status(&i915->drm, link_status);
734 drm_dbg_kms(&i915->drm,
735 "Clock recovery check failed, cannot "
736 "continue channel equalization\n");
737 break;
738 }
739
740 if (drm_dp_channel_eq_ok(link_status,
741 crtc_state->lane_count)) {
742 channel_eq = true;
743 drm_dbg_kms(&i915->drm, "Channel EQ done. DP Training "
744 "successful\n");
745 break;
746 }
747
748 /* Update training set as requested by target */
749 intel_dp_get_adjust_train(intel_dp, crtc_state, dp_phy,
750 link_status);
751 if (!intel_dp_update_link_train(intel_dp, crtc_state, dp_phy)) {
752 drm_err(&i915->drm,
753 "failed to update link training\n");
754 break;
755 }
756 }
757
758 /* Try 5 times, else fail and try at lower BW */
759 if (tries == 5) {
760 intel_dp_dump_link_status(&i915->drm, link_status);
761 drm_dbg_kms(&i915->drm,
762 "Channel equalization failed 5 times\n");
763 }
764
765 return channel_eq;
766 }
767
intel_dp_disable_dpcd_training_pattern(struct intel_dp * intel_dp,enum drm_dp_phy dp_phy)768 static bool intel_dp_disable_dpcd_training_pattern(struct intel_dp *intel_dp,
769 enum drm_dp_phy dp_phy)
770 {
771 int reg = intel_dp_training_pattern_set_reg(intel_dp, dp_phy);
772 u8 val = DP_TRAINING_PATTERN_DISABLE;
773
774 return drm_dp_dpcd_write(&intel_dp->aux, reg, &val, 1) == 1;
775 }
776
777 /**
778 * intel_dp_stop_link_train - stop link training
779 * @intel_dp: DP struct
780 * @crtc_state: state for CRTC attached to the encoder
781 *
782 * Stop the link training of the @intel_dp port, disabling the training
783 * pattern in the sink's DPCD, and disabling the test pattern symbol
784 * generation on the port.
785 *
786 * What symbols are output on the port after this point is
787 * platform specific: On DDI/VLV/CHV platforms it will be the idle pattern
788 * with the pipe being disabled, on older platforms it's HW specific if/how an
789 * idle pattern is generated, as the pipe is already enabled here for those.
790 *
791 * This function must be called after intel_dp_start_link_train().
792 */
intel_dp_stop_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)793 void intel_dp_stop_link_train(struct intel_dp *intel_dp,
794 const struct intel_crtc_state *crtc_state)
795 {
796 intel_dp->link_trained = true;
797
798 intel_dp_disable_dpcd_training_pattern(intel_dp, DP_PHY_DPRX);
799 intel_dp_program_link_training_pattern(intel_dp, crtc_state,
800 DP_TRAINING_PATTERN_DISABLE);
801 }
802
803 static bool
intel_dp_link_train_phy(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,enum drm_dp_phy dp_phy)804 intel_dp_link_train_phy(struct intel_dp *intel_dp,
805 const struct intel_crtc_state *crtc_state,
806 enum drm_dp_phy dp_phy)
807 {
808 struct intel_connector *intel_connector = intel_dp->attached_connector;
809 char phy_name[10];
810 bool ret = false;
811
812 if (!intel_dp_link_training_clock_recovery(intel_dp, crtc_state, dp_phy))
813 goto out;
814
815 if (!intel_dp_link_training_channel_equalization(intel_dp, crtc_state, dp_phy))
816 goto out;
817
818 ret = true;
819
820 out:
821 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
822 "[CONNECTOR:%d:%s] Link Training %s at link rate = %d, lane count = %d, at %s\n",
823 intel_connector->base.base.id,
824 intel_connector->base.name,
825 ret ? "passed" : "failed",
826 crtc_state->port_clock, crtc_state->lane_count,
827 intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)));
828
829 return ret;
830 }
831
intel_dp_schedule_fallback_link_training(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)832 static void intel_dp_schedule_fallback_link_training(struct intel_dp *intel_dp,
833 const struct intel_crtc_state *crtc_state)
834 {
835 struct intel_connector *intel_connector = intel_dp->attached_connector;
836
837 if (intel_dp->hobl_active) {
838 drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
839 "Link Training failed with HOBL active, not enabling it from now on");
840 intel_dp->hobl_failed = true;
841 } else if (intel_dp_get_link_train_fallback_values(intel_dp,
842 crtc_state->port_clock,
843 crtc_state->lane_count)) {
844 return;
845 }
846
847 /* Schedule a Hotplug Uevent to userspace to start modeset */
848 schedule_work(&intel_connector->modeset_retry_work);
849 }
850
851 /* Perform the link training on all LTTPRs and the DPRX on a link. */
852 static bool
intel_dp_link_train_all_phys(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int lttpr_count)853 intel_dp_link_train_all_phys(struct intel_dp *intel_dp,
854 const struct intel_crtc_state *crtc_state,
855 int lttpr_count)
856 {
857 bool ret = true;
858 int i;
859
860 intel_dp_prepare_link_train(intel_dp, crtc_state);
861
862 for (i = lttpr_count - 1; i >= 0; i--) {
863 enum drm_dp_phy dp_phy = DP_PHY_LTTPR(i);
864
865 ret = intel_dp_link_train_phy(intel_dp, crtc_state, dp_phy);
866 intel_dp_disable_dpcd_training_pattern(intel_dp, dp_phy);
867
868 if (!ret)
869 break;
870 }
871
872 if (ret)
873 ret = intel_dp_link_train_phy(intel_dp, crtc_state, DP_PHY_DPRX);
874
875 if (intel_dp->set_idle_link_train)
876 intel_dp->set_idle_link_train(intel_dp, crtc_state);
877
878 return ret;
879 }
880
881 /**
882 * intel_dp_start_link_train - start link training
883 * @intel_dp: DP struct
884 * @crtc_state: state for CRTC attached to the encoder
885 *
886 * Start the link training of the @intel_dp port, scheduling a fallback
887 * retraining with reduced link rate/lane parameters if the link training
888 * fails.
889 * After calling this function intel_dp_stop_link_train() must be called.
890 */
intel_dp_start_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)891 void intel_dp_start_link_train(struct intel_dp *intel_dp,
892 const struct intel_crtc_state *crtc_state)
893 {
894 /*
895 * TODO: Reiniting LTTPRs here won't be needed once proper connector
896 * HW state readout is added.
897 */
898 int lttpr_count = intel_dp_init_lttpr_and_dprx_caps(intel_dp);
899
900 if (lttpr_count < 0)
901 /* Still continue with enabling the port and link training. */
902 lttpr_count = 0;
903
904 if (!intel_dp_link_train_all_phys(intel_dp, crtc_state, lttpr_count))
905 intel_dp_schedule_fallback_link_training(intel_dp, crtc_state);
906 }
907