1 /* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32 #include <linux/dma-mapping.h>
33 #include <linux/crc32.h>
34 #include <net/ip.h>
35 #include <net/ipv6.h>
36 #include <net/udp.h>
37 #include <linux/iommu.h>
38
39 #include <rdma/ib_verbs.h>
40 #include <rdma/ib_user_verbs.h>
41 #include <rdma/iw_cm.h>
42 #include <rdma/ib_umem.h>
43 #include <rdma/ib_addr.h>
44 #include <rdma/ib_cache.h>
45 #include <rdma/uverbs_ioctl.h>
46
47 #include <linux/qed/common_hsi.h>
48 #include "qedr_hsi_rdma.h"
49 #include <linux/qed/qed_if.h>
50 #include "qedr.h"
51 #include "verbs.h"
52 #include <rdma/qedr-abi.h>
53 #include "qedr_roce_cm.h"
54 #include "qedr_iw_cm.h"
55
56 #define QEDR_SRQ_WQE_ELEM_SIZE sizeof(union rdma_srq_elm)
57 #define RDMA_MAX_SGE_PER_SRQ (4)
58 #define RDMA_MAX_SRQ_WQE_SIZE (RDMA_MAX_SGE_PER_SRQ + 1)
59
60 #define DB_ADDR_SHIFT(addr) ((addr) << DB_PWM_ADDR_OFFSET_SHIFT)
61
62 enum {
63 QEDR_USER_MMAP_IO_WC = 0,
64 QEDR_USER_MMAP_PHYS_PAGE,
65 };
66
qedr_ib_copy_to_udata(struct ib_udata * udata,void * src,size_t len)67 static inline int qedr_ib_copy_to_udata(struct ib_udata *udata, void *src,
68 size_t len)
69 {
70 size_t min_len = min_t(size_t, len, udata->outlen);
71
72 return ib_copy_to_udata(udata, src, min_len);
73 }
74
qedr_query_pkey(struct ib_device * ibdev,u32 port,u16 index,u16 * pkey)75 int qedr_query_pkey(struct ib_device *ibdev, u32 port, u16 index, u16 *pkey)
76 {
77 if (index >= QEDR_ROCE_PKEY_TABLE_LEN)
78 return -EINVAL;
79
80 *pkey = QEDR_ROCE_PKEY_DEFAULT;
81 return 0;
82 }
83
qedr_iw_query_gid(struct ib_device * ibdev,u32 port,int index,union ib_gid * sgid)84 int qedr_iw_query_gid(struct ib_device *ibdev, u32 port,
85 int index, union ib_gid *sgid)
86 {
87 struct qedr_dev *dev = get_qedr_dev(ibdev);
88
89 memset(sgid->raw, 0, sizeof(sgid->raw));
90 ether_addr_copy(sgid->raw, dev->ndev->dev_addr);
91
92 DP_DEBUG(dev, QEDR_MSG_INIT, "QUERY sgid[%d]=%llx:%llx\n", index,
93 sgid->global.interface_id, sgid->global.subnet_prefix);
94
95 return 0;
96 }
97
qedr_query_srq(struct ib_srq * ibsrq,struct ib_srq_attr * srq_attr)98 int qedr_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr)
99 {
100 struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
101 struct qedr_device_attr *qattr = &dev->attr;
102 struct qedr_srq *srq = get_qedr_srq(ibsrq);
103
104 srq_attr->srq_limit = srq->srq_limit;
105 srq_attr->max_wr = qattr->max_srq_wr;
106 srq_attr->max_sge = qattr->max_sge;
107
108 return 0;
109 }
110
qedr_query_device(struct ib_device * ibdev,struct ib_device_attr * attr,struct ib_udata * udata)111 int qedr_query_device(struct ib_device *ibdev,
112 struct ib_device_attr *attr, struct ib_udata *udata)
113 {
114 struct qedr_dev *dev = get_qedr_dev(ibdev);
115 struct qedr_device_attr *qattr = &dev->attr;
116
117 if (!dev->rdma_ctx) {
118 DP_ERR(dev,
119 "qedr_query_device called with invalid params rdma_ctx=%p\n",
120 dev->rdma_ctx);
121 return -EINVAL;
122 }
123
124 memset(attr, 0, sizeof(*attr));
125
126 attr->fw_ver = qattr->fw_ver;
127 attr->sys_image_guid = qattr->sys_image_guid;
128 attr->max_mr_size = qattr->max_mr_size;
129 attr->page_size_cap = qattr->page_size_caps;
130 attr->vendor_id = qattr->vendor_id;
131 attr->vendor_part_id = qattr->vendor_part_id;
132 attr->hw_ver = qattr->hw_ver;
133 attr->max_qp = qattr->max_qp;
134 attr->max_qp_wr = max_t(u32, qattr->max_sqe, qattr->max_rqe);
135 attr->device_cap_flags = IB_DEVICE_CURR_QP_STATE_MOD |
136 IB_DEVICE_RC_RNR_NAK_GEN |
137 IB_DEVICE_LOCAL_DMA_LKEY | IB_DEVICE_MEM_MGT_EXTENSIONS;
138
139 if (!rdma_protocol_iwarp(&dev->ibdev, 1))
140 attr->device_cap_flags |= IB_DEVICE_XRC;
141 attr->max_send_sge = qattr->max_sge;
142 attr->max_recv_sge = qattr->max_sge;
143 attr->max_sge_rd = qattr->max_sge;
144 attr->max_cq = qattr->max_cq;
145 attr->max_cqe = qattr->max_cqe;
146 attr->max_mr = qattr->max_mr;
147 attr->max_mw = qattr->max_mw;
148 attr->max_pd = qattr->max_pd;
149 attr->atomic_cap = dev->atomic_cap;
150 attr->max_qp_init_rd_atom =
151 1 << (fls(qattr->max_qp_req_rd_atomic_resc) - 1);
152 attr->max_qp_rd_atom =
153 min(1 << (fls(qattr->max_qp_resp_rd_atomic_resc) - 1),
154 attr->max_qp_init_rd_atom);
155
156 attr->max_srq = qattr->max_srq;
157 attr->max_srq_sge = qattr->max_srq_sge;
158 attr->max_srq_wr = qattr->max_srq_wr;
159
160 attr->local_ca_ack_delay = qattr->dev_ack_delay;
161 attr->max_fast_reg_page_list_len = qattr->max_mr / 8;
162 attr->max_pkeys = qattr->max_pkey;
163 attr->max_ah = qattr->max_ah;
164
165 return 0;
166 }
167
get_link_speed_and_width(int speed,u16 * ib_speed,u8 * ib_width)168 static inline void get_link_speed_and_width(int speed, u16 *ib_speed,
169 u8 *ib_width)
170 {
171 switch (speed) {
172 case 1000:
173 *ib_speed = IB_SPEED_SDR;
174 *ib_width = IB_WIDTH_1X;
175 break;
176 case 10000:
177 *ib_speed = IB_SPEED_QDR;
178 *ib_width = IB_WIDTH_1X;
179 break;
180
181 case 20000:
182 *ib_speed = IB_SPEED_DDR;
183 *ib_width = IB_WIDTH_4X;
184 break;
185
186 case 25000:
187 *ib_speed = IB_SPEED_EDR;
188 *ib_width = IB_WIDTH_1X;
189 break;
190
191 case 40000:
192 *ib_speed = IB_SPEED_QDR;
193 *ib_width = IB_WIDTH_4X;
194 break;
195
196 case 50000:
197 *ib_speed = IB_SPEED_HDR;
198 *ib_width = IB_WIDTH_1X;
199 break;
200
201 case 100000:
202 *ib_speed = IB_SPEED_EDR;
203 *ib_width = IB_WIDTH_4X;
204 break;
205
206 default:
207 /* Unsupported */
208 *ib_speed = IB_SPEED_SDR;
209 *ib_width = IB_WIDTH_1X;
210 }
211 }
212
qedr_query_port(struct ib_device * ibdev,u32 port,struct ib_port_attr * attr)213 int qedr_query_port(struct ib_device *ibdev, u32 port,
214 struct ib_port_attr *attr)
215 {
216 struct qedr_dev *dev;
217 struct qed_rdma_port *rdma_port;
218
219 dev = get_qedr_dev(ibdev);
220
221 if (!dev->rdma_ctx) {
222 DP_ERR(dev, "rdma_ctx is NULL\n");
223 return -EINVAL;
224 }
225
226 rdma_port = dev->ops->rdma_query_port(dev->rdma_ctx);
227
228 /* *attr being zeroed by the caller, avoid zeroing it here */
229 if (rdma_port->port_state == QED_RDMA_PORT_UP) {
230 attr->state = IB_PORT_ACTIVE;
231 attr->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
232 } else {
233 attr->state = IB_PORT_DOWN;
234 attr->phys_state = IB_PORT_PHYS_STATE_DISABLED;
235 }
236 attr->max_mtu = IB_MTU_4096;
237 attr->lid = 0;
238 attr->lmc = 0;
239 attr->sm_lid = 0;
240 attr->sm_sl = 0;
241 attr->ip_gids = true;
242 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
243 attr->active_mtu = iboe_get_mtu(dev->iwarp_max_mtu);
244 attr->gid_tbl_len = 1;
245 } else {
246 attr->active_mtu = iboe_get_mtu(dev->ndev->mtu);
247 attr->gid_tbl_len = QEDR_MAX_SGID;
248 attr->pkey_tbl_len = QEDR_ROCE_PKEY_TABLE_LEN;
249 }
250 attr->bad_pkey_cntr = rdma_port->pkey_bad_counter;
251 attr->qkey_viol_cntr = 0;
252 get_link_speed_and_width(rdma_port->link_speed,
253 &attr->active_speed, &attr->active_width);
254 attr->max_msg_sz = rdma_port->max_msg_size;
255 attr->max_vl_num = 4;
256
257 return 0;
258 }
259
qedr_alloc_ucontext(struct ib_ucontext * uctx,struct ib_udata * udata)260 int qedr_alloc_ucontext(struct ib_ucontext *uctx, struct ib_udata *udata)
261 {
262 struct ib_device *ibdev = uctx->device;
263 int rc;
264 struct qedr_ucontext *ctx = get_qedr_ucontext(uctx);
265 struct qedr_alloc_ucontext_resp uresp = {};
266 struct qedr_alloc_ucontext_req ureq = {};
267 struct qedr_dev *dev = get_qedr_dev(ibdev);
268 struct qed_rdma_add_user_out_params oparams;
269 struct qedr_user_mmap_entry *entry;
270
271 if (!udata)
272 return -EFAULT;
273
274 if (udata->inlen) {
275 rc = ib_copy_from_udata(&ureq, udata,
276 min(sizeof(ureq), udata->inlen));
277 if (rc) {
278 DP_ERR(dev, "Problem copying data from user space\n");
279 return -EFAULT;
280 }
281 ctx->edpm_mode = !!(ureq.context_flags &
282 QEDR_ALLOC_UCTX_EDPM_MODE);
283 ctx->db_rec = !!(ureq.context_flags & QEDR_ALLOC_UCTX_DB_REC);
284 }
285
286 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &oparams);
287 if (rc) {
288 DP_ERR(dev,
289 "failed to allocate a DPI for a new RoCE application, rc=%d. To overcome this consider to increase the number of DPIs, increase the doorbell BAR size or just close unnecessary RoCE applications. In order to increase the number of DPIs consult the qedr readme\n",
290 rc);
291 return rc;
292 }
293
294 ctx->dpi = oparams.dpi;
295 ctx->dpi_addr = oparams.dpi_addr;
296 ctx->dpi_phys_addr = oparams.dpi_phys_addr;
297 ctx->dpi_size = oparams.dpi_size;
298 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
299 if (!entry) {
300 rc = -ENOMEM;
301 goto err;
302 }
303
304 entry->io_address = ctx->dpi_phys_addr;
305 entry->length = ctx->dpi_size;
306 entry->mmap_flag = QEDR_USER_MMAP_IO_WC;
307 entry->dpi = ctx->dpi;
308 entry->dev = dev;
309 rc = rdma_user_mmap_entry_insert(uctx, &entry->rdma_entry,
310 ctx->dpi_size);
311 if (rc) {
312 kfree(entry);
313 goto err;
314 }
315 ctx->db_mmap_entry = &entry->rdma_entry;
316
317 if (!dev->user_dpm_enabled)
318 uresp.dpm_flags = 0;
319 else if (rdma_protocol_iwarp(&dev->ibdev, 1))
320 uresp.dpm_flags = QEDR_DPM_TYPE_IWARP_LEGACY;
321 else
322 uresp.dpm_flags = QEDR_DPM_TYPE_ROCE_ENHANCED |
323 QEDR_DPM_TYPE_ROCE_LEGACY |
324 QEDR_DPM_TYPE_ROCE_EDPM_MODE;
325
326 if (ureq.context_flags & QEDR_SUPPORT_DPM_SIZES) {
327 uresp.dpm_flags |= QEDR_DPM_SIZES_SET;
328 uresp.ldpm_limit_size = QEDR_LDPM_MAX_SIZE;
329 uresp.edpm_trans_size = QEDR_EDPM_TRANS_SIZE;
330 uresp.edpm_limit_size = QEDR_EDPM_MAX_SIZE;
331 }
332
333 uresp.wids_enabled = 1;
334 uresp.wid_count = oparams.wid_count;
335 uresp.db_pa = rdma_user_mmap_get_offset(ctx->db_mmap_entry);
336 uresp.db_size = ctx->dpi_size;
337 uresp.max_send_wr = dev->attr.max_sqe;
338 uresp.max_recv_wr = dev->attr.max_rqe;
339 uresp.max_srq_wr = dev->attr.max_srq_wr;
340 uresp.sges_per_send_wr = QEDR_MAX_SQE_ELEMENTS_PER_SQE;
341 uresp.sges_per_recv_wr = QEDR_MAX_RQE_ELEMENTS_PER_RQE;
342 uresp.sges_per_srq_wr = dev->attr.max_srq_sge;
343 uresp.max_cqes = QEDR_MAX_CQES;
344
345 rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
346 if (rc)
347 goto err;
348
349 ctx->dev = dev;
350
351 DP_DEBUG(dev, QEDR_MSG_INIT, "Allocating user context %p\n",
352 &ctx->ibucontext);
353 return 0;
354
355 err:
356 if (!ctx->db_mmap_entry)
357 dev->ops->rdma_remove_user(dev->rdma_ctx, ctx->dpi);
358 else
359 rdma_user_mmap_entry_remove(ctx->db_mmap_entry);
360
361 return rc;
362 }
363
qedr_dealloc_ucontext(struct ib_ucontext * ibctx)364 void qedr_dealloc_ucontext(struct ib_ucontext *ibctx)
365 {
366 struct qedr_ucontext *uctx = get_qedr_ucontext(ibctx);
367
368 DP_DEBUG(uctx->dev, QEDR_MSG_INIT, "Deallocating user context %p\n",
369 uctx);
370
371 rdma_user_mmap_entry_remove(uctx->db_mmap_entry);
372 }
373
qedr_mmap_free(struct rdma_user_mmap_entry * rdma_entry)374 void qedr_mmap_free(struct rdma_user_mmap_entry *rdma_entry)
375 {
376 struct qedr_user_mmap_entry *entry = get_qedr_mmap_entry(rdma_entry);
377 struct qedr_dev *dev = entry->dev;
378
379 if (entry->mmap_flag == QEDR_USER_MMAP_PHYS_PAGE)
380 free_page((unsigned long)entry->address);
381 else if (entry->mmap_flag == QEDR_USER_MMAP_IO_WC)
382 dev->ops->rdma_remove_user(dev->rdma_ctx, entry->dpi);
383
384 kfree(entry);
385 }
386
qedr_mmap(struct ib_ucontext * ucontext,struct vm_area_struct * vma)387 int qedr_mmap(struct ib_ucontext *ucontext, struct vm_area_struct *vma)
388 {
389 struct ib_device *dev = ucontext->device;
390 size_t length = vma->vm_end - vma->vm_start;
391 struct rdma_user_mmap_entry *rdma_entry;
392 struct qedr_user_mmap_entry *entry;
393 int rc = 0;
394 u64 pfn;
395
396 ibdev_dbg(dev,
397 "start %#lx, end %#lx, length = %#zx, pgoff = %#lx\n",
398 vma->vm_start, vma->vm_end, length, vma->vm_pgoff);
399
400 rdma_entry = rdma_user_mmap_entry_get(ucontext, vma);
401 if (!rdma_entry) {
402 ibdev_dbg(dev, "pgoff[%#lx] does not have valid entry\n",
403 vma->vm_pgoff);
404 return -EINVAL;
405 }
406 entry = get_qedr_mmap_entry(rdma_entry);
407 ibdev_dbg(dev,
408 "Mapping address[%#llx], length[%#zx], mmap_flag[%d]\n",
409 entry->io_address, length, entry->mmap_flag);
410
411 switch (entry->mmap_flag) {
412 case QEDR_USER_MMAP_IO_WC:
413 pfn = entry->io_address >> PAGE_SHIFT;
414 rc = rdma_user_mmap_io(ucontext, vma, pfn, length,
415 pgprot_writecombine(vma->vm_page_prot),
416 rdma_entry);
417 break;
418 case QEDR_USER_MMAP_PHYS_PAGE:
419 rc = vm_insert_page(vma, vma->vm_start,
420 virt_to_page(entry->address));
421 break;
422 default:
423 rc = -EINVAL;
424 }
425
426 if (rc)
427 ibdev_dbg(dev,
428 "Couldn't mmap address[%#llx] length[%#zx] mmap_flag[%d] err[%d]\n",
429 entry->io_address, length, entry->mmap_flag, rc);
430
431 rdma_user_mmap_entry_put(rdma_entry);
432 return rc;
433 }
434
qedr_alloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)435 int qedr_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
436 {
437 struct ib_device *ibdev = ibpd->device;
438 struct qedr_dev *dev = get_qedr_dev(ibdev);
439 struct qedr_pd *pd = get_qedr_pd(ibpd);
440 u16 pd_id;
441 int rc;
442
443 DP_DEBUG(dev, QEDR_MSG_INIT, "Function called from: %s\n",
444 udata ? "User Lib" : "Kernel");
445
446 if (!dev->rdma_ctx) {
447 DP_ERR(dev, "invalid RDMA context\n");
448 return -EINVAL;
449 }
450
451 rc = dev->ops->rdma_alloc_pd(dev->rdma_ctx, &pd_id);
452 if (rc)
453 return rc;
454
455 pd->pd_id = pd_id;
456
457 if (udata) {
458 struct qedr_alloc_pd_uresp uresp = {
459 .pd_id = pd_id,
460 };
461 struct qedr_ucontext *context = rdma_udata_to_drv_context(
462 udata, struct qedr_ucontext, ibucontext);
463
464 rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
465 if (rc) {
466 DP_ERR(dev, "copy error pd_id=0x%x.\n", pd_id);
467 dev->ops->rdma_dealloc_pd(dev->rdma_ctx, pd_id);
468 return rc;
469 }
470
471 pd->uctx = context;
472 pd->uctx->pd = pd;
473 }
474
475 return 0;
476 }
477
qedr_dealloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)478 int qedr_dealloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
479 {
480 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
481 struct qedr_pd *pd = get_qedr_pd(ibpd);
482
483 DP_DEBUG(dev, QEDR_MSG_INIT, "Deallocating PD %d\n", pd->pd_id);
484 dev->ops->rdma_dealloc_pd(dev->rdma_ctx, pd->pd_id);
485 return 0;
486 }
487
488
qedr_alloc_xrcd(struct ib_xrcd * ibxrcd,struct ib_udata * udata)489 int qedr_alloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
490 {
491 struct qedr_dev *dev = get_qedr_dev(ibxrcd->device);
492 struct qedr_xrcd *xrcd = get_qedr_xrcd(ibxrcd);
493
494 return dev->ops->rdma_alloc_xrcd(dev->rdma_ctx, &xrcd->xrcd_id);
495 }
496
qedr_dealloc_xrcd(struct ib_xrcd * ibxrcd,struct ib_udata * udata)497 int qedr_dealloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
498 {
499 struct qedr_dev *dev = get_qedr_dev(ibxrcd->device);
500 u16 xrcd_id = get_qedr_xrcd(ibxrcd)->xrcd_id;
501
502 dev->ops->rdma_dealloc_xrcd(dev->rdma_ctx, xrcd_id);
503 return 0;
504 }
qedr_free_pbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,struct qedr_pbl * pbl)505 static void qedr_free_pbl(struct qedr_dev *dev,
506 struct qedr_pbl_info *pbl_info, struct qedr_pbl *pbl)
507 {
508 struct pci_dev *pdev = dev->pdev;
509 int i;
510
511 for (i = 0; i < pbl_info->num_pbls; i++) {
512 if (!pbl[i].va)
513 continue;
514 dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
515 pbl[i].va, pbl[i].pa);
516 }
517
518 kfree(pbl);
519 }
520
521 #define MIN_FW_PBL_PAGE_SIZE (4 * 1024)
522 #define MAX_FW_PBL_PAGE_SIZE (64 * 1024)
523
524 #define NUM_PBES_ON_PAGE(_page_size) (_page_size / sizeof(u64))
525 #define MAX_PBES_ON_PAGE NUM_PBES_ON_PAGE(MAX_FW_PBL_PAGE_SIZE)
526 #define MAX_PBES_TWO_LAYER (MAX_PBES_ON_PAGE * MAX_PBES_ON_PAGE)
527
qedr_alloc_pbl_tbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,gfp_t flags)528 static struct qedr_pbl *qedr_alloc_pbl_tbl(struct qedr_dev *dev,
529 struct qedr_pbl_info *pbl_info,
530 gfp_t flags)
531 {
532 struct pci_dev *pdev = dev->pdev;
533 struct qedr_pbl *pbl_table;
534 dma_addr_t *pbl_main_tbl;
535 dma_addr_t pa;
536 void *va;
537 int i;
538
539 pbl_table = kcalloc(pbl_info->num_pbls, sizeof(*pbl_table), flags);
540 if (!pbl_table)
541 return ERR_PTR(-ENOMEM);
542
543 for (i = 0; i < pbl_info->num_pbls; i++) {
544 va = dma_alloc_coherent(&pdev->dev, pbl_info->pbl_size, &pa,
545 flags);
546 if (!va)
547 goto err;
548
549 pbl_table[i].va = va;
550 pbl_table[i].pa = pa;
551 }
552
553 /* Two-Layer PBLs, if we have more than one pbl we need to initialize
554 * the first one with physical pointers to all of the rest
555 */
556 pbl_main_tbl = (dma_addr_t *)pbl_table[0].va;
557 for (i = 0; i < pbl_info->num_pbls - 1; i++)
558 pbl_main_tbl[i] = pbl_table[i + 1].pa;
559
560 return pbl_table;
561
562 err:
563 for (i--; i >= 0; i--)
564 dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
565 pbl_table[i].va, pbl_table[i].pa);
566
567 qedr_free_pbl(dev, pbl_info, pbl_table);
568
569 return ERR_PTR(-ENOMEM);
570 }
571
qedr_prepare_pbl_tbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,u32 num_pbes,int two_layer_capable)572 static int qedr_prepare_pbl_tbl(struct qedr_dev *dev,
573 struct qedr_pbl_info *pbl_info,
574 u32 num_pbes, int two_layer_capable)
575 {
576 u32 pbl_capacity;
577 u32 pbl_size;
578 u32 num_pbls;
579
580 if ((num_pbes > MAX_PBES_ON_PAGE) && two_layer_capable) {
581 if (num_pbes > MAX_PBES_TWO_LAYER) {
582 DP_ERR(dev, "prepare pbl table: too many pages %d\n",
583 num_pbes);
584 return -EINVAL;
585 }
586
587 /* calculate required pbl page size */
588 pbl_size = MIN_FW_PBL_PAGE_SIZE;
589 pbl_capacity = NUM_PBES_ON_PAGE(pbl_size) *
590 NUM_PBES_ON_PAGE(pbl_size);
591
592 while (pbl_capacity < num_pbes) {
593 pbl_size *= 2;
594 pbl_capacity = pbl_size / sizeof(u64);
595 pbl_capacity = pbl_capacity * pbl_capacity;
596 }
597
598 num_pbls = DIV_ROUND_UP(num_pbes, NUM_PBES_ON_PAGE(pbl_size));
599 num_pbls++; /* One for the layer0 ( points to the pbls) */
600 pbl_info->two_layered = true;
601 } else {
602 /* One layered PBL */
603 num_pbls = 1;
604 pbl_size = max_t(u32, MIN_FW_PBL_PAGE_SIZE,
605 roundup_pow_of_two((num_pbes * sizeof(u64))));
606 pbl_info->two_layered = false;
607 }
608
609 pbl_info->num_pbls = num_pbls;
610 pbl_info->pbl_size = pbl_size;
611 pbl_info->num_pbes = num_pbes;
612
613 DP_DEBUG(dev, QEDR_MSG_MR,
614 "prepare pbl table: num_pbes=%d, num_pbls=%d, pbl_size=%d\n",
615 pbl_info->num_pbes, pbl_info->num_pbls, pbl_info->pbl_size);
616
617 return 0;
618 }
619
qedr_populate_pbls(struct qedr_dev * dev,struct ib_umem * umem,struct qedr_pbl * pbl,struct qedr_pbl_info * pbl_info,u32 pg_shift)620 static void qedr_populate_pbls(struct qedr_dev *dev, struct ib_umem *umem,
621 struct qedr_pbl *pbl,
622 struct qedr_pbl_info *pbl_info, u32 pg_shift)
623 {
624 int pbe_cnt, total_num_pbes = 0;
625 struct qedr_pbl *pbl_tbl;
626 struct ib_block_iter biter;
627 struct regpair *pbe;
628
629 if (!pbl_info->num_pbes)
630 return;
631
632 /* If we have a two layered pbl, the first pbl points to the rest
633 * of the pbls and the first entry lays on the second pbl in the table
634 */
635 if (pbl_info->two_layered)
636 pbl_tbl = &pbl[1];
637 else
638 pbl_tbl = pbl;
639
640 pbe = (struct regpair *)pbl_tbl->va;
641 if (!pbe) {
642 DP_ERR(dev, "cannot populate PBL due to a NULL PBE\n");
643 return;
644 }
645
646 pbe_cnt = 0;
647
648 rdma_umem_for_each_dma_block (umem, &biter, BIT(pg_shift)) {
649 u64 pg_addr = rdma_block_iter_dma_address(&biter);
650
651 pbe->lo = cpu_to_le32(pg_addr);
652 pbe->hi = cpu_to_le32(upper_32_bits(pg_addr));
653
654 pbe_cnt++;
655 total_num_pbes++;
656 pbe++;
657
658 if (total_num_pbes == pbl_info->num_pbes)
659 return;
660
661 /* If the given pbl is full storing the pbes, move to next pbl.
662 */
663 if (pbe_cnt == (pbl_info->pbl_size / sizeof(u64))) {
664 pbl_tbl++;
665 pbe = (struct regpair *)pbl_tbl->va;
666 pbe_cnt = 0;
667 }
668 }
669 }
670
qedr_db_recovery_add(struct qedr_dev * dev,void __iomem * db_addr,void * db_data,enum qed_db_rec_width db_width,enum qed_db_rec_space db_space)671 static int qedr_db_recovery_add(struct qedr_dev *dev,
672 void __iomem *db_addr,
673 void *db_data,
674 enum qed_db_rec_width db_width,
675 enum qed_db_rec_space db_space)
676 {
677 if (!db_data) {
678 DP_DEBUG(dev, QEDR_MSG_INIT, "avoiding db rec since old lib\n");
679 return 0;
680 }
681
682 return dev->ops->common->db_recovery_add(dev->cdev, db_addr, db_data,
683 db_width, db_space);
684 }
685
qedr_db_recovery_del(struct qedr_dev * dev,void __iomem * db_addr,void * db_data)686 static void qedr_db_recovery_del(struct qedr_dev *dev,
687 void __iomem *db_addr,
688 void *db_data)
689 {
690 if (!db_data) {
691 DP_DEBUG(dev, QEDR_MSG_INIT, "avoiding db rec since old lib\n");
692 return;
693 }
694
695 /* Ignore return code as there is not much we can do about it. Error
696 * log will be printed inside.
697 */
698 dev->ops->common->db_recovery_del(dev->cdev, db_addr, db_data);
699 }
700
qedr_copy_cq_uresp(struct qedr_dev * dev,struct qedr_cq * cq,struct ib_udata * udata,u32 db_offset)701 static int qedr_copy_cq_uresp(struct qedr_dev *dev,
702 struct qedr_cq *cq, struct ib_udata *udata,
703 u32 db_offset)
704 {
705 struct qedr_create_cq_uresp uresp;
706 int rc;
707
708 memset(&uresp, 0, sizeof(uresp));
709
710 uresp.db_offset = db_offset;
711 uresp.icid = cq->icid;
712 if (cq->q.db_mmap_entry)
713 uresp.db_rec_addr =
714 rdma_user_mmap_get_offset(cq->q.db_mmap_entry);
715
716 rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
717 if (rc)
718 DP_ERR(dev, "copy error cqid=0x%x.\n", cq->icid);
719
720 return rc;
721 }
722
consume_cqe(struct qedr_cq * cq)723 static void consume_cqe(struct qedr_cq *cq)
724 {
725 if (cq->latest_cqe == cq->toggle_cqe)
726 cq->pbl_toggle ^= RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
727
728 cq->latest_cqe = qed_chain_consume(&cq->pbl);
729 }
730
qedr_align_cq_entries(int entries)731 static inline int qedr_align_cq_entries(int entries)
732 {
733 u64 size, aligned_size;
734
735 /* We allocate an extra entry that we don't report to the FW. */
736 size = (entries + 1) * QEDR_CQE_SIZE;
737 aligned_size = ALIGN(size, PAGE_SIZE);
738
739 return aligned_size / QEDR_CQE_SIZE;
740 }
741
qedr_init_user_db_rec(struct ib_udata * udata,struct qedr_dev * dev,struct qedr_userq * q,bool requires_db_rec)742 static int qedr_init_user_db_rec(struct ib_udata *udata,
743 struct qedr_dev *dev, struct qedr_userq *q,
744 bool requires_db_rec)
745 {
746 struct qedr_ucontext *uctx =
747 rdma_udata_to_drv_context(udata, struct qedr_ucontext,
748 ibucontext);
749 struct qedr_user_mmap_entry *entry;
750 int rc;
751
752 /* Aborting for non doorbell userqueue (SRQ) or non-supporting lib */
753 if (requires_db_rec == 0 || !uctx->db_rec)
754 return 0;
755
756 /* Allocate a page for doorbell recovery, add to mmap */
757 q->db_rec_data = (void *)get_zeroed_page(GFP_USER);
758 if (!q->db_rec_data) {
759 DP_ERR(dev, "get_zeroed_page failed\n");
760 return -ENOMEM;
761 }
762
763 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
764 if (!entry)
765 goto err_free_db_data;
766
767 entry->address = q->db_rec_data;
768 entry->length = PAGE_SIZE;
769 entry->mmap_flag = QEDR_USER_MMAP_PHYS_PAGE;
770 rc = rdma_user_mmap_entry_insert(&uctx->ibucontext,
771 &entry->rdma_entry,
772 PAGE_SIZE);
773 if (rc)
774 goto err_free_entry;
775
776 q->db_mmap_entry = &entry->rdma_entry;
777
778 return 0;
779
780 err_free_entry:
781 kfree(entry);
782
783 err_free_db_data:
784 free_page((unsigned long)q->db_rec_data);
785 q->db_rec_data = NULL;
786 return -ENOMEM;
787 }
788
qedr_init_user_queue(struct ib_udata * udata,struct qedr_dev * dev,struct qedr_userq * q,u64 buf_addr,size_t buf_len,bool requires_db_rec,int access,int alloc_and_init)789 static inline int qedr_init_user_queue(struct ib_udata *udata,
790 struct qedr_dev *dev,
791 struct qedr_userq *q, u64 buf_addr,
792 size_t buf_len, bool requires_db_rec,
793 int access,
794 int alloc_and_init)
795 {
796 u32 fw_pages;
797 int rc;
798
799 q->buf_addr = buf_addr;
800 q->buf_len = buf_len;
801 q->umem = ib_umem_get(&dev->ibdev, q->buf_addr, q->buf_len, access);
802 if (IS_ERR(q->umem)) {
803 DP_ERR(dev, "create user queue: failed ib_umem_get, got %ld\n",
804 PTR_ERR(q->umem));
805 return PTR_ERR(q->umem);
806 }
807
808 fw_pages = ib_umem_num_dma_blocks(q->umem, 1 << FW_PAGE_SHIFT);
809 rc = qedr_prepare_pbl_tbl(dev, &q->pbl_info, fw_pages, 0);
810 if (rc)
811 goto err0;
812
813 if (alloc_and_init) {
814 q->pbl_tbl = qedr_alloc_pbl_tbl(dev, &q->pbl_info, GFP_KERNEL);
815 if (IS_ERR(q->pbl_tbl)) {
816 rc = PTR_ERR(q->pbl_tbl);
817 goto err0;
818 }
819 qedr_populate_pbls(dev, q->umem, q->pbl_tbl, &q->pbl_info,
820 FW_PAGE_SHIFT);
821 } else {
822 q->pbl_tbl = kzalloc(sizeof(*q->pbl_tbl), GFP_KERNEL);
823 if (!q->pbl_tbl) {
824 rc = -ENOMEM;
825 goto err0;
826 }
827 }
828
829 /* mmap the user address used to store doorbell data for recovery */
830 return qedr_init_user_db_rec(udata, dev, q, requires_db_rec);
831
832 err0:
833 ib_umem_release(q->umem);
834 q->umem = NULL;
835
836 return rc;
837 }
838
qedr_init_cq_params(struct qedr_cq * cq,struct qedr_ucontext * ctx,struct qedr_dev * dev,int vector,int chain_entries,int page_cnt,u64 pbl_ptr,struct qed_rdma_create_cq_in_params * params)839 static inline void qedr_init_cq_params(struct qedr_cq *cq,
840 struct qedr_ucontext *ctx,
841 struct qedr_dev *dev, int vector,
842 int chain_entries, int page_cnt,
843 u64 pbl_ptr,
844 struct qed_rdma_create_cq_in_params
845 *params)
846 {
847 memset(params, 0, sizeof(*params));
848 params->cq_handle_hi = upper_32_bits((uintptr_t)cq);
849 params->cq_handle_lo = lower_32_bits((uintptr_t)cq);
850 params->cnq_id = vector;
851 params->cq_size = chain_entries - 1;
852 params->dpi = (ctx) ? ctx->dpi : dev->dpi;
853 params->pbl_num_pages = page_cnt;
854 params->pbl_ptr = pbl_ptr;
855 params->pbl_two_level = 0;
856 }
857
doorbell_cq(struct qedr_cq * cq,u32 cons,u8 flags)858 static void doorbell_cq(struct qedr_cq *cq, u32 cons, u8 flags)
859 {
860 cq->db.data.agg_flags = flags;
861 cq->db.data.value = cpu_to_le32(cons);
862 writeq(cq->db.raw, cq->db_addr);
863 }
864
qedr_arm_cq(struct ib_cq * ibcq,enum ib_cq_notify_flags flags)865 int qedr_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
866 {
867 struct qedr_cq *cq = get_qedr_cq(ibcq);
868 unsigned long sflags;
869 struct qedr_dev *dev;
870
871 dev = get_qedr_dev(ibcq->device);
872
873 if (cq->destroyed) {
874 DP_ERR(dev,
875 "warning: arm was invoked after destroy for cq %p (icid=%d)\n",
876 cq, cq->icid);
877 return -EINVAL;
878 }
879
880
881 if (cq->cq_type == QEDR_CQ_TYPE_GSI)
882 return 0;
883
884 spin_lock_irqsave(&cq->cq_lock, sflags);
885
886 cq->arm_flags = 0;
887
888 if (flags & IB_CQ_SOLICITED)
889 cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD;
890
891 if (flags & IB_CQ_NEXT_COMP)
892 cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_CF_CMD;
893
894 doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
895
896 spin_unlock_irqrestore(&cq->cq_lock, sflags);
897
898 return 0;
899 }
900
qedr_create_cq(struct ib_cq * ibcq,const struct ib_cq_init_attr * attr,struct ib_udata * udata)901 int qedr_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
902 struct ib_udata *udata)
903 {
904 struct ib_device *ibdev = ibcq->device;
905 struct qedr_ucontext *ctx = rdma_udata_to_drv_context(
906 udata, struct qedr_ucontext, ibucontext);
907 struct qed_rdma_destroy_cq_out_params destroy_oparams;
908 struct qed_rdma_destroy_cq_in_params destroy_iparams;
909 struct qed_chain_init_params chain_params = {
910 .mode = QED_CHAIN_MODE_PBL,
911 .intended_use = QED_CHAIN_USE_TO_CONSUME,
912 .cnt_type = QED_CHAIN_CNT_TYPE_U32,
913 .elem_size = sizeof(union rdma_cqe),
914 };
915 struct qedr_dev *dev = get_qedr_dev(ibdev);
916 struct qed_rdma_create_cq_in_params params;
917 struct qedr_create_cq_ureq ureq = {};
918 int vector = attr->comp_vector;
919 int entries = attr->cqe;
920 struct qedr_cq *cq = get_qedr_cq(ibcq);
921 int chain_entries;
922 u32 db_offset;
923 int page_cnt;
924 u64 pbl_ptr;
925 u16 icid;
926 int rc;
927
928 DP_DEBUG(dev, QEDR_MSG_INIT,
929 "create_cq: called from %s. entries=%d, vector=%d\n",
930 udata ? "User Lib" : "Kernel", entries, vector);
931
932 if (attr->flags)
933 return -EOPNOTSUPP;
934
935 if (entries > QEDR_MAX_CQES) {
936 DP_ERR(dev,
937 "create cq: the number of entries %d is too high. Must be equal or below %d.\n",
938 entries, QEDR_MAX_CQES);
939 return -EINVAL;
940 }
941
942 chain_entries = qedr_align_cq_entries(entries);
943 chain_entries = min_t(int, chain_entries, QEDR_MAX_CQES);
944 chain_params.num_elems = chain_entries;
945
946 /* calc db offset. user will add DPI base, kernel will add db addr */
947 db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT);
948
949 if (udata) {
950 if (ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
951 udata->inlen))) {
952 DP_ERR(dev,
953 "create cq: problem copying data from user space\n");
954 goto err0;
955 }
956
957 if (!ureq.len) {
958 DP_ERR(dev,
959 "create cq: cannot create a cq with 0 entries\n");
960 goto err0;
961 }
962
963 cq->cq_type = QEDR_CQ_TYPE_USER;
964
965 rc = qedr_init_user_queue(udata, dev, &cq->q, ureq.addr,
966 ureq.len, true, IB_ACCESS_LOCAL_WRITE,
967 1);
968 if (rc)
969 goto err0;
970
971 pbl_ptr = cq->q.pbl_tbl->pa;
972 page_cnt = cq->q.pbl_info.num_pbes;
973
974 cq->ibcq.cqe = chain_entries;
975 cq->q.db_addr = ctx->dpi_addr + db_offset;
976 } else {
977 cq->cq_type = QEDR_CQ_TYPE_KERNEL;
978
979 rc = dev->ops->common->chain_alloc(dev->cdev, &cq->pbl,
980 &chain_params);
981 if (rc)
982 goto err0;
983
984 page_cnt = qed_chain_get_page_cnt(&cq->pbl);
985 pbl_ptr = qed_chain_get_pbl_phys(&cq->pbl);
986 cq->ibcq.cqe = cq->pbl.capacity;
987 }
988
989 qedr_init_cq_params(cq, ctx, dev, vector, chain_entries, page_cnt,
990 pbl_ptr, ¶ms);
991
992 rc = dev->ops->rdma_create_cq(dev->rdma_ctx, ¶ms, &icid);
993 if (rc)
994 goto err1;
995
996 cq->icid = icid;
997 cq->sig = QEDR_CQ_MAGIC_NUMBER;
998 spin_lock_init(&cq->cq_lock);
999
1000 if (udata) {
1001 rc = qedr_copy_cq_uresp(dev, cq, udata, db_offset);
1002 if (rc)
1003 goto err2;
1004
1005 rc = qedr_db_recovery_add(dev, cq->q.db_addr,
1006 &cq->q.db_rec_data->db_data,
1007 DB_REC_WIDTH_64B,
1008 DB_REC_USER);
1009 if (rc)
1010 goto err2;
1011
1012 } else {
1013 /* Generate doorbell address. */
1014 cq->db.data.icid = cq->icid;
1015 cq->db_addr = dev->db_addr + db_offset;
1016 cq->db.data.params = DB_AGG_CMD_MAX <<
1017 RDMA_PWM_VAL32_DATA_AGG_CMD_SHIFT;
1018
1019 /* point to the very last element, passing it we will toggle */
1020 cq->toggle_cqe = qed_chain_get_last_elem(&cq->pbl);
1021 cq->pbl_toggle = RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
1022 cq->latest_cqe = NULL;
1023 consume_cqe(cq);
1024 cq->cq_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
1025
1026 rc = qedr_db_recovery_add(dev, cq->db_addr, &cq->db.data,
1027 DB_REC_WIDTH_64B, DB_REC_KERNEL);
1028 if (rc)
1029 goto err2;
1030 }
1031
1032 DP_DEBUG(dev, QEDR_MSG_CQ,
1033 "create cq: icid=0x%0x, addr=%p, size(entries)=0x%0x\n",
1034 cq->icid, cq, params.cq_size);
1035
1036 return 0;
1037
1038 err2:
1039 destroy_iparams.icid = cq->icid;
1040 dev->ops->rdma_destroy_cq(dev->rdma_ctx, &destroy_iparams,
1041 &destroy_oparams);
1042 err1:
1043 if (udata) {
1044 qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
1045 ib_umem_release(cq->q.umem);
1046 if (cq->q.db_mmap_entry)
1047 rdma_user_mmap_entry_remove(cq->q.db_mmap_entry);
1048 } else {
1049 dev->ops->common->chain_free(dev->cdev, &cq->pbl);
1050 }
1051 err0:
1052 return -EINVAL;
1053 }
1054
qedr_resize_cq(struct ib_cq * ibcq,int new_cnt,struct ib_udata * udata)1055 int qedr_resize_cq(struct ib_cq *ibcq, int new_cnt, struct ib_udata *udata)
1056 {
1057 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
1058 struct qedr_cq *cq = get_qedr_cq(ibcq);
1059
1060 DP_ERR(dev, "cq %p RESIZE NOT SUPPORTED\n", cq);
1061
1062 return 0;
1063 }
1064
1065 #define QEDR_DESTROY_CQ_MAX_ITERATIONS (10)
1066 #define QEDR_DESTROY_CQ_ITER_DURATION (10)
1067
qedr_destroy_cq(struct ib_cq * ibcq,struct ib_udata * udata)1068 int qedr_destroy_cq(struct ib_cq *ibcq, struct ib_udata *udata)
1069 {
1070 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
1071 struct qed_rdma_destroy_cq_out_params oparams;
1072 struct qed_rdma_destroy_cq_in_params iparams;
1073 struct qedr_cq *cq = get_qedr_cq(ibcq);
1074 int iter;
1075
1076 DP_DEBUG(dev, QEDR_MSG_CQ, "destroy cq %p (icid=%d)\n", cq, cq->icid);
1077
1078 cq->destroyed = 1;
1079
1080 /* GSIs CQs are handled by driver, so they don't exist in the FW */
1081 if (cq->cq_type == QEDR_CQ_TYPE_GSI) {
1082 qedr_db_recovery_del(dev, cq->db_addr, &cq->db.data);
1083 return 0;
1084 }
1085
1086 iparams.icid = cq->icid;
1087 dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
1088 dev->ops->common->chain_free(dev->cdev, &cq->pbl);
1089
1090 if (udata) {
1091 qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
1092 ib_umem_release(cq->q.umem);
1093
1094 if (cq->q.db_rec_data) {
1095 qedr_db_recovery_del(dev, cq->q.db_addr,
1096 &cq->q.db_rec_data->db_data);
1097 rdma_user_mmap_entry_remove(cq->q.db_mmap_entry);
1098 }
1099 } else {
1100 qedr_db_recovery_del(dev, cq->db_addr, &cq->db.data);
1101 }
1102
1103 /* We don't want the IRQ handler to handle a non-existing CQ so we
1104 * wait until all CNQ interrupts, if any, are received. This will always
1105 * happen and will always happen very fast. If not, then a serious error
1106 * has occured. That is why we can use a long delay.
1107 * We spin for a short time so we don’t lose time on context switching
1108 * in case all the completions are handled in that span. Otherwise
1109 * we sleep for a while and check again. Since the CNQ may be
1110 * associated with (only) the current CPU we use msleep to allow the
1111 * current CPU to be freed.
1112 * The CNQ notification is increased in qedr_irq_handler().
1113 */
1114 iter = QEDR_DESTROY_CQ_MAX_ITERATIONS;
1115 while (oparams.num_cq_notif != READ_ONCE(cq->cnq_notif) && iter) {
1116 udelay(QEDR_DESTROY_CQ_ITER_DURATION);
1117 iter--;
1118 }
1119
1120 iter = QEDR_DESTROY_CQ_MAX_ITERATIONS;
1121 while (oparams.num_cq_notif != READ_ONCE(cq->cnq_notif) && iter) {
1122 msleep(QEDR_DESTROY_CQ_ITER_DURATION);
1123 iter--;
1124 }
1125
1126 /* Note that we don't need to have explicit code to wait for the
1127 * completion of the event handler because it is invoked from the EQ.
1128 * Since the destroy CQ ramrod has also been received on the EQ we can
1129 * be certain that there's no event handler in process.
1130 */
1131 return 0;
1132 }
1133
get_gid_info_from_table(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct qed_rdma_modify_qp_in_params * qp_params)1134 static inline int get_gid_info_from_table(struct ib_qp *ibqp,
1135 struct ib_qp_attr *attr,
1136 int attr_mask,
1137 struct qed_rdma_modify_qp_in_params
1138 *qp_params)
1139 {
1140 const struct ib_gid_attr *gid_attr;
1141 enum rdma_network_type nw_type;
1142 const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
1143 u32 ipv4_addr;
1144 int ret;
1145 int i;
1146
1147 gid_attr = grh->sgid_attr;
1148 ret = rdma_read_gid_l2_fields(gid_attr, &qp_params->vlan_id, NULL);
1149 if (ret)
1150 return ret;
1151
1152 nw_type = rdma_gid_attr_network_type(gid_attr);
1153 switch (nw_type) {
1154 case RDMA_NETWORK_IPV6:
1155 memcpy(&qp_params->sgid.bytes[0], &gid_attr->gid.raw[0],
1156 sizeof(qp_params->sgid));
1157 memcpy(&qp_params->dgid.bytes[0],
1158 &grh->dgid,
1159 sizeof(qp_params->dgid));
1160 qp_params->roce_mode = ROCE_V2_IPV6;
1161 SET_FIELD(qp_params->modify_flags,
1162 QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1163 break;
1164 case RDMA_NETWORK_ROCE_V1:
1165 memcpy(&qp_params->sgid.bytes[0], &gid_attr->gid.raw[0],
1166 sizeof(qp_params->sgid));
1167 memcpy(&qp_params->dgid.bytes[0],
1168 &grh->dgid,
1169 sizeof(qp_params->dgid));
1170 qp_params->roce_mode = ROCE_V1;
1171 break;
1172 case RDMA_NETWORK_IPV4:
1173 memset(&qp_params->sgid, 0, sizeof(qp_params->sgid));
1174 memset(&qp_params->dgid, 0, sizeof(qp_params->dgid));
1175 ipv4_addr = qedr_get_ipv4_from_gid(gid_attr->gid.raw);
1176 qp_params->sgid.ipv4_addr = ipv4_addr;
1177 ipv4_addr =
1178 qedr_get_ipv4_from_gid(grh->dgid.raw);
1179 qp_params->dgid.ipv4_addr = ipv4_addr;
1180 SET_FIELD(qp_params->modify_flags,
1181 QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1182 qp_params->roce_mode = ROCE_V2_IPV4;
1183 break;
1184 default:
1185 return -EINVAL;
1186 }
1187
1188 for (i = 0; i < 4; i++) {
1189 qp_params->sgid.dwords[i] = ntohl(qp_params->sgid.dwords[i]);
1190 qp_params->dgid.dwords[i] = ntohl(qp_params->dgid.dwords[i]);
1191 }
1192
1193 if (qp_params->vlan_id >= VLAN_CFI_MASK)
1194 qp_params->vlan_id = 0;
1195
1196 return 0;
1197 }
1198
qedr_check_qp_attrs(struct ib_pd * ibpd,struct qedr_dev * dev,struct ib_qp_init_attr * attrs,struct ib_udata * udata)1199 static int qedr_check_qp_attrs(struct ib_pd *ibpd, struct qedr_dev *dev,
1200 struct ib_qp_init_attr *attrs,
1201 struct ib_udata *udata)
1202 {
1203 struct qedr_device_attr *qattr = &dev->attr;
1204
1205 /* QP0... attrs->qp_type == IB_QPT_GSI */
1206 if (attrs->qp_type != IB_QPT_RC &&
1207 attrs->qp_type != IB_QPT_GSI &&
1208 attrs->qp_type != IB_QPT_XRC_INI &&
1209 attrs->qp_type != IB_QPT_XRC_TGT) {
1210 DP_DEBUG(dev, QEDR_MSG_QP,
1211 "create qp: unsupported qp type=0x%x requested\n",
1212 attrs->qp_type);
1213 return -EOPNOTSUPP;
1214 }
1215
1216 if (attrs->cap.max_send_wr > qattr->max_sqe) {
1217 DP_ERR(dev,
1218 "create qp: cannot create a SQ with %d elements (max_send_wr=0x%x)\n",
1219 attrs->cap.max_send_wr, qattr->max_sqe);
1220 return -EINVAL;
1221 }
1222
1223 if (attrs->cap.max_inline_data > qattr->max_inline) {
1224 DP_ERR(dev,
1225 "create qp: unsupported inline data size=0x%x requested (max_inline=0x%x)\n",
1226 attrs->cap.max_inline_data, qattr->max_inline);
1227 return -EINVAL;
1228 }
1229
1230 if (attrs->cap.max_send_sge > qattr->max_sge) {
1231 DP_ERR(dev,
1232 "create qp: unsupported send_sge=0x%x requested (max_send_sge=0x%x)\n",
1233 attrs->cap.max_send_sge, qattr->max_sge);
1234 return -EINVAL;
1235 }
1236
1237 if (attrs->cap.max_recv_sge > qattr->max_sge) {
1238 DP_ERR(dev,
1239 "create qp: unsupported recv_sge=0x%x requested (max_recv_sge=0x%x)\n",
1240 attrs->cap.max_recv_sge, qattr->max_sge);
1241 return -EINVAL;
1242 }
1243
1244 /* verify consumer QPs are not trying to use GSI QP's CQ.
1245 * TGT QP isn't associated with RQ/SQ
1246 */
1247 if ((attrs->qp_type != IB_QPT_GSI) && (dev->gsi_qp_created) &&
1248 (attrs->qp_type != IB_QPT_XRC_TGT) &&
1249 (attrs->qp_type != IB_QPT_XRC_INI)) {
1250 struct qedr_cq *send_cq = get_qedr_cq(attrs->send_cq);
1251 struct qedr_cq *recv_cq = get_qedr_cq(attrs->recv_cq);
1252
1253 if ((send_cq->cq_type == QEDR_CQ_TYPE_GSI) ||
1254 (recv_cq->cq_type == QEDR_CQ_TYPE_GSI)) {
1255 DP_ERR(dev,
1256 "create qp: consumer QP cannot use GSI CQs.\n");
1257 return -EINVAL;
1258 }
1259 }
1260
1261 return 0;
1262 }
1263
qedr_copy_srq_uresp(struct qedr_dev * dev,struct qedr_srq * srq,struct ib_udata * udata)1264 static int qedr_copy_srq_uresp(struct qedr_dev *dev,
1265 struct qedr_srq *srq, struct ib_udata *udata)
1266 {
1267 struct qedr_create_srq_uresp uresp = {};
1268 int rc;
1269
1270 uresp.srq_id = srq->srq_id;
1271
1272 rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
1273 if (rc)
1274 DP_ERR(dev, "create srq: problem copying data to user space\n");
1275
1276 return rc;
1277 }
1278
qedr_copy_rq_uresp(struct qedr_dev * dev,struct qedr_create_qp_uresp * uresp,struct qedr_qp * qp)1279 static void qedr_copy_rq_uresp(struct qedr_dev *dev,
1280 struct qedr_create_qp_uresp *uresp,
1281 struct qedr_qp *qp)
1282 {
1283 /* iWARP requires two doorbells per RQ. */
1284 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1285 uresp->rq_db_offset =
1286 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD);
1287 uresp->rq_db2_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_FLAGS);
1288 } else {
1289 uresp->rq_db_offset =
1290 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1291 }
1292
1293 uresp->rq_icid = qp->icid;
1294 if (qp->urq.db_mmap_entry)
1295 uresp->rq_db_rec_addr =
1296 rdma_user_mmap_get_offset(qp->urq.db_mmap_entry);
1297 }
1298
qedr_copy_sq_uresp(struct qedr_dev * dev,struct qedr_create_qp_uresp * uresp,struct qedr_qp * qp)1299 static void qedr_copy_sq_uresp(struct qedr_dev *dev,
1300 struct qedr_create_qp_uresp *uresp,
1301 struct qedr_qp *qp)
1302 {
1303 uresp->sq_db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1304
1305 /* iWARP uses the same cid for rq and sq */
1306 if (rdma_protocol_iwarp(&dev->ibdev, 1))
1307 uresp->sq_icid = qp->icid;
1308 else
1309 uresp->sq_icid = qp->icid + 1;
1310
1311 if (qp->usq.db_mmap_entry)
1312 uresp->sq_db_rec_addr =
1313 rdma_user_mmap_get_offset(qp->usq.db_mmap_entry);
1314 }
1315
qedr_copy_qp_uresp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_udata * udata,struct qedr_create_qp_uresp * uresp)1316 static int qedr_copy_qp_uresp(struct qedr_dev *dev,
1317 struct qedr_qp *qp, struct ib_udata *udata,
1318 struct qedr_create_qp_uresp *uresp)
1319 {
1320 int rc;
1321
1322 memset(uresp, 0, sizeof(*uresp));
1323
1324 if (qedr_qp_has_sq(qp))
1325 qedr_copy_sq_uresp(dev, uresp, qp);
1326
1327 if (qedr_qp_has_rq(qp))
1328 qedr_copy_rq_uresp(dev, uresp, qp);
1329
1330 uresp->atomic_supported = dev->atomic_cap != IB_ATOMIC_NONE;
1331 uresp->qp_id = qp->qp_id;
1332
1333 rc = qedr_ib_copy_to_udata(udata, uresp, sizeof(*uresp));
1334 if (rc)
1335 DP_ERR(dev,
1336 "create qp: failed a copy to user space with qp icid=0x%x.\n",
1337 qp->icid);
1338
1339 return rc;
1340 }
1341
qedr_reset_qp_hwq_info(struct qedr_qp_hwq_info * qph)1342 static void qedr_reset_qp_hwq_info(struct qedr_qp_hwq_info *qph)
1343 {
1344 qed_chain_reset(&qph->pbl);
1345 qph->prod = 0;
1346 qph->cons = 0;
1347 qph->wqe_cons = 0;
1348 qph->db_data.data.value = cpu_to_le16(0);
1349 }
1350
qedr_set_common_qp_params(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_pd * pd,struct ib_qp_init_attr * attrs)1351 static void qedr_set_common_qp_params(struct qedr_dev *dev,
1352 struct qedr_qp *qp,
1353 struct qedr_pd *pd,
1354 struct ib_qp_init_attr *attrs)
1355 {
1356 spin_lock_init(&qp->q_lock);
1357 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1358 kref_init(&qp->refcnt);
1359 init_completion(&qp->iwarp_cm_comp);
1360 init_completion(&qp->qp_rel_comp);
1361 }
1362
1363 qp->pd = pd;
1364 qp->qp_type = attrs->qp_type;
1365 qp->max_inline_data = attrs->cap.max_inline_data;
1366 qp->state = QED_ROCE_QP_STATE_RESET;
1367
1368 qp->prev_wqe_size = 0;
1369
1370 qp->signaled = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR) ? true : false;
1371 qp->dev = dev;
1372 if (qedr_qp_has_sq(qp)) {
1373 qedr_reset_qp_hwq_info(&qp->sq);
1374 qp->sq.max_sges = attrs->cap.max_send_sge;
1375 qp->sq_cq = get_qedr_cq(attrs->send_cq);
1376 DP_DEBUG(dev, QEDR_MSG_QP,
1377 "SQ params:\tsq_max_sges = %d, sq_cq_id = %d\n",
1378 qp->sq.max_sges, qp->sq_cq->icid);
1379 }
1380
1381 if (attrs->srq)
1382 qp->srq = get_qedr_srq(attrs->srq);
1383
1384 if (qedr_qp_has_rq(qp)) {
1385 qedr_reset_qp_hwq_info(&qp->rq);
1386 qp->rq_cq = get_qedr_cq(attrs->recv_cq);
1387 qp->rq.max_sges = attrs->cap.max_recv_sge;
1388 DP_DEBUG(dev, QEDR_MSG_QP,
1389 "RQ params:\trq_max_sges = %d, rq_cq_id = %d\n",
1390 qp->rq.max_sges, qp->rq_cq->icid);
1391 }
1392
1393 DP_DEBUG(dev, QEDR_MSG_QP,
1394 "QP params:\tpd = %d, qp_type = %d, max_inline_data = %d, state = %d, signaled = %d, use_srq=%d\n",
1395 pd->pd_id, qp->qp_type, qp->max_inline_data,
1396 qp->state, qp->signaled, (attrs->srq) ? 1 : 0);
1397 DP_DEBUG(dev, QEDR_MSG_QP,
1398 "SQ params:\tsq_max_sges = %d, sq_cq_id = %d\n",
1399 qp->sq.max_sges, qp->sq_cq->icid);
1400 }
1401
qedr_set_roce_db_info(struct qedr_dev * dev,struct qedr_qp * qp)1402 static int qedr_set_roce_db_info(struct qedr_dev *dev, struct qedr_qp *qp)
1403 {
1404 int rc = 0;
1405
1406 if (qedr_qp_has_sq(qp)) {
1407 qp->sq.db = dev->db_addr +
1408 DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1409 qp->sq.db_data.data.icid = qp->icid + 1;
1410 rc = qedr_db_recovery_add(dev, qp->sq.db, &qp->sq.db_data,
1411 DB_REC_WIDTH_32B, DB_REC_KERNEL);
1412 if (rc)
1413 return rc;
1414 }
1415
1416 if (qedr_qp_has_rq(qp)) {
1417 qp->rq.db = dev->db_addr +
1418 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1419 qp->rq.db_data.data.icid = qp->icid;
1420 rc = qedr_db_recovery_add(dev, qp->rq.db, &qp->rq.db_data,
1421 DB_REC_WIDTH_32B, DB_REC_KERNEL);
1422 if (rc && qedr_qp_has_sq(qp))
1423 qedr_db_recovery_del(dev, qp->sq.db, &qp->sq.db_data);
1424 }
1425
1426 return rc;
1427 }
1428
qedr_check_srq_params(struct qedr_dev * dev,struct ib_srq_init_attr * attrs,struct ib_udata * udata)1429 static int qedr_check_srq_params(struct qedr_dev *dev,
1430 struct ib_srq_init_attr *attrs,
1431 struct ib_udata *udata)
1432 {
1433 struct qedr_device_attr *qattr = &dev->attr;
1434
1435 if (attrs->attr.max_wr > qattr->max_srq_wr) {
1436 DP_ERR(dev,
1437 "create srq: unsupported srq_wr=0x%x requested (max_srq_wr=0x%x)\n",
1438 attrs->attr.max_wr, qattr->max_srq_wr);
1439 return -EINVAL;
1440 }
1441
1442 if (attrs->attr.max_sge > qattr->max_sge) {
1443 DP_ERR(dev,
1444 "create srq: unsupported sge=0x%x requested (max_srq_sge=0x%x)\n",
1445 attrs->attr.max_sge, qattr->max_sge);
1446 }
1447
1448 if (!udata && attrs->srq_type == IB_SRQT_XRC) {
1449 DP_ERR(dev, "XRC SRQs are not supported in kernel-space\n");
1450 return -EINVAL;
1451 }
1452
1453 return 0;
1454 }
1455
qedr_free_srq_user_params(struct qedr_srq * srq)1456 static void qedr_free_srq_user_params(struct qedr_srq *srq)
1457 {
1458 qedr_free_pbl(srq->dev, &srq->usrq.pbl_info, srq->usrq.pbl_tbl);
1459 ib_umem_release(srq->usrq.umem);
1460 ib_umem_release(srq->prod_umem);
1461 }
1462
qedr_free_srq_kernel_params(struct qedr_srq * srq)1463 static void qedr_free_srq_kernel_params(struct qedr_srq *srq)
1464 {
1465 struct qedr_srq_hwq_info *hw_srq = &srq->hw_srq;
1466 struct qedr_dev *dev = srq->dev;
1467
1468 dev->ops->common->chain_free(dev->cdev, &hw_srq->pbl);
1469
1470 dma_free_coherent(&dev->pdev->dev, sizeof(struct rdma_srq_producers),
1471 hw_srq->virt_prod_pair_addr,
1472 hw_srq->phy_prod_pair_addr);
1473 }
1474
qedr_init_srq_user_params(struct ib_udata * udata,struct qedr_srq * srq,struct qedr_create_srq_ureq * ureq,int access)1475 static int qedr_init_srq_user_params(struct ib_udata *udata,
1476 struct qedr_srq *srq,
1477 struct qedr_create_srq_ureq *ureq,
1478 int access)
1479 {
1480 struct scatterlist *sg;
1481 int rc;
1482
1483 rc = qedr_init_user_queue(udata, srq->dev, &srq->usrq, ureq->srq_addr,
1484 ureq->srq_len, false, access, 1);
1485 if (rc)
1486 return rc;
1487
1488 srq->prod_umem = ib_umem_get(srq->ibsrq.device, ureq->prod_pair_addr,
1489 sizeof(struct rdma_srq_producers), access);
1490 if (IS_ERR(srq->prod_umem)) {
1491 qedr_free_pbl(srq->dev, &srq->usrq.pbl_info, srq->usrq.pbl_tbl);
1492 ib_umem_release(srq->usrq.umem);
1493 DP_ERR(srq->dev,
1494 "create srq: failed ib_umem_get for producer, got %ld\n",
1495 PTR_ERR(srq->prod_umem));
1496 return PTR_ERR(srq->prod_umem);
1497 }
1498
1499 sg = srq->prod_umem->sgt_append.sgt.sgl;
1500 srq->hw_srq.phy_prod_pair_addr = sg_dma_address(sg);
1501
1502 return 0;
1503 }
1504
qedr_alloc_srq_kernel_params(struct qedr_srq * srq,struct qedr_dev * dev,struct ib_srq_init_attr * init_attr)1505 static int qedr_alloc_srq_kernel_params(struct qedr_srq *srq,
1506 struct qedr_dev *dev,
1507 struct ib_srq_init_attr *init_attr)
1508 {
1509 struct qedr_srq_hwq_info *hw_srq = &srq->hw_srq;
1510 struct qed_chain_init_params params = {
1511 .mode = QED_CHAIN_MODE_PBL,
1512 .intended_use = QED_CHAIN_USE_TO_CONSUME_PRODUCE,
1513 .cnt_type = QED_CHAIN_CNT_TYPE_U32,
1514 .elem_size = QEDR_SRQ_WQE_ELEM_SIZE,
1515 };
1516 dma_addr_t phy_prod_pair_addr;
1517 u32 num_elems;
1518 void *va;
1519 int rc;
1520
1521 va = dma_alloc_coherent(&dev->pdev->dev,
1522 sizeof(struct rdma_srq_producers),
1523 &phy_prod_pair_addr, GFP_KERNEL);
1524 if (!va) {
1525 DP_ERR(dev,
1526 "create srq: failed to allocate dma memory for producer\n");
1527 return -ENOMEM;
1528 }
1529
1530 hw_srq->phy_prod_pair_addr = phy_prod_pair_addr;
1531 hw_srq->virt_prod_pair_addr = va;
1532
1533 num_elems = init_attr->attr.max_wr * RDMA_MAX_SRQ_WQE_SIZE;
1534 params.num_elems = num_elems;
1535
1536 rc = dev->ops->common->chain_alloc(dev->cdev, &hw_srq->pbl, ¶ms);
1537 if (rc)
1538 goto err0;
1539
1540 hw_srq->num_elems = num_elems;
1541
1542 return 0;
1543
1544 err0:
1545 dma_free_coherent(&dev->pdev->dev, sizeof(struct rdma_srq_producers),
1546 va, phy_prod_pair_addr);
1547 return rc;
1548 }
1549
qedr_create_srq(struct ib_srq * ibsrq,struct ib_srq_init_attr * init_attr,struct ib_udata * udata)1550 int qedr_create_srq(struct ib_srq *ibsrq, struct ib_srq_init_attr *init_attr,
1551 struct ib_udata *udata)
1552 {
1553 struct qed_rdma_destroy_srq_in_params destroy_in_params;
1554 struct qed_rdma_create_srq_in_params in_params = {};
1555 struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1556 struct qed_rdma_create_srq_out_params out_params;
1557 struct qedr_pd *pd = get_qedr_pd(ibsrq->pd);
1558 struct qedr_create_srq_ureq ureq = {};
1559 u64 pbl_base_addr, phy_prod_pair_addr;
1560 struct qedr_srq_hwq_info *hw_srq;
1561 u32 page_cnt, page_size;
1562 struct qedr_srq *srq = get_qedr_srq(ibsrq);
1563 int rc = 0;
1564
1565 DP_DEBUG(dev, QEDR_MSG_QP,
1566 "create SRQ called from %s (pd %p)\n",
1567 (udata) ? "User lib" : "kernel", pd);
1568
1569 if (init_attr->srq_type != IB_SRQT_BASIC &&
1570 init_attr->srq_type != IB_SRQT_XRC)
1571 return -EOPNOTSUPP;
1572
1573 rc = qedr_check_srq_params(dev, init_attr, udata);
1574 if (rc)
1575 return -EINVAL;
1576
1577 srq->dev = dev;
1578 srq->is_xrc = (init_attr->srq_type == IB_SRQT_XRC);
1579 hw_srq = &srq->hw_srq;
1580 spin_lock_init(&srq->lock);
1581
1582 hw_srq->max_wr = init_attr->attr.max_wr;
1583 hw_srq->max_sges = init_attr->attr.max_sge;
1584
1585 if (udata) {
1586 if (ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
1587 udata->inlen))) {
1588 DP_ERR(dev,
1589 "create srq: problem copying data from user space\n");
1590 goto err0;
1591 }
1592
1593 rc = qedr_init_srq_user_params(udata, srq, &ureq, 0);
1594 if (rc)
1595 goto err0;
1596
1597 page_cnt = srq->usrq.pbl_info.num_pbes;
1598 pbl_base_addr = srq->usrq.pbl_tbl->pa;
1599 phy_prod_pair_addr = hw_srq->phy_prod_pair_addr;
1600 page_size = PAGE_SIZE;
1601 } else {
1602 struct qed_chain *pbl;
1603
1604 rc = qedr_alloc_srq_kernel_params(srq, dev, init_attr);
1605 if (rc)
1606 goto err0;
1607
1608 pbl = &hw_srq->pbl;
1609 page_cnt = qed_chain_get_page_cnt(pbl);
1610 pbl_base_addr = qed_chain_get_pbl_phys(pbl);
1611 phy_prod_pair_addr = hw_srq->phy_prod_pair_addr;
1612 page_size = QED_CHAIN_PAGE_SIZE;
1613 }
1614
1615 in_params.pd_id = pd->pd_id;
1616 in_params.pbl_base_addr = pbl_base_addr;
1617 in_params.prod_pair_addr = phy_prod_pair_addr;
1618 in_params.num_pages = page_cnt;
1619 in_params.page_size = page_size;
1620 if (srq->is_xrc) {
1621 struct qedr_xrcd *xrcd = get_qedr_xrcd(init_attr->ext.xrc.xrcd);
1622 struct qedr_cq *cq = get_qedr_cq(init_attr->ext.cq);
1623
1624 in_params.is_xrc = 1;
1625 in_params.xrcd_id = xrcd->xrcd_id;
1626 in_params.cq_cid = cq->icid;
1627 }
1628
1629 rc = dev->ops->rdma_create_srq(dev->rdma_ctx, &in_params, &out_params);
1630 if (rc)
1631 goto err1;
1632
1633 srq->srq_id = out_params.srq_id;
1634
1635 if (udata) {
1636 rc = qedr_copy_srq_uresp(dev, srq, udata);
1637 if (rc)
1638 goto err2;
1639 }
1640
1641 rc = xa_insert_irq(&dev->srqs, srq->srq_id, srq, GFP_KERNEL);
1642 if (rc)
1643 goto err2;
1644
1645 DP_DEBUG(dev, QEDR_MSG_SRQ,
1646 "create srq: created srq with srq_id=0x%0x\n", srq->srq_id);
1647 return 0;
1648
1649 err2:
1650 destroy_in_params.srq_id = srq->srq_id;
1651
1652 dev->ops->rdma_destroy_srq(dev->rdma_ctx, &destroy_in_params);
1653 err1:
1654 if (udata)
1655 qedr_free_srq_user_params(srq);
1656 else
1657 qedr_free_srq_kernel_params(srq);
1658 err0:
1659 return -EFAULT;
1660 }
1661
qedr_destroy_srq(struct ib_srq * ibsrq,struct ib_udata * udata)1662 int qedr_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata)
1663 {
1664 struct qed_rdma_destroy_srq_in_params in_params = {};
1665 struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1666 struct qedr_srq *srq = get_qedr_srq(ibsrq);
1667
1668 xa_erase_irq(&dev->srqs, srq->srq_id);
1669 in_params.srq_id = srq->srq_id;
1670 in_params.is_xrc = srq->is_xrc;
1671 dev->ops->rdma_destroy_srq(dev->rdma_ctx, &in_params);
1672
1673 if (ibsrq->uobject)
1674 qedr_free_srq_user_params(srq);
1675 else
1676 qedr_free_srq_kernel_params(srq);
1677
1678 DP_DEBUG(dev, QEDR_MSG_SRQ,
1679 "destroy srq: destroyed srq with srq_id=0x%0x\n",
1680 srq->srq_id);
1681 return 0;
1682 }
1683
qedr_modify_srq(struct ib_srq * ibsrq,struct ib_srq_attr * attr,enum ib_srq_attr_mask attr_mask,struct ib_udata * udata)1684 int qedr_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1685 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
1686 {
1687 struct qed_rdma_modify_srq_in_params in_params = {};
1688 struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1689 struct qedr_srq *srq = get_qedr_srq(ibsrq);
1690 int rc;
1691
1692 if (attr_mask & IB_SRQ_MAX_WR) {
1693 DP_ERR(dev,
1694 "modify srq: invalid attribute mask=0x%x specified for %p\n",
1695 attr_mask, srq);
1696 return -EINVAL;
1697 }
1698
1699 if (attr_mask & IB_SRQ_LIMIT) {
1700 if (attr->srq_limit >= srq->hw_srq.max_wr) {
1701 DP_ERR(dev,
1702 "modify srq: invalid srq_limit=0x%x (max_srq_limit=0x%x)\n",
1703 attr->srq_limit, srq->hw_srq.max_wr);
1704 return -EINVAL;
1705 }
1706
1707 in_params.srq_id = srq->srq_id;
1708 in_params.wqe_limit = attr->srq_limit;
1709 rc = dev->ops->rdma_modify_srq(dev->rdma_ctx, &in_params);
1710 if (rc)
1711 return rc;
1712 }
1713
1714 srq->srq_limit = attr->srq_limit;
1715
1716 DP_DEBUG(dev, QEDR_MSG_SRQ,
1717 "modify srq: modified srq with srq_id=0x%0x\n", srq->srq_id);
1718
1719 return 0;
1720 }
1721
qedr_ib_to_qed_qp_type(enum ib_qp_type ib_qp_type)1722 static enum qed_rdma_qp_type qedr_ib_to_qed_qp_type(enum ib_qp_type ib_qp_type)
1723 {
1724 switch (ib_qp_type) {
1725 case IB_QPT_RC:
1726 return QED_RDMA_QP_TYPE_RC;
1727 case IB_QPT_XRC_INI:
1728 return QED_RDMA_QP_TYPE_XRC_INI;
1729 case IB_QPT_XRC_TGT:
1730 return QED_RDMA_QP_TYPE_XRC_TGT;
1731 default:
1732 return QED_RDMA_QP_TYPE_INVAL;
1733 }
1734 }
1735
1736 static inline void
qedr_init_common_qp_in_params(struct qedr_dev * dev,struct qedr_pd * pd,struct qedr_qp * qp,struct ib_qp_init_attr * attrs,bool fmr_and_reserved_lkey,struct qed_rdma_create_qp_in_params * params)1737 qedr_init_common_qp_in_params(struct qedr_dev *dev,
1738 struct qedr_pd *pd,
1739 struct qedr_qp *qp,
1740 struct ib_qp_init_attr *attrs,
1741 bool fmr_and_reserved_lkey,
1742 struct qed_rdma_create_qp_in_params *params)
1743 {
1744 /* QP handle to be written in an async event */
1745 params->qp_handle_async_lo = lower_32_bits((uintptr_t) qp);
1746 params->qp_handle_async_hi = upper_32_bits((uintptr_t) qp);
1747
1748 params->signal_all = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR);
1749 params->fmr_and_reserved_lkey = fmr_and_reserved_lkey;
1750 params->qp_type = qedr_ib_to_qed_qp_type(attrs->qp_type);
1751 params->stats_queue = 0;
1752
1753 if (pd) {
1754 params->pd = pd->pd_id;
1755 params->dpi = pd->uctx ? pd->uctx->dpi : dev->dpi;
1756 }
1757
1758 if (qedr_qp_has_sq(qp))
1759 params->sq_cq_id = get_qedr_cq(attrs->send_cq)->icid;
1760
1761 if (qedr_qp_has_rq(qp))
1762 params->rq_cq_id = get_qedr_cq(attrs->recv_cq)->icid;
1763
1764 if (qedr_qp_has_srq(qp)) {
1765 params->rq_cq_id = get_qedr_cq(attrs->recv_cq)->icid;
1766 params->srq_id = qp->srq->srq_id;
1767 params->use_srq = true;
1768 } else {
1769 params->srq_id = 0;
1770 params->use_srq = false;
1771 }
1772 }
1773
qedr_qp_user_print(struct qedr_dev * dev,struct qedr_qp * qp)1774 static inline void qedr_qp_user_print(struct qedr_dev *dev, struct qedr_qp *qp)
1775 {
1776 DP_DEBUG(dev, QEDR_MSG_QP, "create qp: successfully created user QP. "
1777 "qp=%p. "
1778 "sq_addr=0x%llx, "
1779 "sq_len=%zd, "
1780 "rq_addr=0x%llx, "
1781 "rq_len=%zd"
1782 "\n",
1783 qp,
1784 qedr_qp_has_sq(qp) ? qp->usq.buf_addr : 0x0,
1785 qedr_qp_has_sq(qp) ? qp->usq.buf_len : 0,
1786 qedr_qp_has_rq(qp) ? qp->urq.buf_addr : 0x0,
1787 qedr_qp_has_sq(qp) ? qp->urq.buf_len : 0);
1788 }
1789
1790 static inline void
qedr_iwarp_populate_user_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_out_params * out_params)1791 qedr_iwarp_populate_user_qp(struct qedr_dev *dev,
1792 struct qedr_qp *qp,
1793 struct qed_rdma_create_qp_out_params *out_params)
1794 {
1795 qp->usq.pbl_tbl->va = out_params->sq_pbl_virt;
1796 qp->usq.pbl_tbl->pa = out_params->sq_pbl_phys;
1797
1798 qedr_populate_pbls(dev, qp->usq.umem, qp->usq.pbl_tbl,
1799 &qp->usq.pbl_info, FW_PAGE_SHIFT);
1800 if (!qp->srq) {
1801 qp->urq.pbl_tbl->va = out_params->rq_pbl_virt;
1802 qp->urq.pbl_tbl->pa = out_params->rq_pbl_phys;
1803 }
1804
1805 qedr_populate_pbls(dev, qp->urq.umem, qp->urq.pbl_tbl,
1806 &qp->urq.pbl_info, FW_PAGE_SHIFT);
1807 }
1808
qedr_cleanup_user(struct qedr_dev * dev,struct qedr_ucontext * ctx,struct qedr_qp * qp)1809 static void qedr_cleanup_user(struct qedr_dev *dev,
1810 struct qedr_ucontext *ctx,
1811 struct qedr_qp *qp)
1812 {
1813 if (qedr_qp_has_sq(qp)) {
1814 ib_umem_release(qp->usq.umem);
1815 qp->usq.umem = NULL;
1816 }
1817
1818 if (qedr_qp_has_rq(qp)) {
1819 ib_umem_release(qp->urq.umem);
1820 qp->urq.umem = NULL;
1821 }
1822
1823 if (rdma_protocol_roce(&dev->ibdev, 1)) {
1824 qedr_free_pbl(dev, &qp->usq.pbl_info, qp->usq.pbl_tbl);
1825 qedr_free_pbl(dev, &qp->urq.pbl_info, qp->urq.pbl_tbl);
1826 } else {
1827 kfree(qp->usq.pbl_tbl);
1828 kfree(qp->urq.pbl_tbl);
1829 }
1830
1831 if (qp->usq.db_rec_data) {
1832 qedr_db_recovery_del(dev, qp->usq.db_addr,
1833 &qp->usq.db_rec_data->db_data);
1834 rdma_user_mmap_entry_remove(qp->usq.db_mmap_entry);
1835 }
1836
1837 if (qp->urq.db_rec_data) {
1838 qedr_db_recovery_del(dev, qp->urq.db_addr,
1839 &qp->urq.db_rec_data->db_data);
1840 rdma_user_mmap_entry_remove(qp->urq.db_mmap_entry);
1841 }
1842
1843 if (rdma_protocol_iwarp(&dev->ibdev, 1))
1844 qedr_db_recovery_del(dev, qp->urq.db_rec_db2_addr,
1845 &qp->urq.db_rec_db2_data);
1846 }
1847
qedr_create_user_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_pd * ibpd,struct ib_udata * udata,struct ib_qp_init_attr * attrs)1848 static int qedr_create_user_qp(struct qedr_dev *dev,
1849 struct qedr_qp *qp,
1850 struct ib_pd *ibpd,
1851 struct ib_udata *udata,
1852 struct ib_qp_init_attr *attrs)
1853 {
1854 struct qed_rdma_create_qp_in_params in_params;
1855 struct qed_rdma_create_qp_out_params out_params;
1856 struct qedr_create_qp_uresp uresp = {};
1857 struct qedr_create_qp_ureq ureq = {};
1858 int alloc_and_init = rdma_protocol_roce(&dev->ibdev, 1);
1859 struct qedr_ucontext *ctx = NULL;
1860 struct qedr_pd *pd = NULL;
1861 int rc = 0;
1862
1863 qp->create_type = QEDR_QP_CREATE_USER;
1864
1865 if (ibpd) {
1866 pd = get_qedr_pd(ibpd);
1867 ctx = pd->uctx;
1868 }
1869
1870 if (udata) {
1871 rc = ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
1872 udata->inlen));
1873 if (rc) {
1874 DP_ERR(dev, "Problem copying data from user space\n");
1875 return rc;
1876 }
1877 }
1878
1879 if (qedr_qp_has_sq(qp)) {
1880 /* SQ - read access only (0) */
1881 rc = qedr_init_user_queue(udata, dev, &qp->usq, ureq.sq_addr,
1882 ureq.sq_len, true, 0, alloc_and_init);
1883 if (rc)
1884 return rc;
1885 }
1886
1887 if (qedr_qp_has_rq(qp)) {
1888 /* RQ - read access only (0) */
1889 rc = qedr_init_user_queue(udata, dev, &qp->urq, ureq.rq_addr,
1890 ureq.rq_len, true, 0, alloc_and_init);
1891 if (rc)
1892 return rc;
1893 }
1894
1895 memset(&in_params, 0, sizeof(in_params));
1896 qedr_init_common_qp_in_params(dev, pd, qp, attrs, false, &in_params);
1897 in_params.qp_handle_lo = ureq.qp_handle_lo;
1898 in_params.qp_handle_hi = ureq.qp_handle_hi;
1899
1900 if (qp->qp_type == IB_QPT_XRC_TGT) {
1901 struct qedr_xrcd *xrcd = get_qedr_xrcd(attrs->xrcd);
1902
1903 in_params.xrcd_id = xrcd->xrcd_id;
1904 in_params.qp_handle_lo = qp->qp_id;
1905 in_params.use_srq = 1;
1906 }
1907
1908 if (qedr_qp_has_sq(qp)) {
1909 in_params.sq_num_pages = qp->usq.pbl_info.num_pbes;
1910 in_params.sq_pbl_ptr = qp->usq.pbl_tbl->pa;
1911 }
1912
1913 if (qedr_qp_has_rq(qp)) {
1914 in_params.rq_num_pages = qp->urq.pbl_info.num_pbes;
1915 in_params.rq_pbl_ptr = qp->urq.pbl_tbl->pa;
1916 }
1917
1918 if (ctx)
1919 SET_FIELD(in_params.flags, QED_ROCE_EDPM_MODE, ctx->edpm_mode);
1920
1921 qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
1922 &in_params, &out_params);
1923
1924 if (!qp->qed_qp) {
1925 rc = -ENOMEM;
1926 goto err1;
1927 }
1928
1929 if (rdma_protocol_iwarp(&dev->ibdev, 1))
1930 qedr_iwarp_populate_user_qp(dev, qp, &out_params);
1931
1932 qp->qp_id = out_params.qp_id;
1933 qp->icid = out_params.icid;
1934
1935 if (udata) {
1936 rc = qedr_copy_qp_uresp(dev, qp, udata, &uresp);
1937 if (rc)
1938 goto err;
1939 }
1940
1941 /* db offset was calculated in copy_qp_uresp, now set in the user q */
1942 if (qedr_qp_has_sq(qp)) {
1943 qp->usq.db_addr = ctx->dpi_addr + uresp.sq_db_offset;
1944 qp->sq.max_wr = attrs->cap.max_send_wr;
1945 rc = qedr_db_recovery_add(dev, qp->usq.db_addr,
1946 &qp->usq.db_rec_data->db_data,
1947 DB_REC_WIDTH_32B,
1948 DB_REC_USER);
1949 if (rc)
1950 goto err;
1951 }
1952
1953 if (qedr_qp_has_rq(qp)) {
1954 qp->urq.db_addr = ctx->dpi_addr + uresp.rq_db_offset;
1955 qp->rq.max_wr = attrs->cap.max_recv_wr;
1956 rc = qedr_db_recovery_add(dev, qp->urq.db_addr,
1957 &qp->urq.db_rec_data->db_data,
1958 DB_REC_WIDTH_32B,
1959 DB_REC_USER);
1960 if (rc)
1961 goto err;
1962 }
1963
1964 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1965 qp->urq.db_rec_db2_addr = ctx->dpi_addr + uresp.rq_db2_offset;
1966
1967 /* calculate the db_rec_db2 data since it is constant so no
1968 * need to reflect from user
1969 */
1970 qp->urq.db_rec_db2_data.data.icid = cpu_to_le16(qp->icid);
1971 qp->urq.db_rec_db2_data.data.value =
1972 cpu_to_le16(DQ_TCM_IWARP_POST_RQ_CF_CMD);
1973
1974 rc = qedr_db_recovery_add(dev, qp->urq.db_rec_db2_addr,
1975 &qp->urq.db_rec_db2_data,
1976 DB_REC_WIDTH_32B,
1977 DB_REC_USER);
1978 if (rc)
1979 goto err;
1980 }
1981 qedr_qp_user_print(dev, qp);
1982 return rc;
1983 err:
1984 rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
1985 if (rc)
1986 DP_ERR(dev, "create qp: fatal fault. rc=%d", rc);
1987
1988 err1:
1989 qedr_cleanup_user(dev, ctx, qp);
1990 return rc;
1991 }
1992
qedr_set_iwarp_db_info(struct qedr_dev * dev,struct qedr_qp * qp)1993 static int qedr_set_iwarp_db_info(struct qedr_dev *dev, struct qedr_qp *qp)
1994 {
1995 int rc;
1996
1997 qp->sq.db = dev->db_addr +
1998 DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1999 qp->sq.db_data.data.icid = qp->icid;
2000
2001 rc = qedr_db_recovery_add(dev, qp->sq.db,
2002 &qp->sq.db_data,
2003 DB_REC_WIDTH_32B,
2004 DB_REC_KERNEL);
2005 if (rc)
2006 return rc;
2007
2008 qp->rq.db = dev->db_addr +
2009 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD);
2010 qp->rq.db_data.data.icid = qp->icid;
2011 qp->rq.iwarp_db2 = dev->db_addr +
2012 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_FLAGS);
2013 qp->rq.iwarp_db2_data.data.icid = qp->icid;
2014 qp->rq.iwarp_db2_data.data.value = DQ_TCM_IWARP_POST_RQ_CF_CMD;
2015
2016 rc = qedr_db_recovery_add(dev, qp->rq.db,
2017 &qp->rq.db_data,
2018 DB_REC_WIDTH_32B,
2019 DB_REC_KERNEL);
2020 if (rc)
2021 return rc;
2022
2023 rc = qedr_db_recovery_add(dev, qp->rq.iwarp_db2,
2024 &qp->rq.iwarp_db2_data,
2025 DB_REC_WIDTH_32B,
2026 DB_REC_KERNEL);
2027 return rc;
2028 }
2029
2030 static int
qedr_roce_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_in_params * in_params,u32 n_sq_elems,u32 n_rq_elems)2031 qedr_roce_create_kernel_qp(struct qedr_dev *dev,
2032 struct qedr_qp *qp,
2033 struct qed_rdma_create_qp_in_params *in_params,
2034 u32 n_sq_elems, u32 n_rq_elems)
2035 {
2036 struct qed_rdma_create_qp_out_params out_params;
2037 struct qed_chain_init_params params = {
2038 .mode = QED_CHAIN_MODE_PBL,
2039 .cnt_type = QED_CHAIN_CNT_TYPE_U32,
2040 };
2041 int rc;
2042
2043 params.intended_use = QED_CHAIN_USE_TO_PRODUCE;
2044 params.num_elems = n_sq_elems;
2045 params.elem_size = QEDR_SQE_ELEMENT_SIZE;
2046
2047 rc = dev->ops->common->chain_alloc(dev->cdev, &qp->sq.pbl, ¶ms);
2048 if (rc)
2049 return rc;
2050
2051 in_params->sq_num_pages = qed_chain_get_page_cnt(&qp->sq.pbl);
2052 in_params->sq_pbl_ptr = qed_chain_get_pbl_phys(&qp->sq.pbl);
2053
2054 params.intended_use = QED_CHAIN_USE_TO_CONSUME_PRODUCE;
2055 params.num_elems = n_rq_elems;
2056 params.elem_size = QEDR_RQE_ELEMENT_SIZE;
2057
2058 rc = dev->ops->common->chain_alloc(dev->cdev, &qp->rq.pbl, ¶ms);
2059 if (rc)
2060 return rc;
2061
2062 in_params->rq_num_pages = qed_chain_get_page_cnt(&qp->rq.pbl);
2063 in_params->rq_pbl_ptr = qed_chain_get_pbl_phys(&qp->rq.pbl);
2064
2065 qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
2066 in_params, &out_params);
2067
2068 if (!qp->qed_qp)
2069 return -EINVAL;
2070
2071 qp->qp_id = out_params.qp_id;
2072 qp->icid = out_params.icid;
2073
2074 return qedr_set_roce_db_info(dev, qp);
2075 }
2076
2077 static int
qedr_iwarp_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_in_params * in_params,u32 n_sq_elems,u32 n_rq_elems)2078 qedr_iwarp_create_kernel_qp(struct qedr_dev *dev,
2079 struct qedr_qp *qp,
2080 struct qed_rdma_create_qp_in_params *in_params,
2081 u32 n_sq_elems, u32 n_rq_elems)
2082 {
2083 struct qed_rdma_create_qp_out_params out_params;
2084 struct qed_chain_init_params params = {
2085 .mode = QED_CHAIN_MODE_PBL,
2086 .cnt_type = QED_CHAIN_CNT_TYPE_U32,
2087 };
2088 int rc;
2089
2090 in_params->sq_num_pages = QED_CHAIN_PAGE_CNT(n_sq_elems,
2091 QEDR_SQE_ELEMENT_SIZE,
2092 QED_CHAIN_PAGE_SIZE,
2093 QED_CHAIN_MODE_PBL);
2094 in_params->rq_num_pages = QED_CHAIN_PAGE_CNT(n_rq_elems,
2095 QEDR_RQE_ELEMENT_SIZE,
2096 QED_CHAIN_PAGE_SIZE,
2097 QED_CHAIN_MODE_PBL);
2098
2099 qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
2100 in_params, &out_params);
2101
2102 if (!qp->qed_qp)
2103 return -EINVAL;
2104
2105 /* Now we allocate the chain */
2106
2107 params.intended_use = QED_CHAIN_USE_TO_PRODUCE;
2108 params.num_elems = n_sq_elems;
2109 params.elem_size = QEDR_SQE_ELEMENT_SIZE;
2110 params.ext_pbl_virt = out_params.sq_pbl_virt;
2111 params.ext_pbl_phys = out_params.sq_pbl_phys;
2112
2113 rc = dev->ops->common->chain_alloc(dev->cdev, &qp->sq.pbl, ¶ms);
2114 if (rc)
2115 goto err;
2116
2117 params.intended_use = QED_CHAIN_USE_TO_CONSUME_PRODUCE;
2118 params.num_elems = n_rq_elems;
2119 params.elem_size = QEDR_RQE_ELEMENT_SIZE;
2120 params.ext_pbl_virt = out_params.rq_pbl_virt;
2121 params.ext_pbl_phys = out_params.rq_pbl_phys;
2122
2123 rc = dev->ops->common->chain_alloc(dev->cdev, &qp->rq.pbl, ¶ms);
2124 if (rc)
2125 goto err;
2126
2127 qp->qp_id = out_params.qp_id;
2128 qp->icid = out_params.icid;
2129
2130 return qedr_set_iwarp_db_info(dev, qp);
2131
2132 err:
2133 dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
2134
2135 return rc;
2136 }
2137
qedr_cleanup_kernel(struct qedr_dev * dev,struct qedr_qp * qp)2138 static void qedr_cleanup_kernel(struct qedr_dev *dev, struct qedr_qp *qp)
2139 {
2140 dev->ops->common->chain_free(dev->cdev, &qp->sq.pbl);
2141 kfree(qp->wqe_wr_id);
2142
2143 dev->ops->common->chain_free(dev->cdev, &qp->rq.pbl);
2144 kfree(qp->rqe_wr_id);
2145
2146 /* GSI qp is not registered to db mechanism so no need to delete */
2147 if (qp->qp_type == IB_QPT_GSI)
2148 return;
2149
2150 qedr_db_recovery_del(dev, qp->sq.db, &qp->sq.db_data);
2151
2152 if (!qp->srq) {
2153 qedr_db_recovery_del(dev, qp->rq.db, &qp->rq.db_data);
2154
2155 if (rdma_protocol_iwarp(&dev->ibdev, 1))
2156 qedr_db_recovery_del(dev, qp->rq.iwarp_db2,
2157 &qp->rq.iwarp_db2_data);
2158 }
2159 }
2160
qedr_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_pd * ibpd,struct ib_qp_init_attr * attrs)2161 static int qedr_create_kernel_qp(struct qedr_dev *dev,
2162 struct qedr_qp *qp,
2163 struct ib_pd *ibpd,
2164 struct ib_qp_init_attr *attrs)
2165 {
2166 struct qed_rdma_create_qp_in_params in_params;
2167 struct qedr_pd *pd = get_qedr_pd(ibpd);
2168 int rc = -EINVAL;
2169 u32 n_rq_elems;
2170 u32 n_sq_elems;
2171 u32 n_sq_entries;
2172
2173 memset(&in_params, 0, sizeof(in_params));
2174 qp->create_type = QEDR_QP_CREATE_KERNEL;
2175
2176 /* A single work request may take up to QEDR_MAX_SQ_WQE_SIZE elements in
2177 * the ring. The ring should allow at least a single WR, even if the
2178 * user requested none, due to allocation issues.
2179 * We should add an extra WR since the prod and cons indices of
2180 * wqe_wr_id are managed in such a way that the WQ is considered full
2181 * when (prod+1)%max_wr==cons. We currently don't do that because we
2182 * double the number of entries due an iSER issue that pushes far more
2183 * WRs than indicated. If we decline its ib_post_send() then we get
2184 * error prints in the dmesg we'd like to avoid.
2185 */
2186 qp->sq.max_wr = min_t(u32, attrs->cap.max_send_wr * dev->wq_multiplier,
2187 dev->attr.max_sqe);
2188
2189 qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
2190 GFP_KERNEL);
2191 if (!qp->wqe_wr_id) {
2192 DP_ERR(dev, "create qp: failed SQ shadow memory allocation\n");
2193 return -ENOMEM;
2194 }
2195
2196 /* QP handle to be written in CQE */
2197 in_params.qp_handle_lo = lower_32_bits((uintptr_t) qp);
2198 in_params.qp_handle_hi = upper_32_bits((uintptr_t) qp);
2199
2200 /* A single work request may take up to QEDR_MAX_RQ_WQE_SIZE elements in
2201 * the ring. There ring should allow at least a single WR, even if the
2202 * user requested none, due to allocation issues.
2203 */
2204 qp->rq.max_wr = (u16) max_t(u32, attrs->cap.max_recv_wr, 1);
2205
2206 /* Allocate driver internal RQ array */
2207 qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
2208 GFP_KERNEL);
2209 if (!qp->rqe_wr_id) {
2210 DP_ERR(dev,
2211 "create qp: failed RQ shadow memory allocation\n");
2212 kfree(qp->wqe_wr_id);
2213 return -ENOMEM;
2214 }
2215
2216 qedr_init_common_qp_in_params(dev, pd, qp, attrs, true, &in_params);
2217
2218 n_sq_entries = attrs->cap.max_send_wr;
2219 n_sq_entries = min_t(u32, n_sq_entries, dev->attr.max_sqe);
2220 n_sq_entries = max_t(u32, n_sq_entries, 1);
2221 n_sq_elems = n_sq_entries * QEDR_MAX_SQE_ELEMENTS_PER_SQE;
2222
2223 n_rq_elems = qp->rq.max_wr * QEDR_MAX_RQE_ELEMENTS_PER_RQE;
2224
2225 if (rdma_protocol_iwarp(&dev->ibdev, 1))
2226 rc = qedr_iwarp_create_kernel_qp(dev, qp, &in_params,
2227 n_sq_elems, n_rq_elems);
2228 else
2229 rc = qedr_roce_create_kernel_qp(dev, qp, &in_params,
2230 n_sq_elems, n_rq_elems);
2231 if (rc)
2232 qedr_cleanup_kernel(dev, qp);
2233
2234 return rc;
2235 }
2236
qedr_free_qp_resources(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_udata * udata)2237 static int qedr_free_qp_resources(struct qedr_dev *dev, struct qedr_qp *qp,
2238 struct ib_udata *udata)
2239 {
2240 struct qedr_ucontext *ctx =
2241 rdma_udata_to_drv_context(udata, struct qedr_ucontext,
2242 ibucontext);
2243 int rc;
2244
2245 if (qp->qp_type != IB_QPT_GSI) {
2246 rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
2247 if (rc)
2248 return rc;
2249 }
2250
2251 if (qp->create_type == QEDR_QP_CREATE_USER)
2252 qedr_cleanup_user(dev, ctx, qp);
2253 else
2254 qedr_cleanup_kernel(dev, qp);
2255
2256 return 0;
2257 }
2258
qedr_create_qp(struct ib_qp * ibqp,struct ib_qp_init_attr * attrs,struct ib_udata * udata)2259 int qedr_create_qp(struct ib_qp *ibqp, struct ib_qp_init_attr *attrs,
2260 struct ib_udata *udata)
2261 {
2262 struct qedr_xrcd *xrcd = NULL;
2263 struct ib_pd *ibpd = ibqp->pd;
2264 struct qedr_pd *pd = get_qedr_pd(ibpd);
2265 struct qedr_dev *dev = get_qedr_dev(ibqp->device);
2266 struct qedr_qp *qp = get_qedr_qp(ibqp);
2267 int rc = 0;
2268
2269 if (attrs->create_flags)
2270 return -EOPNOTSUPP;
2271
2272 if (attrs->qp_type == IB_QPT_XRC_TGT)
2273 xrcd = get_qedr_xrcd(attrs->xrcd);
2274 else
2275 pd = get_qedr_pd(ibpd);
2276
2277 DP_DEBUG(dev, QEDR_MSG_QP, "create qp: called from %s, pd=%p\n",
2278 udata ? "user library" : "kernel", pd);
2279
2280 rc = qedr_check_qp_attrs(ibpd, dev, attrs, udata);
2281 if (rc)
2282 return rc;
2283
2284 DP_DEBUG(dev, QEDR_MSG_QP,
2285 "create qp: called from %s, event_handler=%p, eepd=%p sq_cq=%p, sq_icid=%d, rq_cq=%p, rq_icid=%d\n",
2286 udata ? "user library" : "kernel", attrs->event_handler, pd,
2287 get_qedr_cq(attrs->send_cq),
2288 get_qedr_cq(attrs->send_cq)->icid,
2289 get_qedr_cq(attrs->recv_cq),
2290 attrs->recv_cq ? get_qedr_cq(attrs->recv_cq)->icid : 0);
2291
2292 qedr_set_common_qp_params(dev, qp, pd, attrs);
2293
2294 if (attrs->qp_type == IB_QPT_GSI)
2295 return qedr_create_gsi_qp(dev, attrs, qp);
2296
2297 if (udata || xrcd)
2298 rc = qedr_create_user_qp(dev, qp, ibpd, udata, attrs);
2299 else
2300 rc = qedr_create_kernel_qp(dev, qp, ibpd, attrs);
2301
2302 if (rc)
2303 return rc;
2304
2305 qp->ibqp.qp_num = qp->qp_id;
2306
2307 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
2308 rc = xa_insert(&dev->qps, qp->qp_id, qp, GFP_KERNEL);
2309 if (rc)
2310 goto out_free_qp_resources;
2311 }
2312
2313 return 0;
2314
2315 out_free_qp_resources:
2316 qedr_free_qp_resources(dev, qp, udata);
2317 return -EFAULT;
2318 }
2319
qedr_get_ibqp_state(enum qed_roce_qp_state qp_state)2320 static enum ib_qp_state qedr_get_ibqp_state(enum qed_roce_qp_state qp_state)
2321 {
2322 switch (qp_state) {
2323 case QED_ROCE_QP_STATE_RESET:
2324 return IB_QPS_RESET;
2325 case QED_ROCE_QP_STATE_INIT:
2326 return IB_QPS_INIT;
2327 case QED_ROCE_QP_STATE_RTR:
2328 return IB_QPS_RTR;
2329 case QED_ROCE_QP_STATE_RTS:
2330 return IB_QPS_RTS;
2331 case QED_ROCE_QP_STATE_SQD:
2332 return IB_QPS_SQD;
2333 case QED_ROCE_QP_STATE_ERR:
2334 return IB_QPS_ERR;
2335 case QED_ROCE_QP_STATE_SQE:
2336 return IB_QPS_SQE;
2337 }
2338 return IB_QPS_ERR;
2339 }
2340
qedr_get_state_from_ibqp(enum ib_qp_state qp_state)2341 static enum qed_roce_qp_state qedr_get_state_from_ibqp(
2342 enum ib_qp_state qp_state)
2343 {
2344 switch (qp_state) {
2345 case IB_QPS_RESET:
2346 return QED_ROCE_QP_STATE_RESET;
2347 case IB_QPS_INIT:
2348 return QED_ROCE_QP_STATE_INIT;
2349 case IB_QPS_RTR:
2350 return QED_ROCE_QP_STATE_RTR;
2351 case IB_QPS_RTS:
2352 return QED_ROCE_QP_STATE_RTS;
2353 case IB_QPS_SQD:
2354 return QED_ROCE_QP_STATE_SQD;
2355 case IB_QPS_ERR:
2356 return QED_ROCE_QP_STATE_ERR;
2357 default:
2358 return QED_ROCE_QP_STATE_ERR;
2359 }
2360 }
2361
qedr_update_qp_state(struct qedr_dev * dev,struct qedr_qp * qp,enum qed_roce_qp_state cur_state,enum qed_roce_qp_state new_state)2362 static int qedr_update_qp_state(struct qedr_dev *dev,
2363 struct qedr_qp *qp,
2364 enum qed_roce_qp_state cur_state,
2365 enum qed_roce_qp_state new_state)
2366 {
2367 int status = 0;
2368
2369 if (new_state == cur_state)
2370 return 0;
2371
2372 switch (cur_state) {
2373 case QED_ROCE_QP_STATE_RESET:
2374 switch (new_state) {
2375 case QED_ROCE_QP_STATE_INIT:
2376 break;
2377 default:
2378 status = -EINVAL;
2379 break;
2380 }
2381 break;
2382 case QED_ROCE_QP_STATE_INIT:
2383 switch (new_state) {
2384 case QED_ROCE_QP_STATE_RTR:
2385 /* Update doorbell (in case post_recv was
2386 * done before move to RTR)
2387 */
2388
2389 if (rdma_protocol_roce(&dev->ibdev, 1)) {
2390 writel(qp->rq.db_data.raw, qp->rq.db);
2391 }
2392 break;
2393 case QED_ROCE_QP_STATE_ERR:
2394 break;
2395 default:
2396 /* Invalid state change. */
2397 status = -EINVAL;
2398 break;
2399 }
2400 break;
2401 case QED_ROCE_QP_STATE_RTR:
2402 /* RTR->XXX */
2403 switch (new_state) {
2404 case QED_ROCE_QP_STATE_RTS:
2405 break;
2406 case QED_ROCE_QP_STATE_ERR:
2407 break;
2408 default:
2409 /* Invalid state change. */
2410 status = -EINVAL;
2411 break;
2412 }
2413 break;
2414 case QED_ROCE_QP_STATE_RTS:
2415 /* RTS->XXX */
2416 switch (new_state) {
2417 case QED_ROCE_QP_STATE_SQD:
2418 break;
2419 case QED_ROCE_QP_STATE_ERR:
2420 break;
2421 default:
2422 /* Invalid state change. */
2423 status = -EINVAL;
2424 break;
2425 }
2426 break;
2427 case QED_ROCE_QP_STATE_SQD:
2428 /* SQD->XXX */
2429 switch (new_state) {
2430 case QED_ROCE_QP_STATE_RTS:
2431 case QED_ROCE_QP_STATE_ERR:
2432 break;
2433 default:
2434 /* Invalid state change. */
2435 status = -EINVAL;
2436 break;
2437 }
2438 break;
2439 case QED_ROCE_QP_STATE_ERR:
2440 /* ERR->XXX */
2441 switch (new_state) {
2442 case QED_ROCE_QP_STATE_RESET:
2443 if ((qp->rq.prod != qp->rq.cons) ||
2444 (qp->sq.prod != qp->sq.cons)) {
2445 DP_NOTICE(dev,
2446 "Error->Reset with rq/sq not empty rq.prod=%x rq.cons=%x sq.prod=%x sq.cons=%x\n",
2447 qp->rq.prod, qp->rq.cons, qp->sq.prod,
2448 qp->sq.cons);
2449 status = -EINVAL;
2450 }
2451 break;
2452 default:
2453 status = -EINVAL;
2454 break;
2455 }
2456 break;
2457 default:
2458 status = -EINVAL;
2459 break;
2460 }
2461
2462 return status;
2463 }
2464
qedr_modify_qp(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct ib_udata * udata)2465 int qedr_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2466 int attr_mask, struct ib_udata *udata)
2467 {
2468 struct qedr_qp *qp = get_qedr_qp(ibqp);
2469 struct qed_rdma_modify_qp_in_params qp_params = { 0 };
2470 struct qedr_dev *dev = get_qedr_dev(&qp->dev->ibdev);
2471 const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
2472 enum ib_qp_state old_qp_state, new_qp_state;
2473 enum qed_roce_qp_state cur_state;
2474 int rc = 0;
2475
2476 DP_DEBUG(dev, QEDR_MSG_QP,
2477 "modify qp: qp %p attr_mask=0x%x, state=%d", qp, attr_mask,
2478 attr->qp_state);
2479
2480 if (attr_mask & ~IB_QP_ATTR_STANDARD_BITS)
2481 return -EOPNOTSUPP;
2482
2483 old_qp_state = qedr_get_ibqp_state(qp->state);
2484 if (attr_mask & IB_QP_STATE)
2485 new_qp_state = attr->qp_state;
2486 else
2487 new_qp_state = old_qp_state;
2488
2489 if (rdma_protocol_roce(&dev->ibdev, 1)) {
2490 if (!ib_modify_qp_is_ok(old_qp_state, new_qp_state,
2491 ibqp->qp_type, attr_mask)) {
2492 DP_ERR(dev,
2493 "modify qp: invalid attribute mask=0x%x specified for\n"
2494 "qpn=0x%x of type=0x%x old_qp_state=0x%x, new_qp_state=0x%x\n",
2495 attr_mask, qp->qp_id, ibqp->qp_type,
2496 old_qp_state, new_qp_state);
2497 rc = -EINVAL;
2498 goto err;
2499 }
2500 }
2501
2502 /* Translate the masks... */
2503 if (attr_mask & IB_QP_STATE) {
2504 SET_FIELD(qp_params.modify_flags,
2505 QED_RDMA_MODIFY_QP_VALID_NEW_STATE, 1);
2506 qp_params.new_state = qedr_get_state_from_ibqp(attr->qp_state);
2507 }
2508
2509 if (attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY)
2510 qp_params.sqd_async = true;
2511
2512 if (attr_mask & IB_QP_PKEY_INDEX) {
2513 SET_FIELD(qp_params.modify_flags,
2514 QED_ROCE_MODIFY_QP_VALID_PKEY, 1);
2515 if (attr->pkey_index >= QEDR_ROCE_PKEY_TABLE_LEN) {
2516 rc = -EINVAL;
2517 goto err;
2518 }
2519
2520 qp_params.pkey = QEDR_ROCE_PKEY_DEFAULT;
2521 }
2522
2523 if (attr_mask & IB_QP_QKEY)
2524 qp->qkey = attr->qkey;
2525
2526 if (attr_mask & IB_QP_ACCESS_FLAGS) {
2527 SET_FIELD(qp_params.modify_flags,
2528 QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN, 1);
2529 qp_params.incoming_rdma_read_en = attr->qp_access_flags &
2530 IB_ACCESS_REMOTE_READ;
2531 qp_params.incoming_rdma_write_en = attr->qp_access_flags &
2532 IB_ACCESS_REMOTE_WRITE;
2533 qp_params.incoming_atomic_en = attr->qp_access_flags &
2534 IB_ACCESS_REMOTE_ATOMIC;
2535 }
2536
2537 if (attr_mask & (IB_QP_AV | IB_QP_PATH_MTU)) {
2538 if (rdma_protocol_iwarp(&dev->ibdev, 1))
2539 return -EINVAL;
2540
2541 if (attr_mask & IB_QP_PATH_MTU) {
2542 if (attr->path_mtu < IB_MTU_256 ||
2543 attr->path_mtu > IB_MTU_4096) {
2544 pr_err("error: Only MTU sizes of 256, 512, 1024, 2048 and 4096 are supported by RoCE\n");
2545 rc = -EINVAL;
2546 goto err;
2547 }
2548 qp->mtu = min(ib_mtu_enum_to_int(attr->path_mtu),
2549 ib_mtu_enum_to_int(iboe_get_mtu
2550 (dev->ndev->mtu)));
2551 }
2552
2553 if (!qp->mtu) {
2554 qp->mtu =
2555 ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
2556 pr_err("Fixing zeroed MTU to qp->mtu = %d\n", qp->mtu);
2557 }
2558
2559 SET_FIELD(qp_params.modify_flags,
2560 QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR, 1);
2561
2562 qp_params.traffic_class_tos = grh->traffic_class;
2563 qp_params.flow_label = grh->flow_label;
2564 qp_params.hop_limit_ttl = grh->hop_limit;
2565
2566 qp->sgid_idx = grh->sgid_index;
2567
2568 rc = get_gid_info_from_table(ibqp, attr, attr_mask, &qp_params);
2569 if (rc) {
2570 DP_ERR(dev,
2571 "modify qp: problems with GID index %d (rc=%d)\n",
2572 grh->sgid_index, rc);
2573 return rc;
2574 }
2575
2576 rc = qedr_get_dmac(dev, &attr->ah_attr,
2577 qp_params.remote_mac_addr);
2578 if (rc)
2579 return rc;
2580
2581 qp_params.use_local_mac = true;
2582 ether_addr_copy(qp_params.local_mac_addr, dev->ndev->dev_addr);
2583
2584 DP_DEBUG(dev, QEDR_MSG_QP, "dgid=%x:%x:%x:%x\n",
2585 qp_params.dgid.dwords[0], qp_params.dgid.dwords[1],
2586 qp_params.dgid.dwords[2], qp_params.dgid.dwords[3]);
2587 DP_DEBUG(dev, QEDR_MSG_QP, "sgid=%x:%x:%x:%x\n",
2588 qp_params.sgid.dwords[0], qp_params.sgid.dwords[1],
2589 qp_params.sgid.dwords[2], qp_params.sgid.dwords[3]);
2590 DP_DEBUG(dev, QEDR_MSG_QP, "remote_mac=[%pM]\n",
2591 qp_params.remote_mac_addr);
2592
2593 qp_params.mtu = qp->mtu;
2594 qp_params.lb_indication = false;
2595 }
2596
2597 if (!qp_params.mtu) {
2598 /* Stay with current MTU */
2599 if (qp->mtu)
2600 qp_params.mtu = qp->mtu;
2601 else
2602 qp_params.mtu =
2603 ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
2604 }
2605
2606 if (attr_mask & IB_QP_TIMEOUT) {
2607 SET_FIELD(qp_params.modify_flags,
2608 QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT, 1);
2609
2610 /* The received timeout value is an exponent used like this:
2611 * "12.7.34 LOCAL ACK TIMEOUT
2612 * Value representing the transport (ACK) timeout for use by
2613 * the remote, expressed as: 4.096 * 2^timeout [usec]"
2614 * The FW expects timeout in msec so we need to divide the usec
2615 * result by 1000. We'll approximate 1000~2^10, and 4.096 ~ 2^2,
2616 * so we get: 2^2 * 2^timeout / 2^10 = 2^(timeout - 8).
2617 * The value of zero means infinite so we use a 'max_t' to make
2618 * sure that sub 1 msec values will be configured as 1 msec.
2619 */
2620 if (attr->timeout)
2621 qp_params.ack_timeout =
2622 1 << max_t(int, attr->timeout - 8, 0);
2623 else
2624 qp_params.ack_timeout = 0;
2625
2626 qp->timeout = attr->timeout;
2627 }
2628
2629 if (attr_mask & IB_QP_RETRY_CNT) {
2630 SET_FIELD(qp_params.modify_flags,
2631 QED_ROCE_MODIFY_QP_VALID_RETRY_CNT, 1);
2632 qp_params.retry_cnt = attr->retry_cnt;
2633 }
2634
2635 if (attr_mask & IB_QP_RNR_RETRY) {
2636 SET_FIELD(qp_params.modify_flags,
2637 QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT, 1);
2638 qp_params.rnr_retry_cnt = attr->rnr_retry;
2639 }
2640
2641 if (attr_mask & IB_QP_RQ_PSN) {
2642 SET_FIELD(qp_params.modify_flags,
2643 QED_ROCE_MODIFY_QP_VALID_RQ_PSN, 1);
2644 qp_params.rq_psn = attr->rq_psn;
2645 qp->rq_psn = attr->rq_psn;
2646 }
2647
2648 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2649 if (attr->max_rd_atomic > dev->attr.max_qp_req_rd_atomic_resc) {
2650 rc = -EINVAL;
2651 DP_ERR(dev,
2652 "unsupported max_rd_atomic=%d, supported=%d\n",
2653 attr->max_rd_atomic,
2654 dev->attr.max_qp_req_rd_atomic_resc);
2655 goto err;
2656 }
2657
2658 SET_FIELD(qp_params.modify_flags,
2659 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ, 1);
2660 qp_params.max_rd_atomic_req = attr->max_rd_atomic;
2661 }
2662
2663 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2664 SET_FIELD(qp_params.modify_flags,
2665 QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER, 1);
2666 qp_params.min_rnr_nak_timer = attr->min_rnr_timer;
2667 }
2668
2669 if (attr_mask & IB_QP_SQ_PSN) {
2670 SET_FIELD(qp_params.modify_flags,
2671 QED_ROCE_MODIFY_QP_VALID_SQ_PSN, 1);
2672 qp_params.sq_psn = attr->sq_psn;
2673 qp->sq_psn = attr->sq_psn;
2674 }
2675
2676 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2677 if (attr->max_dest_rd_atomic >
2678 dev->attr.max_qp_resp_rd_atomic_resc) {
2679 DP_ERR(dev,
2680 "unsupported max_dest_rd_atomic=%d, supported=%d\n",
2681 attr->max_dest_rd_atomic,
2682 dev->attr.max_qp_resp_rd_atomic_resc);
2683
2684 rc = -EINVAL;
2685 goto err;
2686 }
2687
2688 SET_FIELD(qp_params.modify_flags,
2689 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP, 1);
2690 qp_params.max_rd_atomic_resp = attr->max_dest_rd_atomic;
2691 }
2692
2693 if (attr_mask & IB_QP_DEST_QPN) {
2694 SET_FIELD(qp_params.modify_flags,
2695 QED_ROCE_MODIFY_QP_VALID_DEST_QP, 1);
2696
2697 qp_params.dest_qp = attr->dest_qp_num;
2698 qp->dest_qp_num = attr->dest_qp_num;
2699 }
2700
2701 cur_state = qp->state;
2702
2703 /* Update the QP state before the actual ramrod to prevent a race with
2704 * fast path. Modifying the QP state to error will cause the device to
2705 * flush the CQEs and while polling the flushed CQEs will considered as
2706 * a potential issue if the QP isn't in error state.
2707 */
2708 if ((attr_mask & IB_QP_STATE) && qp->qp_type != IB_QPT_GSI &&
2709 !udata && qp_params.new_state == QED_ROCE_QP_STATE_ERR)
2710 qp->state = QED_ROCE_QP_STATE_ERR;
2711
2712 if (qp->qp_type != IB_QPT_GSI)
2713 rc = dev->ops->rdma_modify_qp(dev->rdma_ctx,
2714 qp->qed_qp, &qp_params);
2715
2716 if (attr_mask & IB_QP_STATE) {
2717 if ((qp->qp_type != IB_QPT_GSI) && (!udata))
2718 rc = qedr_update_qp_state(dev, qp, cur_state,
2719 qp_params.new_state);
2720 qp->state = qp_params.new_state;
2721 }
2722
2723 err:
2724 return rc;
2725 }
2726
qedr_to_ib_qp_acc_flags(struct qed_rdma_query_qp_out_params * params)2727 static int qedr_to_ib_qp_acc_flags(struct qed_rdma_query_qp_out_params *params)
2728 {
2729 int ib_qp_acc_flags = 0;
2730
2731 if (params->incoming_rdma_write_en)
2732 ib_qp_acc_flags |= IB_ACCESS_REMOTE_WRITE;
2733 if (params->incoming_rdma_read_en)
2734 ib_qp_acc_flags |= IB_ACCESS_REMOTE_READ;
2735 if (params->incoming_atomic_en)
2736 ib_qp_acc_flags |= IB_ACCESS_REMOTE_ATOMIC;
2737 ib_qp_acc_flags |= IB_ACCESS_LOCAL_WRITE;
2738 return ib_qp_acc_flags;
2739 }
2740
qedr_query_qp(struct ib_qp * ibqp,struct ib_qp_attr * qp_attr,int attr_mask,struct ib_qp_init_attr * qp_init_attr)2741 int qedr_query_qp(struct ib_qp *ibqp,
2742 struct ib_qp_attr *qp_attr,
2743 int attr_mask, struct ib_qp_init_attr *qp_init_attr)
2744 {
2745 struct qed_rdma_query_qp_out_params params;
2746 struct qedr_qp *qp = get_qedr_qp(ibqp);
2747 struct qedr_dev *dev = qp->dev;
2748 int rc = 0;
2749
2750 memset(¶ms, 0, sizeof(params));
2751 memset(qp_attr, 0, sizeof(*qp_attr));
2752 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
2753
2754 if (qp->qp_type != IB_QPT_GSI) {
2755 rc = dev->ops->rdma_query_qp(dev->rdma_ctx, qp->qed_qp, ¶ms);
2756 if (rc)
2757 goto err;
2758 qp_attr->qp_state = qedr_get_ibqp_state(params.state);
2759 } else {
2760 qp_attr->qp_state = qedr_get_ibqp_state(QED_ROCE_QP_STATE_RTS);
2761 }
2762
2763 qp_attr->cur_qp_state = qedr_get_ibqp_state(params.state);
2764 qp_attr->path_mtu = ib_mtu_int_to_enum(params.mtu);
2765 qp_attr->path_mig_state = IB_MIG_MIGRATED;
2766 qp_attr->rq_psn = params.rq_psn;
2767 qp_attr->sq_psn = params.sq_psn;
2768 qp_attr->dest_qp_num = params.dest_qp;
2769
2770 qp_attr->qp_access_flags = qedr_to_ib_qp_acc_flags(¶ms);
2771
2772 qp_attr->cap.max_send_wr = qp->sq.max_wr;
2773 qp_attr->cap.max_recv_wr = qp->rq.max_wr;
2774 qp_attr->cap.max_send_sge = qp->sq.max_sges;
2775 qp_attr->cap.max_recv_sge = qp->rq.max_sges;
2776 qp_attr->cap.max_inline_data = dev->attr.max_inline;
2777 qp_init_attr->cap = qp_attr->cap;
2778
2779 qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
2780 rdma_ah_set_grh(&qp_attr->ah_attr, NULL,
2781 params.flow_label, qp->sgid_idx,
2782 params.hop_limit_ttl, params.traffic_class_tos);
2783 rdma_ah_set_dgid_raw(&qp_attr->ah_attr, ¶ms.dgid.bytes[0]);
2784 rdma_ah_set_port_num(&qp_attr->ah_attr, 1);
2785 rdma_ah_set_sl(&qp_attr->ah_attr, 0);
2786 qp_attr->timeout = qp->timeout;
2787 qp_attr->rnr_retry = params.rnr_retry;
2788 qp_attr->retry_cnt = params.retry_cnt;
2789 qp_attr->min_rnr_timer = params.min_rnr_nak_timer;
2790 qp_attr->pkey_index = params.pkey_index;
2791 qp_attr->port_num = 1;
2792 rdma_ah_set_path_bits(&qp_attr->ah_attr, 0);
2793 rdma_ah_set_static_rate(&qp_attr->ah_attr, 0);
2794 qp_attr->alt_pkey_index = 0;
2795 qp_attr->alt_port_num = 0;
2796 qp_attr->alt_timeout = 0;
2797 memset(&qp_attr->alt_ah_attr, 0, sizeof(qp_attr->alt_ah_attr));
2798
2799 qp_attr->sq_draining = (params.state == QED_ROCE_QP_STATE_SQD) ? 1 : 0;
2800 qp_attr->max_dest_rd_atomic = params.max_dest_rd_atomic;
2801 qp_attr->max_rd_atomic = params.max_rd_atomic;
2802 qp_attr->en_sqd_async_notify = (params.sqd_async) ? 1 : 0;
2803
2804 DP_DEBUG(dev, QEDR_MSG_QP, "QEDR_QUERY_QP: max_inline_data=%d\n",
2805 qp_attr->cap.max_inline_data);
2806
2807 err:
2808 return rc;
2809 }
2810
qedr_destroy_qp(struct ib_qp * ibqp,struct ib_udata * udata)2811 int qedr_destroy_qp(struct ib_qp *ibqp, struct ib_udata *udata)
2812 {
2813 struct qedr_qp *qp = get_qedr_qp(ibqp);
2814 struct qedr_dev *dev = qp->dev;
2815 struct ib_qp_attr attr;
2816 int attr_mask = 0;
2817
2818 DP_DEBUG(dev, QEDR_MSG_QP, "destroy qp: destroying %p, qp type=%d\n",
2819 qp, qp->qp_type);
2820
2821 if (rdma_protocol_roce(&dev->ibdev, 1)) {
2822 if ((qp->state != QED_ROCE_QP_STATE_RESET) &&
2823 (qp->state != QED_ROCE_QP_STATE_ERR) &&
2824 (qp->state != QED_ROCE_QP_STATE_INIT)) {
2825
2826 attr.qp_state = IB_QPS_ERR;
2827 attr_mask |= IB_QP_STATE;
2828
2829 /* Change the QP state to ERROR */
2830 qedr_modify_qp(ibqp, &attr, attr_mask, NULL);
2831 }
2832 } else {
2833 /* If connection establishment started the WAIT_FOR_CONNECT
2834 * bit will be on and we need to Wait for the establishment
2835 * to complete before destroying the qp.
2836 */
2837 if (test_and_set_bit(QEDR_IWARP_CM_WAIT_FOR_CONNECT,
2838 &qp->iwarp_cm_flags))
2839 wait_for_completion(&qp->iwarp_cm_comp);
2840
2841 /* If graceful disconnect started, the WAIT_FOR_DISCONNECT
2842 * bit will be on, and we need to wait for the disconnect to
2843 * complete before continuing. We can use the same completion,
2844 * iwarp_cm_comp, since this is the only place that waits for
2845 * this completion and it is sequential. In addition,
2846 * disconnect can't occur before the connection is fully
2847 * established, therefore if WAIT_FOR_DISCONNECT is on it
2848 * means WAIT_FOR_CONNECT is also on and the completion for
2849 * CONNECT already occurred.
2850 */
2851 if (test_and_set_bit(QEDR_IWARP_CM_WAIT_FOR_DISCONNECT,
2852 &qp->iwarp_cm_flags))
2853 wait_for_completion(&qp->iwarp_cm_comp);
2854 }
2855
2856 if (qp->qp_type == IB_QPT_GSI)
2857 qedr_destroy_gsi_qp(dev);
2858
2859 /* We need to remove the entry from the xarray before we release the
2860 * qp_id to avoid a race of the qp_id being reallocated and failing
2861 * on xa_insert
2862 */
2863 if (rdma_protocol_iwarp(&dev->ibdev, 1))
2864 xa_erase(&dev->qps, qp->qp_id);
2865
2866 qedr_free_qp_resources(dev, qp, udata);
2867
2868 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
2869 qedr_iw_qp_rem_ref(&qp->ibqp);
2870 wait_for_completion(&qp->qp_rel_comp);
2871 }
2872
2873 return 0;
2874 }
2875
qedr_create_ah(struct ib_ah * ibah,struct rdma_ah_init_attr * init_attr,struct ib_udata * udata)2876 int qedr_create_ah(struct ib_ah *ibah, struct rdma_ah_init_attr *init_attr,
2877 struct ib_udata *udata)
2878 {
2879 struct qedr_ah *ah = get_qedr_ah(ibah);
2880
2881 rdma_copy_ah_attr(&ah->attr, init_attr->ah_attr);
2882
2883 return 0;
2884 }
2885
qedr_destroy_ah(struct ib_ah * ibah,u32 flags)2886 int qedr_destroy_ah(struct ib_ah *ibah, u32 flags)
2887 {
2888 struct qedr_ah *ah = get_qedr_ah(ibah);
2889
2890 rdma_destroy_ah_attr(&ah->attr);
2891 return 0;
2892 }
2893
free_mr_info(struct qedr_dev * dev,struct mr_info * info)2894 static void free_mr_info(struct qedr_dev *dev, struct mr_info *info)
2895 {
2896 struct qedr_pbl *pbl, *tmp;
2897
2898 if (info->pbl_table)
2899 list_add_tail(&info->pbl_table->list_entry,
2900 &info->free_pbl_list);
2901
2902 if (!list_empty(&info->inuse_pbl_list))
2903 list_splice(&info->inuse_pbl_list, &info->free_pbl_list);
2904
2905 list_for_each_entry_safe(pbl, tmp, &info->free_pbl_list, list_entry) {
2906 list_del(&pbl->list_entry);
2907 qedr_free_pbl(dev, &info->pbl_info, pbl);
2908 }
2909 }
2910
init_mr_info(struct qedr_dev * dev,struct mr_info * info,size_t page_list_len,bool two_layered)2911 static int init_mr_info(struct qedr_dev *dev, struct mr_info *info,
2912 size_t page_list_len, bool two_layered)
2913 {
2914 struct qedr_pbl *tmp;
2915 int rc;
2916
2917 INIT_LIST_HEAD(&info->free_pbl_list);
2918 INIT_LIST_HEAD(&info->inuse_pbl_list);
2919
2920 rc = qedr_prepare_pbl_tbl(dev, &info->pbl_info,
2921 page_list_len, two_layered);
2922 if (rc)
2923 goto done;
2924
2925 info->pbl_table = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2926 if (IS_ERR(info->pbl_table)) {
2927 rc = PTR_ERR(info->pbl_table);
2928 goto done;
2929 }
2930
2931 DP_DEBUG(dev, QEDR_MSG_MR, "pbl_table_pa = %pa\n",
2932 &info->pbl_table->pa);
2933
2934 /* in usual case we use 2 PBLs, so we add one to free
2935 * list and allocating another one
2936 */
2937 tmp = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2938 if (IS_ERR(tmp)) {
2939 DP_DEBUG(dev, QEDR_MSG_MR, "Extra PBL is not allocated\n");
2940 goto done;
2941 }
2942
2943 list_add_tail(&tmp->list_entry, &info->free_pbl_list);
2944
2945 DP_DEBUG(dev, QEDR_MSG_MR, "extra pbl_table_pa = %pa\n", &tmp->pa);
2946
2947 done:
2948 if (rc)
2949 free_mr_info(dev, info);
2950
2951 return rc;
2952 }
2953
qedr_reg_user_mr(struct ib_pd * ibpd,u64 start,u64 len,u64 usr_addr,int acc,struct ib_udata * udata)2954 struct ib_mr *qedr_reg_user_mr(struct ib_pd *ibpd, u64 start, u64 len,
2955 u64 usr_addr, int acc, struct ib_udata *udata)
2956 {
2957 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
2958 struct qedr_mr *mr;
2959 struct qedr_pd *pd;
2960 int rc = -ENOMEM;
2961
2962 pd = get_qedr_pd(ibpd);
2963 DP_DEBUG(dev, QEDR_MSG_MR,
2964 "qedr_register user mr pd = %d start = %lld, len = %lld, usr_addr = %lld, acc = %d\n",
2965 pd->pd_id, start, len, usr_addr, acc);
2966
2967 if (acc & IB_ACCESS_REMOTE_WRITE && !(acc & IB_ACCESS_LOCAL_WRITE))
2968 return ERR_PTR(-EINVAL);
2969
2970 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
2971 if (!mr)
2972 return ERR_PTR(rc);
2973
2974 mr->type = QEDR_MR_USER;
2975
2976 mr->umem = ib_umem_get(ibpd->device, start, len, acc);
2977 if (IS_ERR(mr->umem)) {
2978 rc = -EFAULT;
2979 goto err0;
2980 }
2981
2982 rc = init_mr_info(dev, &mr->info,
2983 ib_umem_num_dma_blocks(mr->umem, PAGE_SIZE), 1);
2984 if (rc)
2985 goto err1;
2986
2987 qedr_populate_pbls(dev, mr->umem, mr->info.pbl_table,
2988 &mr->info.pbl_info, PAGE_SHIFT);
2989
2990 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
2991 if (rc) {
2992 if (rc == -EINVAL)
2993 DP_ERR(dev, "Out of MR resources\n");
2994 else
2995 DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
2996
2997 goto err1;
2998 }
2999
3000 /* Index only, 18 bit long, lkey = itid << 8 | key */
3001 mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
3002 mr->hw_mr.key = 0;
3003 mr->hw_mr.pd = pd->pd_id;
3004 mr->hw_mr.local_read = 1;
3005 mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
3006 mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
3007 mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
3008 mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
3009 mr->hw_mr.mw_bind = false;
3010 mr->hw_mr.pbl_ptr = mr->info.pbl_table[0].pa;
3011 mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
3012 mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
3013 mr->hw_mr.page_size_log = PAGE_SHIFT;
3014 mr->hw_mr.length = len;
3015 mr->hw_mr.vaddr = usr_addr;
3016 mr->hw_mr.phy_mr = false;
3017 mr->hw_mr.dma_mr = false;
3018
3019 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3020 if (rc) {
3021 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3022 goto err2;
3023 }
3024
3025 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3026 if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
3027 mr->hw_mr.remote_atomic)
3028 mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3029
3030 DP_DEBUG(dev, QEDR_MSG_MR, "register user mr lkey: %x\n",
3031 mr->ibmr.lkey);
3032 return &mr->ibmr;
3033
3034 err2:
3035 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3036 err1:
3037 qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
3038 err0:
3039 kfree(mr);
3040 return ERR_PTR(rc);
3041 }
3042
qedr_dereg_mr(struct ib_mr * ib_mr,struct ib_udata * udata)3043 int qedr_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata)
3044 {
3045 struct qedr_mr *mr = get_qedr_mr(ib_mr);
3046 struct qedr_dev *dev = get_qedr_dev(ib_mr->device);
3047 int rc = 0;
3048
3049 rc = dev->ops->rdma_deregister_tid(dev->rdma_ctx, mr->hw_mr.itid);
3050 if (rc)
3051 return rc;
3052
3053 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3054
3055 if (mr->type != QEDR_MR_DMA)
3056 free_mr_info(dev, &mr->info);
3057
3058 /* it could be user registered memory. */
3059 ib_umem_release(mr->umem);
3060
3061 kfree(mr);
3062
3063 return rc;
3064 }
3065
__qedr_alloc_mr(struct ib_pd * ibpd,int max_page_list_len)3066 static struct qedr_mr *__qedr_alloc_mr(struct ib_pd *ibpd,
3067 int max_page_list_len)
3068 {
3069 struct qedr_pd *pd = get_qedr_pd(ibpd);
3070 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
3071 struct qedr_mr *mr;
3072 int rc = -ENOMEM;
3073
3074 DP_DEBUG(dev, QEDR_MSG_MR,
3075 "qedr_alloc_frmr pd = %d max_page_list_len= %d\n", pd->pd_id,
3076 max_page_list_len);
3077
3078 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3079 if (!mr)
3080 return ERR_PTR(rc);
3081
3082 mr->dev = dev;
3083 mr->type = QEDR_MR_FRMR;
3084
3085 rc = init_mr_info(dev, &mr->info, max_page_list_len, 1);
3086 if (rc)
3087 goto err0;
3088
3089 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
3090 if (rc) {
3091 if (rc == -EINVAL)
3092 DP_ERR(dev, "Out of MR resources\n");
3093 else
3094 DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
3095
3096 goto err1;
3097 }
3098
3099 /* Index only, 18 bit long, lkey = itid << 8 | key */
3100 mr->hw_mr.tid_type = QED_RDMA_TID_FMR;
3101 mr->hw_mr.key = 0;
3102 mr->hw_mr.pd = pd->pd_id;
3103 mr->hw_mr.local_read = 1;
3104 mr->hw_mr.local_write = 0;
3105 mr->hw_mr.remote_read = 0;
3106 mr->hw_mr.remote_write = 0;
3107 mr->hw_mr.remote_atomic = 0;
3108 mr->hw_mr.mw_bind = false;
3109 mr->hw_mr.pbl_ptr = 0;
3110 mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
3111 mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
3112 mr->hw_mr.length = 0;
3113 mr->hw_mr.vaddr = 0;
3114 mr->hw_mr.phy_mr = true;
3115 mr->hw_mr.dma_mr = false;
3116
3117 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3118 if (rc) {
3119 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3120 goto err2;
3121 }
3122
3123 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3124 mr->ibmr.rkey = mr->ibmr.lkey;
3125
3126 DP_DEBUG(dev, QEDR_MSG_MR, "alloc frmr: %x\n", mr->ibmr.lkey);
3127 return mr;
3128
3129 err2:
3130 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3131 err1:
3132 qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
3133 err0:
3134 kfree(mr);
3135 return ERR_PTR(rc);
3136 }
3137
qedr_alloc_mr(struct ib_pd * ibpd,enum ib_mr_type mr_type,u32 max_num_sg)3138 struct ib_mr *qedr_alloc_mr(struct ib_pd *ibpd, enum ib_mr_type mr_type,
3139 u32 max_num_sg)
3140 {
3141 struct qedr_mr *mr;
3142
3143 if (mr_type != IB_MR_TYPE_MEM_REG)
3144 return ERR_PTR(-EINVAL);
3145
3146 mr = __qedr_alloc_mr(ibpd, max_num_sg);
3147
3148 if (IS_ERR(mr))
3149 return ERR_PTR(-EINVAL);
3150
3151 return &mr->ibmr;
3152 }
3153
qedr_set_page(struct ib_mr * ibmr,u64 addr)3154 static int qedr_set_page(struct ib_mr *ibmr, u64 addr)
3155 {
3156 struct qedr_mr *mr = get_qedr_mr(ibmr);
3157 struct qedr_pbl *pbl_table;
3158 struct regpair *pbe;
3159 u32 pbes_in_page;
3160
3161 if (unlikely(mr->npages == mr->info.pbl_info.num_pbes)) {
3162 DP_ERR(mr->dev, "qedr_set_page fails when %d\n", mr->npages);
3163 return -ENOMEM;
3164 }
3165
3166 DP_DEBUG(mr->dev, QEDR_MSG_MR, "qedr_set_page pages[%d] = 0x%llx\n",
3167 mr->npages, addr);
3168
3169 pbes_in_page = mr->info.pbl_info.pbl_size / sizeof(u64);
3170 pbl_table = mr->info.pbl_table + (mr->npages / pbes_in_page);
3171 pbe = (struct regpair *)pbl_table->va;
3172 pbe += mr->npages % pbes_in_page;
3173 pbe->lo = cpu_to_le32((u32)addr);
3174 pbe->hi = cpu_to_le32((u32)upper_32_bits(addr));
3175
3176 mr->npages++;
3177
3178 return 0;
3179 }
3180
handle_completed_mrs(struct qedr_dev * dev,struct mr_info * info)3181 static void handle_completed_mrs(struct qedr_dev *dev, struct mr_info *info)
3182 {
3183 int work = info->completed - info->completed_handled - 1;
3184
3185 DP_DEBUG(dev, QEDR_MSG_MR, "Special FMR work = %d\n", work);
3186 while (work-- > 0 && !list_empty(&info->inuse_pbl_list)) {
3187 struct qedr_pbl *pbl;
3188
3189 /* Free all the page list that are possible to be freed
3190 * (all the ones that were invalidated), under the assumption
3191 * that if an FMR was completed successfully that means that
3192 * if there was an invalidate operation before it also ended
3193 */
3194 pbl = list_first_entry(&info->inuse_pbl_list,
3195 struct qedr_pbl, list_entry);
3196 list_move_tail(&pbl->list_entry, &info->free_pbl_list);
3197 info->completed_handled++;
3198 }
3199 }
3200
qedr_map_mr_sg(struct ib_mr * ibmr,struct scatterlist * sg,int sg_nents,unsigned int * sg_offset)3201 int qedr_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg,
3202 int sg_nents, unsigned int *sg_offset)
3203 {
3204 struct qedr_mr *mr = get_qedr_mr(ibmr);
3205
3206 mr->npages = 0;
3207
3208 handle_completed_mrs(mr->dev, &mr->info);
3209 return ib_sg_to_pages(ibmr, sg, sg_nents, NULL, qedr_set_page);
3210 }
3211
qedr_get_dma_mr(struct ib_pd * ibpd,int acc)3212 struct ib_mr *qedr_get_dma_mr(struct ib_pd *ibpd, int acc)
3213 {
3214 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
3215 struct qedr_pd *pd = get_qedr_pd(ibpd);
3216 struct qedr_mr *mr;
3217 int rc;
3218
3219 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3220 if (!mr)
3221 return ERR_PTR(-ENOMEM);
3222
3223 mr->type = QEDR_MR_DMA;
3224
3225 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
3226 if (rc) {
3227 if (rc == -EINVAL)
3228 DP_ERR(dev, "Out of MR resources\n");
3229 else
3230 DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
3231
3232 goto err1;
3233 }
3234
3235 /* index only, 18 bit long, lkey = itid << 8 | key */
3236 mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
3237 mr->hw_mr.pd = pd->pd_id;
3238 mr->hw_mr.local_read = 1;
3239 mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
3240 mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
3241 mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
3242 mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
3243 mr->hw_mr.dma_mr = true;
3244
3245 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3246 if (rc) {
3247 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3248 goto err2;
3249 }
3250
3251 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3252 if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
3253 mr->hw_mr.remote_atomic)
3254 mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3255
3256 DP_DEBUG(dev, QEDR_MSG_MR, "get dma mr: lkey = %x\n", mr->ibmr.lkey);
3257 return &mr->ibmr;
3258
3259 err2:
3260 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3261 err1:
3262 kfree(mr);
3263 return ERR_PTR(rc);
3264 }
3265
qedr_wq_is_full(struct qedr_qp_hwq_info * wq)3266 static inline int qedr_wq_is_full(struct qedr_qp_hwq_info *wq)
3267 {
3268 return (((wq->prod + 1) % wq->max_wr) == wq->cons);
3269 }
3270
sge_data_len(struct ib_sge * sg_list,int num_sge)3271 static int sge_data_len(struct ib_sge *sg_list, int num_sge)
3272 {
3273 int i, len = 0;
3274
3275 for (i = 0; i < num_sge; i++)
3276 len += sg_list[i].length;
3277
3278 return len;
3279 }
3280
swap_wqe_data64(u64 * p)3281 static void swap_wqe_data64(u64 *p)
3282 {
3283 int i;
3284
3285 for (i = 0; i < QEDR_SQE_ELEMENT_SIZE / sizeof(u64); i++, p++)
3286 *p = cpu_to_be64(cpu_to_le64(*p));
3287 }
3288
qedr_prepare_sq_inline_data(struct qedr_dev * dev,struct qedr_qp * qp,u8 * wqe_size,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr,u8 * bits,u8 bit)3289 static u32 qedr_prepare_sq_inline_data(struct qedr_dev *dev,
3290 struct qedr_qp *qp, u8 *wqe_size,
3291 const struct ib_send_wr *wr,
3292 const struct ib_send_wr **bad_wr,
3293 u8 *bits, u8 bit)
3294 {
3295 u32 data_size = sge_data_len(wr->sg_list, wr->num_sge);
3296 char *seg_prt, *wqe;
3297 int i, seg_siz;
3298
3299 if (data_size > ROCE_REQ_MAX_INLINE_DATA_SIZE) {
3300 DP_ERR(dev, "Too much inline data in WR: %d\n", data_size);
3301 *bad_wr = wr;
3302 return 0;
3303 }
3304
3305 if (!data_size)
3306 return data_size;
3307
3308 *bits |= bit;
3309
3310 seg_prt = NULL;
3311 wqe = NULL;
3312 seg_siz = 0;
3313
3314 /* Copy data inline */
3315 for (i = 0; i < wr->num_sge; i++) {
3316 u32 len = wr->sg_list[i].length;
3317 void *src = (void *)(uintptr_t)wr->sg_list[i].addr;
3318
3319 while (len > 0) {
3320 u32 cur;
3321
3322 /* New segment required */
3323 if (!seg_siz) {
3324 wqe = (char *)qed_chain_produce(&qp->sq.pbl);
3325 seg_prt = wqe;
3326 seg_siz = sizeof(struct rdma_sq_common_wqe);
3327 (*wqe_size)++;
3328 }
3329
3330 /* Calculate currently allowed length */
3331 cur = min_t(u32, len, seg_siz);
3332 memcpy(seg_prt, src, cur);
3333
3334 /* Update segment variables */
3335 seg_prt += cur;
3336 seg_siz -= cur;
3337
3338 /* Update sge variables */
3339 src += cur;
3340 len -= cur;
3341
3342 /* Swap fully-completed segments */
3343 if (!seg_siz)
3344 swap_wqe_data64((u64 *)wqe);
3345 }
3346 }
3347
3348 /* swap last not completed segment */
3349 if (seg_siz)
3350 swap_wqe_data64((u64 *)wqe);
3351
3352 return data_size;
3353 }
3354
3355 #define RQ_SGE_SET(sge, vaddr, vlength, vflags) \
3356 do { \
3357 DMA_REGPAIR_LE(sge->addr, vaddr); \
3358 (sge)->length = cpu_to_le32(vlength); \
3359 (sge)->flags = cpu_to_le32(vflags); \
3360 } while (0)
3361
3362 #define SRQ_HDR_SET(hdr, vwr_id, num_sge) \
3363 do { \
3364 DMA_REGPAIR_LE(hdr->wr_id, vwr_id); \
3365 (hdr)->num_sges = num_sge; \
3366 } while (0)
3367
3368 #define SRQ_SGE_SET(sge, vaddr, vlength, vlkey) \
3369 do { \
3370 DMA_REGPAIR_LE(sge->addr, vaddr); \
3371 (sge)->length = cpu_to_le32(vlength); \
3372 (sge)->l_key = cpu_to_le32(vlkey); \
3373 } while (0)
3374
qedr_prepare_sq_sges(struct qedr_qp * qp,u8 * wqe_size,const struct ib_send_wr * wr)3375 static u32 qedr_prepare_sq_sges(struct qedr_qp *qp, u8 *wqe_size,
3376 const struct ib_send_wr *wr)
3377 {
3378 u32 data_size = 0;
3379 int i;
3380
3381 for (i = 0; i < wr->num_sge; i++) {
3382 struct rdma_sq_sge *sge = qed_chain_produce(&qp->sq.pbl);
3383
3384 DMA_REGPAIR_LE(sge->addr, wr->sg_list[i].addr);
3385 sge->l_key = cpu_to_le32(wr->sg_list[i].lkey);
3386 sge->length = cpu_to_le32(wr->sg_list[i].length);
3387 data_size += wr->sg_list[i].length;
3388 }
3389
3390 if (wqe_size)
3391 *wqe_size += wr->num_sge;
3392
3393 return data_size;
3394 }
3395
qedr_prepare_sq_rdma_data(struct qedr_dev * dev,struct qedr_qp * qp,struct rdma_sq_rdma_wqe_1st * rwqe,struct rdma_sq_rdma_wqe_2nd * rwqe2,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3396 static u32 qedr_prepare_sq_rdma_data(struct qedr_dev *dev,
3397 struct qedr_qp *qp,
3398 struct rdma_sq_rdma_wqe_1st *rwqe,
3399 struct rdma_sq_rdma_wqe_2nd *rwqe2,
3400 const struct ib_send_wr *wr,
3401 const struct ib_send_wr **bad_wr)
3402 {
3403 rwqe2->r_key = cpu_to_le32(rdma_wr(wr)->rkey);
3404 DMA_REGPAIR_LE(rwqe2->remote_va, rdma_wr(wr)->remote_addr);
3405
3406 if (wr->send_flags & IB_SEND_INLINE &&
3407 (wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM ||
3408 wr->opcode == IB_WR_RDMA_WRITE)) {
3409 u8 flags = 0;
3410
3411 SET_FIELD2(flags, RDMA_SQ_RDMA_WQE_1ST_INLINE_FLG, 1);
3412 return qedr_prepare_sq_inline_data(dev, qp, &rwqe->wqe_size, wr,
3413 bad_wr, &rwqe->flags, flags);
3414 }
3415
3416 return qedr_prepare_sq_sges(qp, &rwqe->wqe_size, wr);
3417 }
3418
qedr_prepare_sq_send_data(struct qedr_dev * dev,struct qedr_qp * qp,struct rdma_sq_send_wqe_1st * swqe,struct rdma_sq_send_wqe_2st * swqe2,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3419 static u32 qedr_prepare_sq_send_data(struct qedr_dev *dev,
3420 struct qedr_qp *qp,
3421 struct rdma_sq_send_wqe_1st *swqe,
3422 struct rdma_sq_send_wqe_2st *swqe2,
3423 const struct ib_send_wr *wr,
3424 const struct ib_send_wr **bad_wr)
3425 {
3426 memset(swqe2, 0, sizeof(*swqe2));
3427 if (wr->send_flags & IB_SEND_INLINE) {
3428 u8 flags = 0;
3429
3430 SET_FIELD2(flags, RDMA_SQ_SEND_WQE_INLINE_FLG, 1);
3431 return qedr_prepare_sq_inline_data(dev, qp, &swqe->wqe_size, wr,
3432 bad_wr, &swqe->flags, flags);
3433 }
3434
3435 return qedr_prepare_sq_sges(qp, &swqe->wqe_size, wr);
3436 }
3437
qedr_prepare_reg(struct qedr_qp * qp,struct rdma_sq_fmr_wqe_1st * fwqe1,const struct ib_reg_wr * wr)3438 static int qedr_prepare_reg(struct qedr_qp *qp,
3439 struct rdma_sq_fmr_wqe_1st *fwqe1,
3440 const struct ib_reg_wr *wr)
3441 {
3442 struct qedr_mr *mr = get_qedr_mr(wr->mr);
3443 struct rdma_sq_fmr_wqe_2nd *fwqe2;
3444
3445 fwqe2 = (struct rdma_sq_fmr_wqe_2nd *)qed_chain_produce(&qp->sq.pbl);
3446 fwqe1->addr.hi = upper_32_bits(mr->ibmr.iova);
3447 fwqe1->addr.lo = lower_32_bits(mr->ibmr.iova);
3448 fwqe1->l_key = wr->key;
3449
3450 fwqe2->access_ctrl = 0;
3451
3452 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_READ,
3453 !!(wr->access & IB_ACCESS_REMOTE_READ));
3454 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_WRITE,
3455 !!(wr->access & IB_ACCESS_REMOTE_WRITE));
3456 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_ENABLE_ATOMIC,
3457 !!(wr->access & IB_ACCESS_REMOTE_ATOMIC));
3458 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_READ, 1);
3459 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_WRITE,
3460 !!(wr->access & IB_ACCESS_LOCAL_WRITE));
3461 fwqe2->fmr_ctrl = 0;
3462
3463 SET_FIELD2(fwqe2->fmr_ctrl, RDMA_SQ_FMR_WQE_2ND_PAGE_SIZE_LOG,
3464 ilog2(mr->ibmr.page_size) - 12);
3465
3466 fwqe2->length_hi = 0;
3467 fwqe2->length_lo = mr->ibmr.length;
3468 fwqe2->pbl_addr.hi = upper_32_bits(mr->info.pbl_table->pa);
3469 fwqe2->pbl_addr.lo = lower_32_bits(mr->info.pbl_table->pa);
3470
3471 qp->wqe_wr_id[qp->sq.prod].mr = mr;
3472
3473 return 0;
3474 }
3475
qedr_ib_to_wc_opcode(enum ib_wr_opcode opcode)3476 static enum ib_wc_opcode qedr_ib_to_wc_opcode(enum ib_wr_opcode opcode)
3477 {
3478 switch (opcode) {
3479 case IB_WR_RDMA_WRITE:
3480 case IB_WR_RDMA_WRITE_WITH_IMM:
3481 return IB_WC_RDMA_WRITE;
3482 case IB_WR_SEND_WITH_IMM:
3483 case IB_WR_SEND:
3484 case IB_WR_SEND_WITH_INV:
3485 return IB_WC_SEND;
3486 case IB_WR_RDMA_READ:
3487 case IB_WR_RDMA_READ_WITH_INV:
3488 return IB_WC_RDMA_READ;
3489 case IB_WR_ATOMIC_CMP_AND_SWP:
3490 return IB_WC_COMP_SWAP;
3491 case IB_WR_ATOMIC_FETCH_AND_ADD:
3492 return IB_WC_FETCH_ADD;
3493 case IB_WR_REG_MR:
3494 return IB_WC_REG_MR;
3495 case IB_WR_LOCAL_INV:
3496 return IB_WC_LOCAL_INV;
3497 default:
3498 return IB_WC_SEND;
3499 }
3500 }
3501
qedr_can_post_send(struct qedr_qp * qp,const struct ib_send_wr * wr)3502 static inline bool qedr_can_post_send(struct qedr_qp *qp,
3503 const struct ib_send_wr *wr)
3504 {
3505 int wq_is_full, err_wr, pbl_is_full;
3506 struct qedr_dev *dev = qp->dev;
3507
3508 /* prevent SQ overflow and/or processing of a bad WR */
3509 err_wr = wr->num_sge > qp->sq.max_sges;
3510 wq_is_full = qedr_wq_is_full(&qp->sq);
3511 pbl_is_full = qed_chain_get_elem_left_u32(&qp->sq.pbl) <
3512 QEDR_MAX_SQE_ELEMENTS_PER_SQE;
3513 if (wq_is_full || err_wr || pbl_is_full) {
3514 if (wq_is_full && !(qp->err_bitmap & QEDR_QP_ERR_SQ_FULL)) {
3515 DP_ERR(dev,
3516 "error: WQ is full. Post send on QP %p failed (this error appears only once)\n",
3517 qp);
3518 qp->err_bitmap |= QEDR_QP_ERR_SQ_FULL;
3519 }
3520
3521 if (err_wr && !(qp->err_bitmap & QEDR_QP_ERR_BAD_SR)) {
3522 DP_ERR(dev,
3523 "error: WR is bad. Post send on QP %p failed (this error appears only once)\n",
3524 qp);
3525 qp->err_bitmap |= QEDR_QP_ERR_BAD_SR;
3526 }
3527
3528 if (pbl_is_full &&
3529 !(qp->err_bitmap & QEDR_QP_ERR_SQ_PBL_FULL)) {
3530 DP_ERR(dev,
3531 "error: WQ PBL is full. Post send on QP %p failed (this error appears only once)\n",
3532 qp);
3533 qp->err_bitmap |= QEDR_QP_ERR_SQ_PBL_FULL;
3534 }
3535 return false;
3536 }
3537 return true;
3538 }
3539
__qedr_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3540 static int __qedr_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3541 const struct ib_send_wr **bad_wr)
3542 {
3543 struct qedr_dev *dev = get_qedr_dev(ibqp->device);
3544 struct qedr_qp *qp = get_qedr_qp(ibqp);
3545 struct rdma_sq_atomic_wqe_1st *awqe1;
3546 struct rdma_sq_atomic_wqe_2nd *awqe2;
3547 struct rdma_sq_atomic_wqe_3rd *awqe3;
3548 struct rdma_sq_send_wqe_2st *swqe2;
3549 struct rdma_sq_local_inv_wqe *iwqe;
3550 struct rdma_sq_rdma_wqe_2nd *rwqe2;
3551 struct rdma_sq_send_wqe_1st *swqe;
3552 struct rdma_sq_rdma_wqe_1st *rwqe;
3553 struct rdma_sq_fmr_wqe_1st *fwqe1;
3554 struct rdma_sq_common_wqe *wqe;
3555 u32 length;
3556 int rc = 0;
3557 bool comp;
3558
3559 if (!qedr_can_post_send(qp, wr)) {
3560 *bad_wr = wr;
3561 return -ENOMEM;
3562 }
3563
3564 wqe = qed_chain_produce(&qp->sq.pbl);
3565 qp->wqe_wr_id[qp->sq.prod].signaled =
3566 !!(wr->send_flags & IB_SEND_SIGNALED) || qp->signaled;
3567
3568 wqe->flags = 0;
3569 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_SE_FLG,
3570 !!(wr->send_flags & IB_SEND_SOLICITED));
3571 comp = (!!(wr->send_flags & IB_SEND_SIGNALED)) || qp->signaled;
3572 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_COMP_FLG, comp);
3573 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_RD_FENCE_FLG,
3574 !!(wr->send_flags & IB_SEND_FENCE));
3575 wqe->prev_wqe_size = qp->prev_wqe_size;
3576
3577 qp->wqe_wr_id[qp->sq.prod].opcode = qedr_ib_to_wc_opcode(wr->opcode);
3578
3579 switch (wr->opcode) {
3580 case IB_WR_SEND_WITH_IMM:
3581 if (unlikely(rdma_protocol_iwarp(&dev->ibdev, 1))) {
3582 rc = -EINVAL;
3583 *bad_wr = wr;
3584 break;
3585 }
3586 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_IMM;
3587 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3588 swqe->wqe_size = 2;
3589 swqe2 = qed_chain_produce(&qp->sq.pbl);
3590
3591 swqe->inv_key_or_imm_data = cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
3592 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3593 wr, bad_wr);
3594 swqe->length = cpu_to_le32(length);
3595 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3596 qp->prev_wqe_size = swqe->wqe_size;
3597 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3598 break;
3599 case IB_WR_SEND:
3600 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND;
3601 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3602
3603 swqe->wqe_size = 2;
3604 swqe2 = qed_chain_produce(&qp->sq.pbl);
3605 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3606 wr, bad_wr);
3607 swqe->length = cpu_to_le32(length);
3608 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3609 qp->prev_wqe_size = swqe->wqe_size;
3610 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3611 break;
3612 case IB_WR_SEND_WITH_INV:
3613 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_INVALIDATE;
3614 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3615 swqe2 = qed_chain_produce(&qp->sq.pbl);
3616 swqe->wqe_size = 2;
3617 swqe->inv_key_or_imm_data = cpu_to_le32(wr->ex.invalidate_rkey);
3618 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3619 wr, bad_wr);
3620 swqe->length = cpu_to_le32(length);
3621 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3622 qp->prev_wqe_size = swqe->wqe_size;
3623 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3624 break;
3625
3626 case IB_WR_RDMA_WRITE_WITH_IMM:
3627 if (unlikely(rdma_protocol_iwarp(&dev->ibdev, 1))) {
3628 rc = -EINVAL;
3629 *bad_wr = wr;
3630 break;
3631 }
3632 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR_WITH_IMM;
3633 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3634
3635 rwqe->wqe_size = 2;
3636 rwqe->imm_data = htonl(cpu_to_le32(wr->ex.imm_data));
3637 rwqe2 = qed_chain_produce(&qp->sq.pbl);
3638 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3639 wr, bad_wr);
3640 rwqe->length = cpu_to_le32(length);
3641 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3642 qp->prev_wqe_size = rwqe->wqe_size;
3643 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3644 break;
3645 case IB_WR_RDMA_WRITE:
3646 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR;
3647 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3648
3649 rwqe->wqe_size = 2;
3650 rwqe2 = qed_chain_produce(&qp->sq.pbl);
3651 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3652 wr, bad_wr);
3653 rwqe->length = cpu_to_le32(length);
3654 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3655 qp->prev_wqe_size = rwqe->wqe_size;
3656 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3657 break;
3658 case IB_WR_RDMA_READ_WITH_INV:
3659 SET_FIELD2(wqe->flags, RDMA_SQ_RDMA_WQE_1ST_READ_INV_FLG, 1);
3660 fallthrough; /* same is identical to RDMA READ */
3661
3662 case IB_WR_RDMA_READ:
3663 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_RD;
3664 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3665
3666 rwqe->wqe_size = 2;
3667 rwqe2 = qed_chain_produce(&qp->sq.pbl);
3668 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3669 wr, bad_wr);
3670 rwqe->length = cpu_to_le32(length);
3671 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3672 qp->prev_wqe_size = rwqe->wqe_size;
3673 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3674 break;
3675
3676 case IB_WR_ATOMIC_CMP_AND_SWP:
3677 case IB_WR_ATOMIC_FETCH_AND_ADD:
3678 awqe1 = (struct rdma_sq_atomic_wqe_1st *)wqe;
3679 awqe1->wqe_size = 4;
3680
3681 awqe2 = qed_chain_produce(&qp->sq.pbl);
3682 DMA_REGPAIR_LE(awqe2->remote_va, atomic_wr(wr)->remote_addr);
3683 awqe2->r_key = cpu_to_le32(atomic_wr(wr)->rkey);
3684
3685 awqe3 = qed_chain_produce(&qp->sq.pbl);
3686
3687 if (wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD) {
3688 wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_ADD;
3689 DMA_REGPAIR_LE(awqe3->swap_data,
3690 atomic_wr(wr)->compare_add);
3691 } else {
3692 wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_CMP_AND_SWAP;
3693 DMA_REGPAIR_LE(awqe3->swap_data,
3694 atomic_wr(wr)->swap);
3695 DMA_REGPAIR_LE(awqe3->cmp_data,
3696 atomic_wr(wr)->compare_add);
3697 }
3698
3699 qedr_prepare_sq_sges(qp, NULL, wr);
3700
3701 qp->wqe_wr_id[qp->sq.prod].wqe_size = awqe1->wqe_size;
3702 qp->prev_wqe_size = awqe1->wqe_size;
3703 break;
3704
3705 case IB_WR_LOCAL_INV:
3706 iwqe = (struct rdma_sq_local_inv_wqe *)wqe;
3707 iwqe->wqe_size = 1;
3708
3709 iwqe->req_type = RDMA_SQ_REQ_TYPE_LOCAL_INVALIDATE;
3710 iwqe->inv_l_key = wr->ex.invalidate_rkey;
3711 qp->wqe_wr_id[qp->sq.prod].wqe_size = iwqe->wqe_size;
3712 qp->prev_wqe_size = iwqe->wqe_size;
3713 break;
3714 case IB_WR_REG_MR:
3715 DP_DEBUG(dev, QEDR_MSG_CQ, "REG_MR\n");
3716 wqe->req_type = RDMA_SQ_REQ_TYPE_FAST_MR;
3717 fwqe1 = (struct rdma_sq_fmr_wqe_1st *)wqe;
3718 fwqe1->wqe_size = 2;
3719
3720 rc = qedr_prepare_reg(qp, fwqe1, reg_wr(wr));
3721 if (rc) {
3722 DP_ERR(dev, "IB_REG_MR failed rc=%d\n", rc);
3723 *bad_wr = wr;
3724 break;
3725 }
3726
3727 qp->wqe_wr_id[qp->sq.prod].wqe_size = fwqe1->wqe_size;
3728 qp->prev_wqe_size = fwqe1->wqe_size;
3729 break;
3730 default:
3731 DP_ERR(dev, "invalid opcode 0x%x!\n", wr->opcode);
3732 rc = -EINVAL;
3733 *bad_wr = wr;
3734 break;
3735 }
3736
3737 if (*bad_wr) {
3738 u16 value;
3739
3740 /* Restore prod to its position before
3741 * this WR was processed
3742 */
3743 value = le16_to_cpu(qp->sq.db_data.data.value);
3744 qed_chain_set_prod(&qp->sq.pbl, value, wqe);
3745
3746 /* Restore prev_wqe_size */
3747 qp->prev_wqe_size = wqe->prev_wqe_size;
3748 rc = -EINVAL;
3749 DP_ERR(dev, "POST SEND FAILED\n");
3750 }
3751
3752 return rc;
3753 }
3754
qedr_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3755 int qedr_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3756 const struct ib_send_wr **bad_wr)
3757 {
3758 struct qedr_dev *dev = get_qedr_dev(ibqp->device);
3759 struct qedr_qp *qp = get_qedr_qp(ibqp);
3760 unsigned long flags;
3761 int rc = 0;
3762
3763 *bad_wr = NULL;
3764
3765 if (qp->qp_type == IB_QPT_GSI)
3766 return qedr_gsi_post_send(ibqp, wr, bad_wr);
3767
3768 spin_lock_irqsave(&qp->q_lock, flags);
3769
3770 if (rdma_protocol_roce(&dev->ibdev, 1)) {
3771 if ((qp->state != QED_ROCE_QP_STATE_RTS) &&
3772 (qp->state != QED_ROCE_QP_STATE_ERR) &&
3773 (qp->state != QED_ROCE_QP_STATE_SQD)) {
3774 spin_unlock_irqrestore(&qp->q_lock, flags);
3775 *bad_wr = wr;
3776 DP_DEBUG(dev, QEDR_MSG_CQ,
3777 "QP in wrong state! QP icid=0x%x state %d\n",
3778 qp->icid, qp->state);
3779 return -EINVAL;
3780 }
3781 }
3782
3783 while (wr) {
3784 rc = __qedr_post_send(ibqp, wr, bad_wr);
3785 if (rc)
3786 break;
3787
3788 qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
3789
3790 qedr_inc_sw_prod(&qp->sq);
3791
3792 qp->sq.db_data.data.value++;
3793
3794 wr = wr->next;
3795 }
3796
3797 /* Trigger doorbell
3798 * If there was a failure in the first WR then it will be triggered in
3799 * vane. However this is not harmful (as long as the producer value is
3800 * unchanged). For performance reasons we avoid checking for this
3801 * redundant doorbell.
3802 *
3803 * qp->wqe_wr_id is accessed during qedr_poll_cq, as
3804 * soon as we give the doorbell, we could get a completion
3805 * for this wr, therefore we need to make sure that the
3806 * memory is updated before giving the doorbell.
3807 * During qedr_poll_cq, rmb is called before accessing the
3808 * cqe. This covers for the smp_rmb as well.
3809 */
3810 smp_wmb();
3811 writel(qp->sq.db_data.raw, qp->sq.db);
3812
3813 spin_unlock_irqrestore(&qp->q_lock, flags);
3814
3815 return rc;
3816 }
3817
qedr_srq_elem_left(struct qedr_srq_hwq_info * hw_srq)3818 static u32 qedr_srq_elem_left(struct qedr_srq_hwq_info *hw_srq)
3819 {
3820 u32 used;
3821
3822 /* Calculate number of elements used based on producer
3823 * count and consumer count and subtract it from max
3824 * work request supported so that we get elements left.
3825 */
3826 used = hw_srq->wr_prod_cnt - (u32)atomic_read(&hw_srq->wr_cons_cnt);
3827
3828 return hw_srq->max_wr - used;
3829 }
3830
qedr_post_srq_recv(struct ib_srq * ibsrq,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)3831 int qedr_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
3832 const struct ib_recv_wr **bad_wr)
3833 {
3834 struct qedr_srq *srq = get_qedr_srq(ibsrq);
3835 struct qedr_srq_hwq_info *hw_srq;
3836 struct qedr_dev *dev = srq->dev;
3837 struct qed_chain *pbl;
3838 unsigned long flags;
3839 int status = 0;
3840 u32 num_sge;
3841
3842 spin_lock_irqsave(&srq->lock, flags);
3843
3844 hw_srq = &srq->hw_srq;
3845 pbl = &srq->hw_srq.pbl;
3846 while (wr) {
3847 struct rdma_srq_wqe_header *hdr;
3848 int i;
3849
3850 if (!qedr_srq_elem_left(hw_srq) ||
3851 wr->num_sge > srq->hw_srq.max_sges) {
3852 DP_ERR(dev, "Can't post WR (%d,%d) || (%d > %d)\n",
3853 hw_srq->wr_prod_cnt,
3854 atomic_read(&hw_srq->wr_cons_cnt),
3855 wr->num_sge, srq->hw_srq.max_sges);
3856 status = -ENOMEM;
3857 *bad_wr = wr;
3858 break;
3859 }
3860
3861 hdr = qed_chain_produce(pbl);
3862 num_sge = wr->num_sge;
3863 /* Set number of sge and work request id in header */
3864 SRQ_HDR_SET(hdr, wr->wr_id, num_sge);
3865
3866 srq->hw_srq.wr_prod_cnt++;
3867 hw_srq->wqe_prod++;
3868 hw_srq->sge_prod++;
3869
3870 DP_DEBUG(dev, QEDR_MSG_SRQ,
3871 "SRQ WR: SGEs: %d with wr_id[%d] = %llx\n",
3872 wr->num_sge, hw_srq->wqe_prod, wr->wr_id);
3873
3874 for (i = 0; i < wr->num_sge; i++) {
3875 struct rdma_srq_sge *srq_sge = qed_chain_produce(pbl);
3876
3877 /* Set SGE length, lkey and address */
3878 SRQ_SGE_SET(srq_sge, wr->sg_list[i].addr,
3879 wr->sg_list[i].length, wr->sg_list[i].lkey);
3880
3881 DP_DEBUG(dev, QEDR_MSG_SRQ,
3882 "[%d]: len %d key %x addr %x:%x\n",
3883 i, srq_sge->length, srq_sge->l_key,
3884 srq_sge->addr.hi, srq_sge->addr.lo);
3885 hw_srq->sge_prod++;
3886 }
3887
3888 /* Update WQE and SGE information before
3889 * updating producer.
3890 */
3891 dma_wmb();
3892
3893 /* SRQ producer is 8 bytes. Need to update SGE producer index
3894 * in first 4 bytes and need to update WQE producer in
3895 * next 4 bytes.
3896 */
3897 srq->hw_srq.virt_prod_pair_addr->sge_prod = cpu_to_le32(hw_srq->sge_prod);
3898 /* Make sure sge producer is updated first */
3899 dma_wmb();
3900 srq->hw_srq.virt_prod_pair_addr->wqe_prod = cpu_to_le32(hw_srq->wqe_prod);
3901
3902 wr = wr->next;
3903 }
3904
3905 DP_DEBUG(dev, QEDR_MSG_SRQ, "POST: Elements in S-RQ: %d\n",
3906 qed_chain_get_elem_left(pbl));
3907 spin_unlock_irqrestore(&srq->lock, flags);
3908
3909 return status;
3910 }
3911
qedr_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)3912 int qedr_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
3913 const struct ib_recv_wr **bad_wr)
3914 {
3915 struct qedr_qp *qp = get_qedr_qp(ibqp);
3916 struct qedr_dev *dev = qp->dev;
3917 unsigned long flags;
3918 int status = 0;
3919
3920 if (qp->qp_type == IB_QPT_GSI)
3921 return qedr_gsi_post_recv(ibqp, wr, bad_wr);
3922
3923 spin_lock_irqsave(&qp->q_lock, flags);
3924
3925 while (wr) {
3926 int i;
3927
3928 if (qed_chain_get_elem_left_u32(&qp->rq.pbl) <
3929 QEDR_MAX_RQE_ELEMENTS_PER_RQE ||
3930 wr->num_sge > qp->rq.max_sges) {
3931 DP_ERR(dev, "Can't post WR (%d < %d) || (%d > %d)\n",
3932 qed_chain_get_elem_left_u32(&qp->rq.pbl),
3933 QEDR_MAX_RQE_ELEMENTS_PER_RQE, wr->num_sge,
3934 qp->rq.max_sges);
3935 status = -ENOMEM;
3936 *bad_wr = wr;
3937 break;
3938 }
3939 for (i = 0; i < wr->num_sge; i++) {
3940 u32 flags = 0;
3941 struct rdma_rq_sge *rqe =
3942 qed_chain_produce(&qp->rq.pbl);
3943
3944 /* First one must include the number
3945 * of SGE in the list
3946 */
3947 if (!i)
3948 SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES,
3949 wr->num_sge);
3950
3951 SET_FIELD(flags, RDMA_RQ_SGE_L_KEY_LO,
3952 wr->sg_list[i].lkey);
3953
3954 RQ_SGE_SET(rqe, wr->sg_list[i].addr,
3955 wr->sg_list[i].length, flags);
3956 }
3957
3958 /* Special case of no sges. FW requires between 1-4 sges...
3959 * in this case we need to post 1 sge with length zero. this is
3960 * because rdma write with immediate consumes an RQ.
3961 */
3962 if (!wr->num_sge) {
3963 u32 flags = 0;
3964 struct rdma_rq_sge *rqe =
3965 qed_chain_produce(&qp->rq.pbl);
3966
3967 /* First one must include the number
3968 * of SGE in the list
3969 */
3970 SET_FIELD(flags, RDMA_RQ_SGE_L_KEY_LO, 0);
3971 SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES, 1);
3972
3973 RQ_SGE_SET(rqe, 0, 0, flags);
3974 i = 1;
3975 }
3976
3977 qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
3978 qp->rqe_wr_id[qp->rq.prod].wqe_size = i;
3979
3980 qedr_inc_sw_prod(&qp->rq);
3981
3982 /* qp->rqe_wr_id is accessed during qedr_poll_cq, as
3983 * soon as we give the doorbell, we could get a completion
3984 * for this wr, therefore we need to make sure that the
3985 * memory is update before giving the doorbell.
3986 * During qedr_poll_cq, rmb is called before accessing the
3987 * cqe. This covers for the smp_rmb as well.
3988 */
3989 smp_wmb();
3990
3991 qp->rq.db_data.data.value++;
3992
3993 writel(qp->rq.db_data.raw, qp->rq.db);
3994
3995 if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
3996 writel(qp->rq.iwarp_db2_data.raw, qp->rq.iwarp_db2);
3997 }
3998
3999 wr = wr->next;
4000 }
4001
4002 spin_unlock_irqrestore(&qp->q_lock, flags);
4003
4004 return status;
4005 }
4006
is_valid_cqe(struct qedr_cq * cq,union rdma_cqe * cqe)4007 static int is_valid_cqe(struct qedr_cq *cq, union rdma_cqe *cqe)
4008 {
4009 struct rdma_cqe_requester *resp_cqe = &cqe->req;
4010
4011 return (resp_cqe->flags & RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK) ==
4012 cq->pbl_toggle;
4013 }
4014
cqe_get_qp(union rdma_cqe * cqe)4015 static struct qedr_qp *cqe_get_qp(union rdma_cqe *cqe)
4016 {
4017 struct rdma_cqe_requester *resp_cqe = &cqe->req;
4018 struct qedr_qp *qp;
4019
4020 qp = (struct qedr_qp *)(uintptr_t)HILO_GEN(resp_cqe->qp_handle.hi,
4021 resp_cqe->qp_handle.lo,
4022 u64);
4023 return qp;
4024 }
4025
cqe_get_type(union rdma_cqe * cqe)4026 static enum rdma_cqe_type cqe_get_type(union rdma_cqe *cqe)
4027 {
4028 struct rdma_cqe_requester *resp_cqe = &cqe->req;
4029
4030 return GET_FIELD(resp_cqe->flags, RDMA_CQE_REQUESTER_TYPE);
4031 }
4032
4033 /* Return latest CQE (needs processing) */
get_cqe(struct qedr_cq * cq)4034 static union rdma_cqe *get_cqe(struct qedr_cq *cq)
4035 {
4036 return cq->latest_cqe;
4037 }
4038
4039 /* In fmr we need to increase the number of fmr completed counter for the fmr
4040 * algorithm determining whether we can free a pbl or not.
4041 * we need to perform this whether the work request was signaled or not. for
4042 * this purpose we call this function from the condition that checks if a wr
4043 * should be skipped, to make sure we don't miss it ( possibly this fmr
4044 * operation was not signalted)
4045 */
qedr_chk_if_fmr(struct qedr_qp * qp)4046 static inline void qedr_chk_if_fmr(struct qedr_qp *qp)
4047 {
4048 if (qp->wqe_wr_id[qp->sq.cons].opcode == IB_WC_REG_MR)
4049 qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
4050 }
4051
process_req(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,u16 hw_cons,enum ib_wc_status status,int force)4052 static int process_req(struct qedr_dev *dev, struct qedr_qp *qp,
4053 struct qedr_cq *cq, int num_entries,
4054 struct ib_wc *wc, u16 hw_cons, enum ib_wc_status status,
4055 int force)
4056 {
4057 u16 cnt = 0;
4058
4059 while (num_entries && qp->sq.wqe_cons != hw_cons) {
4060 if (!qp->wqe_wr_id[qp->sq.cons].signaled && !force) {
4061 qedr_chk_if_fmr(qp);
4062 /* skip WC */
4063 goto next_cqe;
4064 }
4065
4066 /* fill WC */
4067 wc->status = status;
4068 wc->vendor_err = 0;
4069 wc->wc_flags = 0;
4070 wc->src_qp = qp->id;
4071 wc->qp = &qp->ibqp;
4072
4073 wc->wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
4074 wc->opcode = qp->wqe_wr_id[qp->sq.cons].opcode;
4075
4076 switch (wc->opcode) {
4077 case IB_WC_RDMA_WRITE:
4078 wc->byte_len = qp->wqe_wr_id[qp->sq.cons].bytes_len;
4079 break;
4080 case IB_WC_COMP_SWAP:
4081 case IB_WC_FETCH_ADD:
4082 wc->byte_len = 8;
4083 break;
4084 case IB_WC_REG_MR:
4085 qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
4086 break;
4087 case IB_WC_RDMA_READ:
4088 case IB_WC_SEND:
4089 wc->byte_len = qp->wqe_wr_id[qp->sq.cons].bytes_len;
4090 break;
4091 default:
4092 break;
4093 }
4094
4095 num_entries--;
4096 wc++;
4097 cnt++;
4098 next_cqe:
4099 while (qp->wqe_wr_id[qp->sq.cons].wqe_size--)
4100 qed_chain_consume(&qp->sq.pbl);
4101 qedr_inc_sw_cons(&qp->sq);
4102 }
4103
4104 return cnt;
4105 }
4106
qedr_poll_cq_req(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_requester * req)4107 static int qedr_poll_cq_req(struct qedr_dev *dev,
4108 struct qedr_qp *qp, struct qedr_cq *cq,
4109 int num_entries, struct ib_wc *wc,
4110 struct rdma_cqe_requester *req)
4111 {
4112 int cnt = 0;
4113
4114 switch (req->status) {
4115 case RDMA_CQE_REQ_STS_OK:
4116 cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
4117 IB_WC_SUCCESS, 0);
4118 break;
4119 case RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR:
4120 if (qp->state != QED_ROCE_QP_STATE_ERR)
4121 DP_DEBUG(dev, QEDR_MSG_CQ,
4122 "Error: POLL CQ with RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4123 cq->icid, qp->icid);
4124 cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
4125 IB_WC_WR_FLUSH_ERR, 1);
4126 break;
4127 default:
4128 /* process all WQE before the cosumer */
4129 qp->state = QED_ROCE_QP_STATE_ERR;
4130 cnt = process_req(dev, qp, cq, num_entries, wc,
4131 req->sq_cons - 1, IB_WC_SUCCESS, 0);
4132 wc += cnt;
4133 /* if we have extra WC fill it with actual error info */
4134 if (cnt < num_entries) {
4135 enum ib_wc_status wc_status;
4136
4137 switch (req->status) {
4138 case RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR:
4139 DP_ERR(dev,
4140 "Error: POLL CQ with RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4141 cq->icid, qp->icid);
4142 wc_status = IB_WC_BAD_RESP_ERR;
4143 break;
4144 case RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR:
4145 DP_ERR(dev,
4146 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4147 cq->icid, qp->icid);
4148 wc_status = IB_WC_LOC_LEN_ERR;
4149 break;
4150 case RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR:
4151 DP_ERR(dev,
4152 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4153 cq->icid, qp->icid);
4154 wc_status = IB_WC_LOC_QP_OP_ERR;
4155 break;
4156 case RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR:
4157 DP_ERR(dev,
4158 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4159 cq->icid, qp->icid);
4160 wc_status = IB_WC_LOC_PROT_ERR;
4161 break;
4162 case RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR:
4163 DP_ERR(dev,
4164 "Error: POLL CQ with RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4165 cq->icid, qp->icid);
4166 wc_status = IB_WC_MW_BIND_ERR;
4167 break;
4168 case RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR:
4169 DP_ERR(dev,
4170 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4171 cq->icid, qp->icid);
4172 wc_status = IB_WC_REM_INV_REQ_ERR;
4173 break;
4174 case RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR:
4175 DP_ERR(dev,
4176 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4177 cq->icid, qp->icid);
4178 wc_status = IB_WC_REM_ACCESS_ERR;
4179 break;
4180 case RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR:
4181 DP_ERR(dev,
4182 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4183 cq->icid, qp->icid);
4184 wc_status = IB_WC_REM_OP_ERR;
4185 break;
4186 case RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR:
4187 DP_ERR(dev,
4188 "Error: POLL CQ with RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4189 cq->icid, qp->icid);
4190 wc_status = IB_WC_RNR_RETRY_EXC_ERR;
4191 break;
4192 case RDMA_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR:
4193 DP_ERR(dev,
4194 "Error: POLL CQ with ROCE_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4195 cq->icid, qp->icid);
4196 wc_status = IB_WC_RETRY_EXC_ERR;
4197 break;
4198 default:
4199 DP_ERR(dev,
4200 "Error: POLL CQ with IB_WC_GENERAL_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4201 cq->icid, qp->icid);
4202 wc_status = IB_WC_GENERAL_ERR;
4203 }
4204 cnt += process_req(dev, qp, cq, 1, wc, req->sq_cons,
4205 wc_status, 1);
4206 }
4207 }
4208
4209 return cnt;
4210 }
4211
qedr_cqe_resp_status_to_ib(u8 status)4212 static inline int qedr_cqe_resp_status_to_ib(u8 status)
4213 {
4214 switch (status) {
4215 case RDMA_CQE_RESP_STS_LOCAL_ACCESS_ERR:
4216 return IB_WC_LOC_ACCESS_ERR;
4217 case RDMA_CQE_RESP_STS_LOCAL_LENGTH_ERR:
4218 return IB_WC_LOC_LEN_ERR;
4219 case RDMA_CQE_RESP_STS_LOCAL_QP_OPERATION_ERR:
4220 return IB_WC_LOC_QP_OP_ERR;
4221 case RDMA_CQE_RESP_STS_LOCAL_PROTECTION_ERR:
4222 return IB_WC_LOC_PROT_ERR;
4223 case RDMA_CQE_RESP_STS_MEMORY_MGT_OPERATION_ERR:
4224 return IB_WC_MW_BIND_ERR;
4225 case RDMA_CQE_RESP_STS_REMOTE_INVALID_REQUEST_ERR:
4226 return IB_WC_REM_INV_RD_REQ_ERR;
4227 case RDMA_CQE_RESP_STS_OK:
4228 return IB_WC_SUCCESS;
4229 default:
4230 return IB_WC_GENERAL_ERR;
4231 }
4232 }
4233
qedr_set_ok_cqe_resp_wc(struct rdma_cqe_responder * resp,struct ib_wc * wc)4234 static inline int qedr_set_ok_cqe_resp_wc(struct rdma_cqe_responder *resp,
4235 struct ib_wc *wc)
4236 {
4237 wc->status = IB_WC_SUCCESS;
4238 wc->byte_len = le32_to_cpu(resp->length);
4239
4240 if (resp->flags & QEDR_RESP_IMM) {
4241 wc->ex.imm_data = cpu_to_be32(le32_to_cpu(resp->imm_data_or_inv_r_Key));
4242 wc->wc_flags |= IB_WC_WITH_IMM;
4243
4244 if (resp->flags & QEDR_RESP_RDMA)
4245 wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
4246
4247 if (resp->flags & QEDR_RESP_INV)
4248 return -EINVAL;
4249
4250 } else if (resp->flags & QEDR_RESP_INV) {
4251 wc->ex.imm_data = le32_to_cpu(resp->imm_data_or_inv_r_Key);
4252 wc->wc_flags |= IB_WC_WITH_INVALIDATE;
4253
4254 if (resp->flags & QEDR_RESP_RDMA)
4255 return -EINVAL;
4256
4257 } else if (resp->flags & QEDR_RESP_RDMA) {
4258 return -EINVAL;
4259 }
4260
4261 return 0;
4262 }
4263
__process_resp_one(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp,u64 wr_id)4264 static void __process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
4265 struct qedr_cq *cq, struct ib_wc *wc,
4266 struct rdma_cqe_responder *resp, u64 wr_id)
4267 {
4268 /* Must fill fields before qedr_set_ok_cqe_resp_wc() */
4269 wc->opcode = IB_WC_RECV;
4270 wc->wc_flags = 0;
4271
4272 if (likely(resp->status == RDMA_CQE_RESP_STS_OK)) {
4273 if (qedr_set_ok_cqe_resp_wc(resp, wc))
4274 DP_ERR(dev,
4275 "CQ %p (icid=%d) has invalid CQE responder flags=0x%x\n",
4276 cq, cq->icid, resp->flags);
4277
4278 } else {
4279 wc->status = qedr_cqe_resp_status_to_ib(resp->status);
4280 if (wc->status == IB_WC_GENERAL_ERR)
4281 DP_ERR(dev,
4282 "CQ %p (icid=%d) contains an invalid CQE status %d\n",
4283 cq, cq->icid, resp->status);
4284 }
4285
4286 /* Fill the rest of the WC */
4287 wc->vendor_err = 0;
4288 wc->src_qp = qp->id;
4289 wc->qp = &qp->ibqp;
4290 wc->wr_id = wr_id;
4291 }
4292
process_resp_one_srq(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp)4293 static int process_resp_one_srq(struct qedr_dev *dev, struct qedr_qp *qp,
4294 struct qedr_cq *cq, struct ib_wc *wc,
4295 struct rdma_cqe_responder *resp)
4296 {
4297 struct qedr_srq *srq = qp->srq;
4298 u64 wr_id;
4299
4300 wr_id = HILO_GEN(le32_to_cpu(resp->srq_wr_id.hi),
4301 le32_to_cpu(resp->srq_wr_id.lo), u64);
4302
4303 if (resp->status == RDMA_CQE_RESP_STS_WORK_REQUEST_FLUSHED_ERR) {
4304 wc->status = IB_WC_WR_FLUSH_ERR;
4305 wc->vendor_err = 0;
4306 wc->wr_id = wr_id;
4307 wc->byte_len = 0;
4308 wc->src_qp = qp->id;
4309 wc->qp = &qp->ibqp;
4310 wc->wr_id = wr_id;
4311 } else {
4312 __process_resp_one(dev, qp, cq, wc, resp, wr_id);
4313 }
4314 atomic_inc(&srq->hw_srq.wr_cons_cnt);
4315
4316 return 1;
4317 }
process_resp_one(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp)4318 static int process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
4319 struct qedr_cq *cq, struct ib_wc *wc,
4320 struct rdma_cqe_responder *resp)
4321 {
4322 u64 wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
4323
4324 __process_resp_one(dev, qp, cq, wc, resp, wr_id);
4325
4326 while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
4327 qed_chain_consume(&qp->rq.pbl);
4328 qedr_inc_sw_cons(&qp->rq);
4329
4330 return 1;
4331 }
4332
process_resp_flush(struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,u16 hw_cons)4333 static int process_resp_flush(struct qedr_qp *qp, struct qedr_cq *cq,
4334 int num_entries, struct ib_wc *wc, u16 hw_cons)
4335 {
4336 u16 cnt = 0;
4337
4338 while (num_entries && qp->rq.wqe_cons != hw_cons) {
4339 /* fill WC */
4340 wc->status = IB_WC_WR_FLUSH_ERR;
4341 wc->vendor_err = 0;
4342 wc->wc_flags = 0;
4343 wc->src_qp = qp->id;
4344 wc->byte_len = 0;
4345 wc->wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
4346 wc->qp = &qp->ibqp;
4347 num_entries--;
4348 wc++;
4349 cnt++;
4350 while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
4351 qed_chain_consume(&qp->rq.pbl);
4352 qedr_inc_sw_cons(&qp->rq);
4353 }
4354
4355 return cnt;
4356 }
4357
try_consume_resp_cqe(struct qedr_cq * cq,struct qedr_qp * qp,struct rdma_cqe_responder * resp,int * update)4358 static void try_consume_resp_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
4359 struct rdma_cqe_responder *resp, int *update)
4360 {
4361 if (le16_to_cpu(resp->rq_cons_or_srq_id) == qp->rq.wqe_cons) {
4362 consume_cqe(cq);
4363 *update |= 1;
4364 }
4365 }
4366
qedr_poll_cq_resp_srq(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_responder * resp)4367 static int qedr_poll_cq_resp_srq(struct qedr_dev *dev, struct qedr_qp *qp,
4368 struct qedr_cq *cq, int num_entries,
4369 struct ib_wc *wc,
4370 struct rdma_cqe_responder *resp)
4371 {
4372 int cnt;
4373
4374 cnt = process_resp_one_srq(dev, qp, cq, wc, resp);
4375 consume_cqe(cq);
4376
4377 return cnt;
4378 }
4379
qedr_poll_cq_resp(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_responder * resp,int * update)4380 static int qedr_poll_cq_resp(struct qedr_dev *dev, struct qedr_qp *qp,
4381 struct qedr_cq *cq, int num_entries,
4382 struct ib_wc *wc, struct rdma_cqe_responder *resp,
4383 int *update)
4384 {
4385 int cnt;
4386
4387 if (resp->status == RDMA_CQE_RESP_STS_WORK_REQUEST_FLUSHED_ERR) {
4388 cnt = process_resp_flush(qp, cq, num_entries, wc,
4389 resp->rq_cons_or_srq_id);
4390 try_consume_resp_cqe(cq, qp, resp, update);
4391 } else {
4392 cnt = process_resp_one(dev, qp, cq, wc, resp);
4393 consume_cqe(cq);
4394 *update |= 1;
4395 }
4396
4397 return cnt;
4398 }
4399
try_consume_req_cqe(struct qedr_cq * cq,struct qedr_qp * qp,struct rdma_cqe_requester * req,int * update)4400 static void try_consume_req_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
4401 struct rdma_cqe_requester *req, int *update)
4402 {
4403 if (le16_to_cpu(req->sq_cons) == qp->sq.wqe_cons) {
4404 consume_cqe(cq);
4405 *update |= 1;
4406 }
4407 }
4408
qedr_poll_cq(struct ib_cq * ibcq,int num_entries,struct ib_wc * wc)4409 int qedr_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
4410 {
4411 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
4412 struct qedr_cq *cq = get_qedr_cq(ibcq);
4413 union rdma_cqe *cqe;
4414 u32 old_cons, new_cons;
4415 unsigned long flags;
4416 int update = 0;
4417 int done = 0;
4418
4419 if (cq->destroyed) {
4420 DP_ERR(dev,
4421 "warning: poll was invoked after destroy for cq %p (icid=%d)\n",
4422 cq, cq->icid);
4423 return 0;
4424 }
4425
4426 if (cq->cq_type == QEDR_CQ_TYPE_GSI)
4427 return qedr_gsi_poll_cq(ibcq, num_entries, wc);
4428
4429 spin_lock_irqsave(&cq->cq_lock, flags);
4430 cqe = cq->latest_cqe;
4431 old_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
4432 while (num_entries && is_valid_cqe(cq, cqe)) {
4433 struct qedr_qp *qp;
4434 int cnt = 0;
4435
4436 /* prevent speculative reads of any field of CQE */
4437 rmb();
4438
4439 qp = cqe_get_qp(cqe);
4440 if (!qp) {
4441 WARN(1, "Error: CQE QP pointer is NULL. CQE=%p\n", cqe);
4442 break;
4443 }
4444
4445 wc->qp = &qp->ibqp;
4446
4447 switch (cqe_get_type(cqe)) {
4448 case RDMA_CQE_TYPE_REQUESTER:
4449 cnt = qedr_poll_cq_req(dev, qp, cq, num_entries, wc,
4450 &cqe->req);
4451 try_consume_req_cqe(cq, qp, &cqe->req, &update);
4452 break;
4453 case RDMA_CQE_TYPE_RESPONDER_RQ:
4454 cnt = qedr_poll_cq_resp(dev, qp, cq, num_entries, wc,
4455 &cqe->resp, &update);
4456 break;
4457 case RDMA_CQE_TYPE_RESPONDER_SRQ:
4458 cnt = qedr_poll_cq_resp_srq(dev, qp, cq, num_entries,
4459 wc, &cqe->resp);
4460 update = 1;
4461 break;
4462 case RDMA_CQE_TYPE_INVALID:
4463 default:
4464 DP_ERR(dev, "Error: invalid CQE type = %d\n",
4465 cqe_get_type(cqe));
4466 }
4467 num_entries -= cnt;
4468 wc += cnt;
4469 done += cnt;
4470
4471 cqe = get_cqe(cq);
4472 }
4473 new_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
4474
4475 cq->cq_cons += new_cons - old_cons;
4476
4477 if (update)
4478 /* doorbell notifies abount latest VALID entry,
4479 * but chain already point to the next INVALID one
4480 */
4481 doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
4482
4483 spin_unlock_irqrestore(&cq->cq_lock, flags);
4484 return done;
4485 }
4486
qedr_process_mad(struct ib_device * ibdev,int process_mad_flags,u32 port_num,const struct ib_wc * in_wc,const struct ib_grh * in_grh,const struct ib_mad * in,struct ib_mad * out_mad,size_t * out_mad_size,u16 * out_mad_pkey_index)4487 int qedr_process_mad(struct ib_device *ibdev, int process_mad_flags,
4488 u32 port_num, const struct ib_wc *in_wc,
4489 const struct ib_grh *in_grh, const struct ib_mad *in,
4490 struct ib_mad *out_mad, size_t *out_mad_size,
4491 u16 *out_mad_pkey_index)
4492 {
4493 return IB_MAD_RESULT_SUCCESS;
4494 }
4495