1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Microchip KSZ9477 switch driver main logic
4 *
5 * Copyright (C) 2017-2019 Microchip Technology Inc.
6 */
7
8 #include <linux/kernel.h>
9 #include <linux/module.h>
10 #include <linux/iopoll.h>
11 #include <linux/platform_data/microchip-ksz.h>
12 #include <linux/phy.h>
13 #include <linux/if_bridge.h>
14 #include <net/dsa.h>
15 #include <net/switchdev.h>
16
17 #include "ksz9477_reg.h"
18 #include "ksz_common.h"
19
20 /* Used with variable features to indicate capabilities. */
21 #define GBIT_SUPPORT BIT(0)
22 #define NEW_XMII BIT(1)
23 #define IS_9893 BIT(2)
24
25 static const struct {
26 int index;
27 char string[ETH_GSTRING_LEN];
28 } ksz9477_mib_names[TOTAL_SWITCH_COUNTER_NUM] = {
29 { 0x00, "rx_hi" },
30 { 0x01, "rx_undersize" },
31 { 0x02, "rx_fragments" },
32 { 0x03, "rx_oversize" },
33 { 0x04, "rx_jabbers" },
34 { 0x05, "rx_symbol_err" },
35 { 0x06, "rx_crc_err" },
36 { 0x07, "rx_align_err" },
37 { 0x08, "rx_mac_ctrl" },
38 { 0x09, "rx_pause" },
39 { 0x0A, "rx_bcast" },
40 { 0x0B, "rx_mcast" },
41 { 0x0C, "rx_ucast" },
42 { 0x0D, "rx_64_or_less" },
43 { 0x0E, "rx_65_127" },
44 { 0x0F, "rx_128_255" },
45 { 0x10, "rx_256_511" },
46 { 0x11, "rx_512_1023" },
47 { 0x12, "rx_1024_1522" },
48 { 0x13, "rx_1523_2000" },
49 { 0x14, "rx_2001" },
50 { 0x15, "tx_hi" },
51 { 0x16, "tx_late_col" },
52 { 0x17, "tx_pause" },
53 { 0x18, "tx_bcast" },
54 { 0x19, "tx_mcast" },
55 { 0x1A, "tx_ucast" },
56 { 0x1B, "tx_deferred" },
57 { 0x1C, "tx_total_col" },
58 { 0x1D, "tx_exc_col" },
59 { 0x1E, "tx_single_col" },
60 { 0x1F, "tx_mult_col" },
61 { 0x80, "rx_total" },
62 { 0x81, "tx_total" },
63 { 0x82, "rx_discards" },
64 { 0x83, "tx_discards" },
65 };
66
ksz_cfg(struct ksz_device * dev,u32 addr,u8 bits,bool set)67 static void ksz_cfg(struct ksz_device *dev, u32 addr, u8 bits, bool set)
68 {
69 regmap_update_bits(dev->regmap[0], addr, bits, set ? bits : 0);
70 }
71
ksz_port_cfg(struct ksz_device * dev,int port,int offset,u8 bits,bool set)72 static void ksz_port_cfg(struct ksz_device *dev, int port, int offset, u8 bits,
73 bool set)
74 {
75 regmap_update_bits(dev->regmap[0], PORT_CTRL_ADDR(port, offset),
76 bits, set ? bits : 0);
77 }
78
ksz9477_cfg32(struct ksz_device * dev,u32 addr,u32 bits,bool set)79 static void ksz9477_cfg32(struct ksz_device *dev, u32 addr, u32 bits, bool set)
80 {
81 regmap_update_bits(dev->regmap[2], addr, bits, set ? bits : 0);
82 }
83
ksz9477_port_cfg32(struct ksz_device * dev,int port,int offset,u32 bits,bool set)84 static void ksz9477_port_cfg32(struct ksz_device *dev, int port, int offset,
85 u32 bits, bool set)
86 {
87 regmap_update_bits(dev->regmap[2], PORT_CTRL_ADDR(port, offset),
88 bits, set ? bits : 0);
89 }
90
ksz9477_wait_vlan_ctrl_ready(struct ksz_device * dev)91 static int ksz9477_wait_vlan_ctrl_ready(struct ksz_device *dev)
92 {
93 unsigned int val;
94
95 return regmap_read_poll_timeout(dev->regmap[0], REG_SW_VLAN_CTRL,
96 val, !(val & VLAN_START), 10, 1000);
97 }
98
ksz9477_get_vlan_table(struct ksz_device * dev,u16 vid,u32 * vlan_table)99 static int ksz9477_get_vlan_table(struct ksz_device *dev, u16 vid,
100 u32 *vlan_table)
101 {
102 int ret;
103
104 mutex_lock(&dev->vlan_mutex);
105
106 ksz_write16(dev, REG_SW_VLAN_ENTRY_INDEX__2, vid & VLAN_INDEX_M);
107 ksz_write8(dev, REG_SW_VLAN_CTRL, VLAN_READ | VLAN_START);
108
109 /* wait to be cleared */
110 ret = ksz9477_wait_vlan_ctrl_ready(dev);
111 if (ret) {
112 dev_dbg(dev->dev, "Failed to read vlan table\n");
113 goto exit;
114 }
115
116 ksz_read32(dev, REG_SW_VLAN_ENTRY__4, &vlan_table[0]);
117 ksz_read32(dev, REG_SW_VLAN_ENTRY_UNTAG__4, &vlan_table[1]);
118 ksz_read32(dev, REG_SW_VLAN_ENTRY_PORTS__4, &vlan_table[2]);
119
120 ksz_write8(dev, REG_SW_VLAN_CTRL, 0);
121
122 exit:
123 mutex_unlock(&dev->vlan_mutex);
124
125 return ret;
126 }
127
ksz9477_set_vlan_table(struct ksz_device * dev,u16 vid,u32 * vlan_table)128 static int ksz9477_set_vlan_table(struct ksz_device *dev, u16 vid,
129 u32 *vlan_table)
130 {
131 int ret;
132
133 mutex_lock(&dev->vlan_mutex);
134
135 ksz_write32(dev, REG_SW_VLAN_ENTRY__4, vlan_table[0]);
136 ksz_write32(dev, REG_SW_VLAN_ENTRY_UNTAG__4, vlan_table[1]);
137 ksz_write32(dev, REG_SW_VLAN_ENTRY_PORTS__4, vlan_table[2]);
138
139 ksz_write16(dev, REG_SW_VLAN_ENTRY_INDEX__2, vid & VLAN_INDEX_M);
140 ksz_write8(dev, REG_SW_VLAN_CTRL, VLAN_START | VLAN_WRITE);
141
142 /* wait to be cleared */
143 ret = ksz9477_wait_vlan_ctrl_ready(dev);
144 if (ret) {
145 dev_dbg(dev->dev, "Failed to write vlan table\n");
146 goto exit;
147 }
148
149 ksz_write8(dev, REG_SW_VLAN_CTRL, 0);
150
151 /* update vlan cache table */
152 dev->vlan_cache[vid].table[0] = vlan_table[0];
153 dev->vlan_cache[vid].table[1] = vlan_table[1];
154 dev->vlan_cache[vid].table[2] = vlan_table[2];
155
156 exit:
157 mutex_unlock(&dev->vlan_mutex);
158
159 return ret;
160 }
161
ksz9477_read_table(struct ksz_device * dev,u32 * table)162 static void ksz9477_read_table(struct ksz_device *dev, u32 *table)
163 {
164 ksz_read32(dev, REG_SW_ALU_VAL_A, &table[0]);
165 ksz_read32(dev, REG_SW_ALU_VAL_B, &table[1]);
166 ksz_read32(dev, REG_SW_ALU_VAL_C, &table[2]);
167 ksz_read32(dev, REG_SW_ALU_VAL_D, &table[3]);
168 }
169
ksz9477_write_table(struct ksz_device * dev,u32 * table)170 static void ksz9477_write_table(struct ksz_device *dev, u32 *table)
171 {
172 ksz_write32(dev, REG_SW_ALU_VAL_A, table[0]);
173 ksz_write32(dev, REG_SW_ALU_VAL_B, table[1]);
174 ksz_write32(dev, REG_SW_ALU_VAL_C, table[2]);
175 ksz_write32(dev, REG_SW_ALU_VAL_D, table[3]);
176 }
177
ksz9477_wait_alu_ready(struct ksz_device * dev)178 static int ksz9477_wait_alu_ready(struct ksz_device *dev)
179 {
180 unsigned int val;
181
182 return regmap_read_poll_timeout(dev->regmap[2], REG_SW_ALU_CTRL__4,
183 val, !(val & ALU_START), 10, 1000);
184 }
185
ksz9477_wait_alu_sta_ready(struct ksz_device * dev)186 static int ksz9477_wait_alu_sta_ready(struct ksz_device *dev)
187 {
188 unsigned int val;
189
190 return regmap_read_poll_timeout(dev->regmap[2],
191 REG_SW_ALU_STAT_CTRL__4,
192 val, !(val & ALU_STAT_START),
193 10, 1000);
194 }
195
ksz9477_reset_switch(struct ksz_device * dev)196 static int ksz9477_reset_switch(struct ksz_device *dev)
197 {
198 u8 data8;
199 u32 data32;
200
201 /* reset switch */
202 ksz_cfg(dev, REG_SW_OPERATION, SW_RESET, true);
203
204 /* turn off SPI DO Edge select */
205 regmap_update_bits(dev->regmap[0], REG_SW_GLOBAL_SERIAL_CTRL_0,
206 SPI_AUTO_EDGE_DETECTION, 0);
207
208 /* default configuration */
209 ksz_read8(dev, REG_SW_LUE_CTRL_1, &data8);
210 data8 = SW_AGING_ENABLE | SW_LINK_AUTO_AGING |
211 SW_SRC_ADDR_FILTER | SW_FLUSH_STP_TABLE | SW_FLUSH_MSTP_TABLE;
212 ksz_write8(dev, REG_SW_LUE_CTRL_1, data8);
213
214 /* disable interrupts */
215 ksz_write32(dev, REG_SW_INT_MASK__4, SWITCH_INT_MASK);
216 ksz_write32(dev, REG_SW_PORT_INT_MASK__4, 0x7F);
217 ksz_read32(dev, REG_SW_PORT_INT_STATUS__4, &data32);
218
219 /* set broadcast storm protection 10% rate */
220 regmap_update_bits(dev->regmap[1], REG_SW_MAC_CTRL_2,
221 BROADCAST_STORM_RATE,
222 (BROADCAST_STORM_VALUE *
223 BROADCAST_STORM_PROT_RATE) / 100);
224
225 if (dev->synclko_125)
226 ksz_write8(dev, REG_SW_GLOBAL_OUTPUT_CTRL__1,
227 SW_ENABLE_REFCLKO | SW_REFCLKO_IS_125MHZ);
228
229 return 0;
230 }
231
ksz9477_r_mib_cnt(struct ksz_device * dev,int port,u16 addr,u64 * cnt)232 static void ksz9477_r_mib_cnt(struct ksz_device *dev, int port, u16 addr,
233 u64 *cnt)
234 {
235 struct ksz_port *p = &dev->ports[port];
236 unsigned int val;
237 u32 data;
238 int ret;
239
240 /* retain the flush/freeze bit */
241 data = p->freeze ? MIB_COUNTER_FLUSH_FREEZE : 0;
242 data |= MIB_COUNTER_READ;
243 data |= (addr << MIB_COUNTER_INDEX_S);
244 ksz_pwrite32(dev, port, REG_PORT_MIB_CTRL_STAT__4, data);
245
246 ret = regmap_read_poll_timeout(dev->regmap[2],
247 PORT_CTRL_ADDR(port, REG_PORT_MIB_CTRL_STAT__4),
248 val, !(val & MIB_COUNTER_READ), 10, 1000);
249 /* failed to read MIB. get out of loop */
250 if (ret) {
251 dev_dbg(dev->dev, "Failed to get MIB\n");
252 return;
253 }
254
255 /* count resets upon read */
256 ksz_pread32(dev, port, REG_PORT_MIB_DATA, &data);
257 *cnt += data;
258 }
259
ksz9477_r_mib_pkt(struct ksz_device * dev,int port,u16 addr,u64 * dropped,u64 * cnt)260 static void ksz9477_r_mib_pkt(struct ksz_device *dev, int port, u16 addr,
261 u64 *dropped, u64 *cnt)
262 {
263 addr = ksz9477_mib_names[addr].index;
264 ksz9477_r_mib_cnt(dev, port, addr, cnt);
265 }
266
ksz9477_freeze_mib(struct ksz_device * dev,int port,bool freeze)267 static void ksz9477_freeze_mib(struct ksz_device *dev, int port, bool freeze)
268 {
269 u32 val = freeze ? MIB_COUNTER_FLUSH_FREEZE : 0;
270 struct ksz_port *p = &dev->ports[port];
271
272 /* enable/disable the port for flush/freeze function */
273 mutex_lock(&p->mib.cnt_mutex);
274 ksz_pwrite32(dev, port, REG_PORT_MIB_CTRL_STAT__4, val);
275
276 /* used by MIB counter reading code to know freeze is enabled */
277 p->freeze = freeze;
278 mutex_unlock(&p->mib.cnt_mutex);
279 }
280
ksz9477_port_init_cnt(struct ksz_device * dev,int port)281 static void ksz9477_port_init_cnt(struct ksz_device *dev, int port)
282 {
283 struct ksz_port_mib *mib = &dev->ports[port].mib;
284
285 /* flush all enabled port MIB counters */
286 mutex_lock(&mib->cnt_mutex);
287 ksz_pwrite32(dev, port, REG_PORT_MIB_CTRL_STAT__4,
288 MIB_COUNTER_FLUSH_FREEZE);
289 ksz_write8(dev, REG_SW_MAC_CTRL_6, SW_MIB_COUNTER_FLUSH);
290 ksz_pwrite32(dev, port, REG_PORT_MIB_CTRL_STAT__4, 0);
291 mutex_unlock(&mib->cnt_mutex);
292
293 mib->cnt_ptr = 0;
294 memset(mib->counters, 0, dev->mib_cnt * sizeof(u64));
295 }
296
ksz9477_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)297 static enum dsa_tag_protocol ksz9477_get_tag_protocol(struct dsa_switch *ds,
298 int port,
299 enum dsa_tag_protocol mp)
300 {
301 enum dsa_tag_protocol proto = DSA_TAG_PROTO_KSZ9477;
302 struct ksz_device *dev = ds->priv;
303
304 if (dev->features & IS_9893)
305 proto = DSA_TAG_PROTO_KSZ9893;
306 return proto;
307 }
308
ksz9477_phy_read16(struct dsa_switch * ds,int addr,int reg)309 static int ksz9477_phy_read16(struct dsa_switch *ds, int addr, int reg)
310 {
311 struct ksz_device *dev = ds->priv;
312 u16 val = 0xffff;
313
314 /* No real PHY after this. Simulate the PHY.
315 * A fixed PHY can be setup in the device tree, but this function is
316 * still called for that port during initialization.
317 * For RGMII PHY there is no way to access it so the fixed PHY should
318 * be used. For SGMII PHY the supporting code will be added later.
319 */
320 if (addr >= dev->phy_port_cnt) {
321 struct ksz_port *p = &dev->ports[addr];
322
323 switch (reg) {
324 case MII_BMCR:
325 val = 0x1140;
326 break;
327 case MII_BMSR:
328 val = 0x796d;
329 break;
330 case MII_PHYSID1:
331 val = 0x0022;
332 break;
333 case MII_PHYSID2:
334 val = 0x1631;
335 break;
336 case MII_ADVERTISE:
337 val = 0x05e1;
338 break;
339 case MII_LPA:
340 val = 0xc5e1;
341 break;
342 case MII_CTRL1000:
343 val = 0x0700;
344 break;
345 case MII_STAT1000:
346 if (p->phydev.speed == SPEED_1000)
347 val = 0x3800;
348 else
349 val = 0;
350 break;
351 }
352 } else {
353 ksz_pread16(dev, addr, 0x100 + (reg << 1), &val);
354 }
355
356 return val;
357 }
358
ksz9477_phy_write16(struct dsa_switch * ds,int addr,int reg,u16 val)359 static int ksz9477_phy_write16(struct dsa_switch *ds, int addr, int reg,
360 u16 val)
361 {
362 struct ksz_device *dev = ds->priv;
363
364 /* No real PHY after this. */
365 if (addr >= dev->phy_port_cnt)
366 return 0;
367
368 /* No gigabit support. Do not write to this register. */
369 if (!(dev->features & GBIT_SUPPORT) && reg == MII_CTRL1000)
370 return 0;
371 ksz_pwrite16(dev, addr, 0x100 + (reg << 1), val);
372
373 return 0;
374 }
375
ksz9477_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * buf)376 static void ksz9477_get_strings(struct dsa_switch *ds, int port,
377 u32 stringset, uint8_t *buf)
378 {
379 int i;
380
381 if (stringset != ETH_SS_STATS)
382 return;
383
384 for (i = 0; i < TOTAL_SWITCH_COUNTER_NUM; i++) {
385 memcpy(buf + i * ETH_GSTRING_LEN, ksz9477_mib_names[i].string,
386 ETH_GSTRING_LEN);
387 }
388 }
389
ksz9477_cfg_port_member(struct ksz_device * dev,int port,u8 member)390 static void ksz9477_cfg_port_member(struct ksz_device *dev, int port,
391 u8 member)
392 {
393 ksz_pwrite32(dev, port, REG_PORT_VLAN_MEMBERSHIP__4, member);
394 dev->ports[port].member = member;
395 }
396
ksz9477_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)397 static void ksz9477_port_stp_state_set(struct dsa_switch *ds, int port,
398 u8 state)
399 {
400 struct ksz_device *dev = ds->priv;
401 struct ksz_port *p = &dev->ports[port];
402 u8 data;
403 int member = -1;
404 int forward = dev->member;
405
406 ksz_pread8(dev, port, P_STP_CTRL, &data);
407 data &= ~(PORT_TX_ENABLE | PORT_RX_ENABLE | PORT_LEARN_DISABLE);
408
409 switch (state) {
410 case BR_STATE_DISABLED:
411 data |= PORT_LEARN_DISABLE;
412 if (port != dev->cpu_port)
413 member = 0;
414 break;
415 case BR_STATE_LISTENING:
416 data |= (PORT_RX_ENABLE | PORT_LEARN_DISABLE);
417 if (port != dev->cpu_port &&
418 p->stp_state == BR_STATE_DISABLED)
419 member = dev->host_mask | p->vid_member;
420 break;
421 case BR_STATE_LEARNING:
422 data |= PORT_RX_ENABLE;
423 break;
424 case BR_STATE_FORWARDING:
425 data |= (PORT_TX_ENABLE | PORT_RX_ENABLE);
426
427 /* This function is also used internally. */
428 if (port == dev->cpu_port)
429 break;
430
431 member = dev->host_mask | p->vid_member;
432 mutex_lock(&dev->dev_mutex);
433
434 /* Port is a member of a bridge. */
435 if (dev->br_member & (1 << port)) {
436 dev->member |= (1 << port);
437 member = dev->member;
438 }
439 mutex_unlock(&dev->dev_mutex);
440 break;
441 case BR_STATE_BLOCKING:
442 data |= PORT_LEARN_DISABLE;
443 if (port != dev->cpu_port &&
444 p->stp_state == BR_STATE_DISABLED)
445 member = dev->host_mask | p->vid_member;
446 break;
447 default:
448 dev_err(ds->dev, "invalid STP state: %d\n", state);
449 return;
450 }
451
452 ksz_pwrite8(dev, port, P_STP_CTRL, data);
453 p->stp_state = state;
454 mutex_lock(&dev->dev_mutex);
455 /* Port membership may share register with STP state. */
456 if (member >= 0 && member != p->member)
457 ksz9477_cfg_port_member(dev, port, (u8)member);
458
459 /* Check if forwarding needs to be updated. */
460 if (state != BR_STATE_FORWARDING) {
461 if (dev->br_member & (1 << port))
462 dev->member &= ~(1 << port);
463 }
464
465 /* When topology has changed the function ksz_update_port_member
466 * should be called to modify port forwarding behavior.
467 */
468 if (forward != dev->member)
469 ksz_update_port_member(dev, port);
470 mutex_unlock(&dev->dev_mutex);
471 }
472
ksz9477_flush_dyn_mac_table(struct ksz_device * dev,int port)473 static void ksz9477_flush_dyn_mac_table(struct ksz_device *dev, int port)
474 {
475 u8 data;
476
477 regmap_update_bits(dev->regmap[0], REG_SW_LUE_CTRL_2,
478 SW_FLUSH_OPTION_M << SW_FLUSH_OPTION_S,
479 SW_FLUSH_OPTION_DYN_MAC << SW_FLUSH_OPTION_S);
480
481 if (port < dev->port_cnt) {
482 /* flush individual port */
483 ksz_pread8(dev, port, P_STP_CTRL, &data);
484 if (!(data & PORT_LEARN_DISABLE))
485 ksz_pwrite8(dev, port, P_STP_CTRL,
486 data | PORT_LEARN_DISABLE);
487 ksz_cfg(dev, S_FLUSH_TABLE_CTRL, SW_FLUSH_DYN_MAC_TABLE, true);
488 ksz_pwrite8(dev, port, P_STP_CTRL, data);
489 } else {
490 /* flush all */
491 ksz_cfg(dev, S_FLUSH_TABLE_CTRL, SW_FLUSH_STP_TABLE, true);
492 }
493 }
494
ksz9477_port_vlan_filtering(struct dsa_switch * ds,int port,bool flag,struct netlink_ext_ack * extack)495 static int ksz9477_port_vlan_filtering(struct dsa_switch *ds, int port,
496 bool flag,
497 struct netlink_ext_ack *extack)
498 {
499 struct ksz_device *dev = ds->priv;
500
501 if (flag) {
502 ksz_port_cfg(dev, port, REG_PORT_LUE_CTRL,
503 PORT_VLAN_LOOKUP_VID_0, true);
504 ksz_cfg(dev, REG_SW_LUE_CTRL_0, SW_VLAN_ENABLE, true);
505 } else {
506 ksz_cfg(dev, REG_SW_LUE_CTRL_0, SW_VLAN_ENABLE, false);
507 ksz_port_cfg(dev, port, REG_PORT_LUE_CTRL,
508 PORT_VLAN_LOOKUP_VID_0, false);
509 }
510
511 return 0;
512 }
513
ksz9477_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan,struct netlink_ext_ack * extack)514 static int ksz9477_port_vlan_add(struct dsa_switch *ds, int port,
515 const struct switchdev_obj_port_vlan *vlan,
516 struct netlink_ext_ack *extack)
517 {
518 struct ksz_device *dev = ds->priv;
519 u32 vlan_table[3];
520 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
521 int err;
522
523 err = ksz9477_get_vlan_table(dev, vlan->vid, vlan_table);
524 if (err) {
525 NL_SET_ERR_MSG_MOD(extack, "Failed to get vlan table");
526 return err;
527 }
528
529 vlan_table[0] = VLAN_VALID | (vlan->vid & VLAN_FID_M);
530 if (untagged)
531 vlan_table[1] |= BIT(port);
532 else
533 vlan_table[1] &= ~BIT(port);
534 vlan_table[1] &= ~(BIT(dev->cpu_port));
535
536 vlan_table[2] |= BIT(port) | BIT(dev->cpu_port);
537
538 err = ksz9477_set_vlan_table(dev, vlan->vid, vlan_table);
539 if (err) {
540 NL_SET_ERR_MSG_MOD(extack, "Failed to set vlan table");
541 return err;
542 }
543
544 /* change PVID */
545 if (vlan->flags & BRIDGE_VLAN_INFO_PVID)
546 ksz_pwrite16(dev, port, REG_PORT_DEFAULT_VID, vlan->vid);
547
548 return 0;
549 }
550
ksz9477_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)551 static int ksz9477_port_vlan_del(struct dsa_switch *ds, int port,
552 const struct switchdev_obj_port_vlan *vlan)
553 {
554 struct ksz_device *dev = ds->priv;
555 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
556 u32 vlan_table[3];
557 u16 pvid;
558
559 ksz_pread16(dev, port, REG_PORT_DEFAULT_VID, &pvid);
560 pvid = pvid & 0xFFF;
561
562 if (ksz9477_get_vlan_table(dev, vlan->vid, vlan_table)) {
563 dev_dbg(dev->dev, "Failed to get vlan table\n");
564 return -ETIMEDOUT;
565 }
566
567 vlan_table[2] &= ~BIT(port);
568
569 if (pvid == vlan->vid)
570 pvid = 1;
571
572 if (untagged)
573 vlan_table[1] &= ~BIT(port);
574
575 if (ksz9477_set_vlan_table(dev, vlan->vid, vlan_table)) {
576 dev_dbg(dev->dev, "Failed to set vlan table\n");
577 return -ETIMEDOUT;
578 }
579
580 ksz_pwrite16(dev, port, REG_PORT_DEFAULT_VID, pvid);
581
582 return 0;
583 }
584
ksz9477_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)585 static int ksz9477_port_fdb_add(struct dsa_switch *ds, int port,
586 const unsigned char *addr, u16 vid)
587 {
588 struct ksz_device *dev = ds->priv;
589 u32 alu_table[4];
590 u32 data;
591 int ret = 0;
592
593 mutex_lock(&dev->alu_mutex);
594
595 /* find any entry with mac & vid */
596 data = vid << ALU_FID_INDEX_S;
597 data |= ((addr[0] << 8) | addr[1]);
598 ksz_write32(dev, REG_SW_ALU_INDEX_0, data);
599
600 data = ((addr[2] << 24) | (addr[3] << 16));
601 data |= ((addr[4] << 8) | addr[5]);
602 ksz_write32(dev, REG_SW_ALU_INDEX_1, data);
603
604 /* start read operation */
605 ksz_write32(dev, REG_SW_ALU_CTRL__4, ALU_READ | ALU_START);
606
607 /* wait to be finished */
608 ret = ksz9477_wait_alu_ready(dev);
609 if (ret) {
610 dev_dbg(dev->dev, "Failed to read ALU\n");
611 goto exit;
612 }
613
614 /* read ALU entry */
615 ksz9477_read_table(dev, alu_table);
616
617 /* update ALU entry */
618 alu_table[0] = ALU_V_STATIC_VALID;
619 alu_table[1] |= BIT(port);
620 if (vid)
621 alu_table[1] |= ALU_V_USE_FID;
622 alu_table[2] = (vid << ALU_V_FID_S);
623 alu_table[2] |= ((addr[0] << 8) | addr[1]);
624 alu_table[3] = ((addr[2] << 24) | (addr[3] << 16));
625 alu_table[3] |= ((addr[4] << 8) | addr[5]);
626
627 ksz9477_write_table(dev, alu_table);
628
629 ksz_write32(dev, REG_SW_ALU_CTRL__4, ALU_WRITE | ALU_START);
630
631 /* wait to be finished */
632 ret = ksz9477_wait_alu_ready(dev);
633 if (ret)
634 dev_dbg(dev->dev, "Failed to write ALU\n");
635
636 exit:
637 mutex_unlock(&dev->alu_mutex);
638
639 return ret;
640 }
641
ksz9477_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)642 static int ksz9477_port_fdb_del(struct dsa_switch *ds, int port,
643 const unsigned char *addr, u16 vid)
644 {
645 struct ksz_device *dev = ds->priv;
646 u32 alu_table[4];
647 u32 data;
648 int ret = 0;
649
650 mutex_lock(&dev->alu_mutex);
651
652 /* read any entry with mac & vid */
653 data = vid << ALU_FID_INDEX_S;
654 data |= ((addr[0] << 8) | addr[1]);
655 ksz_write32(dev, REG_SW_ALU_INDEX_0, data);
656
657 data = ((addr[2] << 24) | (addr[3] << 16));
658 data |= ((addr[4] << 8) | addr[5]);
659 ksz_write32(dev, REG_SW_ALU_INDEX_1, data);
660
661 /* start read operation */
662 ksz_write32(dev, REG_SW_ALU_CTRL__4, ALU_READ | ALU_START);
663
664 /* wait to be finished */
665 ret = ksz9477_wait_alu_ready(dev);
666 if (ret) {
667 dev_dbg(dev->dev, "Failed to read ALU\n");
668 goto exit;
669 }
670
671 ksz_read32(dev, REG_SW_ALU_VAL_A, &alu_table[0]);
672 if (alu_table[0] & ALU_V_STATIC_VALID) {
673 ksz_read32(dev, REG_SW_ALU_VAL_B, &alu_table[1]);
674 ksz_read32(dev, REG_SW_ALU_VAL_C, &alu_table[2]);
675 ksz_read32(dev, REG_SW_ALU_VAL_D, &alu_table[3]);
676
677 /* clear forwarding port */
678 alu_table[1] &= ~BIT(port);
679
680 /* if there is no port to forward, clear table */
681 if ((alu_table[1] & ALU_V_PORT_MAP) == 0) {
682 alu_table[0] = 0;
683 alu_table[1] = 0;
684 alu_table[2] = 0;
685 alu_table[3] = 0;
686 }
687 } else {
688 alu_table[0] = 0;
689 alu_table[1] = 0;
690 alu_table[2] = 0;
691 alu_table[3] = 0;
692 }
693
694 ksz9477_write_table(dev, alu_table);
695
696 ksz_write32(dev, REG_SW_ALU_CTRL__4, ALU_WRITE | ALU_START);
697
698 /* wait to be finished */
699 ret = ksz9477_wait_alu_ready(dev);
700 if (ret)
701 dev_dbg(dev->dev, "Failed to write ALU\n");
702
703 exit:
704 mutex_unlock(&dev->alu_mutex);
705
706 return ret;
707 }
708
ksz9477_convert_alu(struct alu_struct * alu,u32 * alu_table)709 static void ksz9477_convert_alu(struct alu_struct *alu, u32 *alu_table)
710 {
711 alu->is_static = !!(alu_table[0] & ALU_V_STATIC_VALID);
712 alu->is_src_filter = !!(alu_table[0] & ALU_V_SRC_FILTER);
713 alu->is_dst_filter = !!(alu_table[0] & ALU_V_DST_FILTER);
714 alu->prio_age = (alu_table[0] >> ALU_V_PRIO_AGE_CNT_S) &
715 ALU_V_PRIO_AGE_CNT_M;
716 alu->mstp = alu_table[0] & ALU_V_MSTP_M;
717
718 alu->is_override = !!(alu_table[1] & ALU_V_OVERRIDE);
719 alu->is_use_fid = !!(alu_table[1] & ALU_V_USE_FID);
720 alu->port_forward = alu_table[1] & ALU_V_PORT_MAP;
721
722 alu->fid = (alu_table[2] >> ALU_V_FID_S) & ALU_V_FID_M;
723
724 alu->mac[0] = (alu_table[2] >> 8) & 0xFF;
725 alu->mac[1] = alu_table[2] & 0xFF;
726 alu->mac[2] = (alu_table[3] >> 24) & 0xFF;
727 alu->mac[3] = (alu_table[3] >> 16) & 0xFF;
728 alu->mac[4] = (alu_table[3] >> 8) & 0xFF;
729 alu->mac[5] = alu_table[3] & 0xFF;
730 }
731
ksz9477_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)732 static int ksz9477_port_fdb_dump(struct dsa_switch *ds, int port,
733 dsa_fdb_dump_cb_t *cb, void *data)
734 {
735 struct ksz_device *dev = ds->priv;
736 int ret = 0;
737 u32 ksz_data;
738 u32 alu_table[4];
739 struct alu_struct alu;
740 int timeout;
741
742 mutex_lock(&dev->alu_mutex);
743
744 /* start ALU search */
745 ksz_write32(dev, REG_SW_ALU_CTRL__4, ALU_START | ALU_SEARCH);
746
747 do {
748 timeout = 1000;
749 do {
750 ksz_read32(dev, REG_SW_ALU_CTRL__4, &ksz_data);
751 if ((ksz_data & ALU_VALID) || !(ksz_data & ALU_START))
752 break;
753 usleep_range(1, 10);
754 } while (timeout-- > 0);
755
756 if (!timeout) {
757 dev_dbg(dev->dev, "Failed to search ALU\n");
758 ret = -ETIMEDOUT;
759 goto exit;
760 }
761
762 if (!(ksz_data & ALU_VALID))
763 continue;
764
765 /* read ALU table */
766 ksz9477_read_table(dev, alu_table);
767
768 ksz9477_convert_alu(&alu, alu_table);
769
770 if (alu.port_forward & BIT(port)) {
771 ret = cb(alu.mac, alu.fid, alu.is_static, data);
772 if (ret)
773 goto exit;
774 }
775 } while (ksz_data & ALU_START);
776
777 exit:
778
779 /* stop ALU search */
780 ksz_write32(dev, REG_SW_ALU_CTRL__4, 0);
781
782 mutex_unlock(&dev->alu_mutex);
783
784 return ret;
785 }
786
ksz9477_port_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)787 static int ksz9477_port_mdb_add(struct dsa_switch *ds, int port,
788 const struct switchdev_obj_port_mdb *mdb)
789 {
790 struct ksz_device *dev = ds->priv;
791 u32 static_table[4];
792 u32 data;
793 int index;
794 u32 mac_hi, mac_lo;
795 int err = 0;
796
797 mac_hi = ((mdb->addr[0] << 8) | mdb->addr[1]);
798 mac_lo = ((mdb->addr[2] << 24) | (mdb->addr[3] << 16));
799 mac_lo |= ((mdb->addr[4] << 8) | mdb->addr[5]);
800
801 mutex_lock(&dev->alu_mutex);
802
803 for (index = 0; index < dev->num_statics; index++) {
804 /* find empty slot first */
805 data = (index << ALU_STAT_INDEX_S) |
806 ALU_STAT_READ | ALU_STAT_START;
807 ksz_write32(dev, REG_SW_ALU_STAT_CTRL__4, data);
808
809 /* wait to be finished */
810 err = ksz9477_wait_alu_sta_ready(dev);
811 if (err) {
812 dev_dbg(dev->dev, "Failed to read ALU STATIC\n");
813 goto exit;
814 }
815
816 /* read ALU static table */
817 ksz9477_read_table(dev, static_table);
818
819 if (static_table[0] & ALU_V_STATIC_VALID) {
820 /* check this has same vid & mac address */
821 if (((static_table[2] >> ALU_V_FID_S) == mdb->vid) &&
822 ((static_table[2] & ALU_V_MAC_ADDR_HI) == mac_hi) &&
823 static_table[3] == mac_lo) {
824 /* found matching one */
825 break;
826 }
827 } else {
828 /* found empty one */
829 break;
830 }
831 }
832
833 /* no available entry */
834 if (index == dev->num_statics) {
835 err = -ENOSPC;
836 goto exit;
837 }
838
839 /* add entry */
840 static_table[0] = ALU_V_STATIC_VALID;
841 static_table[1] |= BIT(port);
842 if (mdb->vid)
843 static_table[1] |= ALU_V_USE_FID;
844 static_table[2] = (mdb->vid << ALU_V_FID_S);
845 static_table[2] |= mac_hi;
846 static_table[3] = mac_lo;
847
848 ksz9477_write_table(dev, static_table);
849
850 data = (index << ALU_STAT_INDEX_S) | ALU_STAT_START;
851 ksz_write32(dev, REG_SW_ALU_STAT_CTRL__4, data);
852
853 /* wait to be finished */
854 if (ksz9477_wait_alu_sta_ready(dev))
855 dev_dbg(dev->dev, "Failed to read ALU STATIC\n");
856
857 exit:
858 mutex_unlock(&dev->alu_mutex);
859 return err;
860 }
861
ksz9477_port_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)862 static int ksz9477_port_mdb_del(struct dsa_switch *ds, int port,
863 const struct switchdev_obj_port_mdb *mdb)
864 {
865 struct ksz_device *dev = ds->priv;
866 u32 static_table[4];
867 u32 data;
868 int index;
869 int ret = 0;
870 u32 mac_hi, mac_lo;
871
872 mac_hi = ((mdb->addr[0] << 8) | mdb->addr[1]);
873 mac_lo = ((mdb->addr[2] << 24) | (mdb->addr[3] << 16));
874 mac_lo |= ((mdb->addr[4] << 8) | mdb->addr[5]);
875
876 mutex_lock(&dev->alu_mutex);
877
878 for (index = 0; index < dev->num_statics; index++) {
879 /* find empty slot first */
880 data = (index << ALU_STAT_INDEX_S) |
881 ALU_STAT_READ | ALU_STAT_START;
882 ksz_write32(dev, REG_SW_ALU_STAT_CTRL__4, data);
883
884 /* wait to be finished */
885 ret = ksz9477_wait_alu_sta_ready(dev);
886 if (ret) {
887 dev_dbg(dev->dev, "Failed to read ALU STATIC\n");
888 goto exit;
889 }
890
891 /* read ALU static table */
892 ksz9477_read_table(dev, static_table);
893
894 if (static_table[0] & ALU_V_STATIC_VALID) {
895 /* check this has same vid & mac address */
896
897 if (((static_table[2] >> ALU_V_FID_S) == mdb->vid) &&
898 ((static_table[2] & ALU_V_MAC_ADDR_HI) == mac_hi) &&
899 static_table[3] == mac_lo) {
900 /* found matching one */
901 break;
902 }
903 }
904 }
905
906 /* no available entry */
907 if (index == dev->num_statics)
908 goto exit;
909
910 /* clear port */
911 static_table[1] &= ~BIT(port);
912
913 if ((static_table[1] & ALU_V_PORT_MAP) == 0) {
914 /* delete entry */
915 static_table[0] = 0;
916 static_table[1] = 0;
917 static_table[2] = 0;
918 static_table[3] = 0;
919 }
920
921 ksz9477_write_table(dev, static_table);
922
923 data = (index << ALU_STAT_INDEX_S) | ALU_STAT_START;
924 ksz_write32(dev, REG_SW_ALU_STAT_CTRL__4, data);
925
926 /* wait to be finished */
927 ret = ksz9477_wait_alu_sta_ready(dev);
928 if (ret)
929 dev_dbg(dev->dev, "Failed to read ALU STATIC\n");
930
931 exit:
932 mutex_unlock(&dev->alu_mutex);
933
934 return ret;
935 }
936
ksz9477_port_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress)937 static int ksz9477_port_mirror_add(struct dsa_switch *ds, int port,
938 struct dsa_mall_mirror_tc_entry *mirror,
939 bool ingress)
940 {
941 struct ksz_device *dev = ds->priv;
942
943 if (ingress)
944 ksz_port_cfg(dev, port, P_MIRROR_CTRL, PORT_MIRROR_RX, true);
945 else
946 ksz_port_cfg(dev, port, P_MIRROR_CTRL, PORT_MIRROR_TX, true);
947
948 ksz_port_cfg(dev, port, P_MIRROR_CTRL, PORT_MIRROR_SNIFFER, false);
949
950 /* configure mirror port */
951 ksz_port_cfg(dev, mirror->to_local_port, P_MIRROR_CTRL,
952 PORT_MIRROR_SNIFFER, true);
953
954 ksz_cfg(dev, S_MIRROR_CTRL, SW_MIRROR_RX_TX, false);
955
956 return 0;
957 }
958
ksz9477_port_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)959 static void ksz9477_port_mirror_del(struct dsa_switch *ds, int port,
960 struct dsa_mall_mirror_tc_entry *mirror)
961 {
962 struct ksz_device *dev = ds->priv;
963 u8 data;
964
965 if (mirror->ingress)
966 ksz_port_cfg(dev, port, P_MIRROR_CTRL, PORT_MIRROR_RX, false);
967 else
968 ksz_port_cfg(dev, port, P_MIRROR_CTRL, PORT_MIRROR_TX, false);
969
970 ksz_pread8(dev, port, P_MIRROR_CTRL, &data);
971
972 if (!(data & (PORT_MIRROR_RX | PORT_MIRROR_TX)))
973 ksz_port_cfg(dev, mirror->to_local_port, P_MIRROR_CTRL,
974 PORT_MIRROR_SNIFFER, false);
975 }
976
ksz9477_get_gbit(struct ksz_device * dev,u8 data)977 static bool ksz9477_get_gbit(struct ksz_device *dev, u8 data)
978 {
979 bool gbit;
980
981 if (dev->features & NEW_XMII)
982 gbit = !(data & PORT_MII_NOT_1GBIT);
983 else
984 gbit = !!(data & PORT_MII_1000MBIT_S1);
985 return gbit;
986 }
987
ksz9477_set_gbit(struct ksz_device * dev,bool gbit,u8 * data)988 static void ksz9477_set_gbit(struct ksz_device *dev, bool gbit, u8 *data)
989 {
990 if (dev->features & NEW_XMII) {
991 if (gbit)
992 *data &= ~PORT_MII_NOT_1GBIT;
993 else
994 *data |= PORT_MII_NOT_1GBIT;
995 } else {
996 if (gbit)
997 *data |= PORT_MII_1000MBIT_S1;
998 else
999 *data &= ~PORT_MII_1000MBIT_S1;
1000 }
1001 }
1002
ksz9477_get_xmii(struct ksz_device * dev,u8 data)1003 static int ksz9477_get_xmii(struct ksz_device *dev, u8 data)
1004 {
1005 int mode;
1006
1007 if (dev->features & NEW_XMII) {
1008 switch (data & PORT_MII_SEL_M) {
1009 case PORT_MII_SEL:
1010 mode = 0;
1011 break;
1012 case PORT_RMII_SEL:
1013 mode = 1;
1014 break;
1015 case PORT_GMII_SEL:
1016 mode = 2;
1017 break;
1018 default:
1019 mode = 3;
1020 }
1021 } else {
1022 switch (data & PORT_MII_SEL_M) {
1023 case PORT_MII_SEL_S1:
1024 mode = 0;
1025 break;
1026 case PORT_RMII_SEL_S1:
1027 mode = 1;
1028 break;
1029 case PORT_GMII_SEL_S1:
1030 mode = 2;
1031 break;
1032 default:
1033 mode = 3;
1034 }
1035 }
1036 return mode;
1037 }
1038
ksz9477_set_xmii(struct ksz_device * dev,int mode,u8 * data)1039 static void ksz9477_set_xmii(struct ksz_device *dev, int mode, u8 *data)
1040 {
1041 u8 xmii;
1042
1043 if (dev->features & NEW_XMII) {
1044 switch (mode) {
1045 case 0:
1046 xmii = PORT_MII_SEL;
1047 break;
1048 case 1:
1049 xmii = PORT_RMII_SEL;
1050 break;
1051 case 2:
1052 xmii = PORT_GMII_SEL;
1053 break;
1054 default:
1055 xmii = PORT_RGMII_SEL;
1056 break;
1057 }
1058 } else {
1059 switch (mode) {
1060 case 0:
1061 xmii = PORT_MII_SEL_S1;
1062 break;
1063 case 1:
1064 xmii = PORT_RMII_SEL_S1;
1065 break;
1066 case 2:
1067 xmii = PORT_GMII_SEL_S1;
1068 break;
1069 default:
1070 xmii = PORT_RGMII_SEL_S1;
1071 break;
1072 }
1073 }
1074 *data &= ~PORT_MII_SEL_M;
1075 *data |= xmii;
1076 }
1077
ksz9477_get_interface(struct ksz_device * dev,int port)1078 static phy_interface_t ksz9477_get_interface(struct ksz_device *dev, int port)
1079 {
1080 phy_interface_t interface;
1081 bool gbit;
1082 int mode;
1083 u8 data8;
1084
1085 if (port < dev->phy_port_cnt)
1086 return PHY_INTERFACE_MODE_NA;
1087 ksz_pread8(dev, port, REG_PORT_XMII_CTRL_1, &data8);
1088 gbit = ksz9477_get_gbit(dev, data8);
1089 mode = ksz9477_get_xmii(dev, data8);
1090 switch (mode) {
1091 case 2:
1092 interface = PHY_INTERFACE_MODE_GMII;
1093 if (gbit)
1094 break;
1095 fallthrough;
1096 case 0:
1097 interface = PHY_INTERFACE_MODE_MII;
1098 break;
1099 case 1:
1100 interface = PHY_INTERFACE_MODE_RMII;
1101 break;
1102 default:
1103 interface = PHY_INTERFACE_MODE_RGMII;
1104 if (data8 & PORT_RGMII_ID_EG_ENABLE)
1105 interface = PHY_INTERFACE_MODE_RGMII_TXID;
1106 if (data8 & PORT_RGMII_ID_IG_ENABLE) {
1107 interface = PHY_INTERFACE_MODE_RGMII_RXID;
1108 if (data8 & PORT_RGMII_ID_EG_ENABLE)
1109 interface = PHY_INTERFACE_MODE_RGMII_ID;
1110 }
1111 break;
1112 }
1113 return interface;
1114 }
1115
ksz9477_port_mmd_write(struct ksz_device * dev,int port,u8 dev_addr,u16 reg_addr,u16 val)1116 static void ksz9477_port_mmd_write(struct ksz_device *dev, int port,
1117 u8 dev_addr, u16 reg_addr, u16 val)
1118 {
1119 ksz_pwrite16(dev, port, REG_PORT_PHY_MMD_SETUP,
1120 MMD_SETUP(PORT_MMD_OP_INDEX, dev_addr));
1121 ksz_pwrite16(dev, port, REG_PORT_PHY_MMD_INDEX_DATA, reg_addr);
1122 ksz_pwrite16(dev, port, REG_PORT_PHY_MMD_SETUP,
1123 MMD_SETUP(PORT_MMD_OP_DATA_NO_INCR, dev_addr));
1124 ksz_pwrite16(dev, port, REG_PORT_PHY_MMD_INDEX_DATA, val);
1125 }
1126
ksz9477_phy_errata_setup(struct ksz_device * dev,int port)1127 static void ksz9477_phy_errata_setup(struct ksz_device *dev, int port)
1128 {
1129 /* Apply PHY settings to address errata listed in
1130 * KSZ9477, KSZ9897, KSZ9896, KSZ9567, KSZ8565
1131 * Silicon Errata and Data Sheet Clarification documents:
1132 *
1133 * Register settings are needed to improve PHY receive performance
1134 */
1135 ksz9477_port_mmd_write(dev, port, 0x01, 0x6f, 0xdd0b);
1136 ksz9477_port_mmd_write(dev, port, 0x01, 0x8f, 0x6032);
1137 ksz9477_port_mmd_write(dev, port, 0x01, 0x9d, 0x248c);
1138 ksz9477_port_mmd_write(dev, port, 0x01, 0x75, 0x0060);
1139 ksz9477_port_mmd_write(dev, port, 0x01, 0xd3, 0x7777);
1140 ksz9477_port_mmd_write(dev, port, 0x1c, 0x06, 0x3008);
1141 ksz9477_port_mmd_write(dev, port, 0x1c, 0x08, 0x2001);
1142
1143 /* Transmit waveform amplitude can be improved
1144 * (1000BASE-T, 100BASE-TX, 10BASE-Te)
1145 */
1146 ksz9477_port_mmd_write(dev, port, 0x1c, 0x04, 0x00d0);
1147
1148 /* Energy Efficient Ethernet (EEE) feature select must
1149 * be manually disabled (except on KSZ8565 which is 100Mbit)
1150 */
1151 if (dev->features & GBIT_SUPPORT)
1152 ksz9477_port_mmd_write(dev, port, 0x07, 0x3c, 0x0000);
1153
1154 /* Register settings are required to meet data sheet
1155 * supply current specifications
1156 */
1157 ksz9477_port_mmd_write(dev, port, 0x1c, 0x13, 0x6eff);
1158 ksz9477_port_mmd_write(dev, port, 0x1c, 0x14, 0xe6ff);
1159 ksz9477_port_mmd_write(dev, port, 0x1c, 0x15, 0x6eff);
1160 ksz9477_port_mmd_write(dev, port, 0x1c, 0x16, 0xe6ff);
1161 ksz9477_port_mmd_write(dev, port, 0x1c, 0x17, 0x00ff);
1162 ksz9477_port_mmd_write(dev, port, 0x1c, 0x18, 0x43ff);
1163 ksz9477_port_mmd_write(dev, port, 0x1c, 0x19, 0xc3ff);
1164 ksz9477_port_mmd_write(dev, port, 0x1c, 0x1a, 0x6fff);
1165 ksz9477_port_mmd_write(dev, port, 0x1c, 0x1b, 0x07ff);
1166 ksz9477_port_mmd_write(dev, port, 0x1c, 0x1c, 0x0fff);
1167 ksz9477_port_mmd_write(dev, port, 0x1c, 0x1d, 0xe7ff);
1168 ksz9477_port_mmd_write(dev, port, 0x1c, 0x1e, 0xefff);
1169 ksz9477_port_mmd_write(dev, port, 0x1c, 0x20, 0xeeee);
1170 }
1171
ksz9477_port_setup(struct ksz_device * dev,int port,bool cpu_port)1172 static void ksz9477_port_setup(struct ksz_device *dev, int port, bool cpu_port)
1173 {
1174 u8 data8;
1175 u8 member;
1176 u16 data16;
1177 struct ksz_port *p = &dev->ports[port];
1178
1179 /* enable tag tail for host port */
1180 if (cpu_port)
1181 ksz_port_cfg(dev, port, REG_PORT_CTRL_0, PORT_TAIL_TAG_ENABLE,
1182 true);
1183
1184 ksz_port_cfg(dev, port, REG_PORT_CTRL_0, PORT_MAC_LOOPBACK, false);
1185
1186 /* set back pressure */
1187 ksz_port_cfg(dev, port, REG_PORT_MAC_CTRL_1, PORT_BACK_PRESSURE, true);
1188
1189 /* enable broadcast storm limit */
1190 ksz_port_cfg(dev, port, P_BCAST_STORM_CTRL, PORT_BROADCAST_STORM, true);
1191
1192 /* disable DiffServ priority */
1193 ksz_port_cfg(dev, port, P_PRIO_CTRL, PORT_DIFFSERV_PRIO_ENABLE, false);
1194
1195 /* replace priority */
1196 ksz_port_cfg(dev, port, REG_PORT_MRI_MAC_CTRL, PORT_USER_PRIO_CEILING,
1197 false);
1198 ksz9477_port_cfg32(dev, port, REG_PORT_MTI_QUEUE_CTRL_0__4,
1199 MTI_PVID_REPLACE, false);
1200
1201 /* enable 802.1p priority */
1202 ksz_port_cfg(dev, port, P_PRIO_CTRL, PORT_802_1P_PRIO_ENABLE, true);
1203
1204 if (port < dev->phy_port_cnt) {
1205 /* do not force flow control */
1206 ksz_port_cfg(dev, port, REG_PORT_CTRL_0,
1207 PORT_FORCE_TX_FLOW_CTRL | PORT_FORCE_RX_FLOW_CTRL,
1208 false);
1209
1210 if (dev->phy_errata_9477)
1211 ksz9477_phy_errata_setup(dev, port);
1212 } else {
1213 /* force flow control */
1214 ksz_port_cfg(dev, port, REG_PORT_CTRL_0,
1215 PORT_FORCE_TX_FLOW_CTRL | PORT_FORCE_RX_FLOW_CTRL,
1216 true);
1217
1218 /* configure MAC to 1G & RGMII mode */
1219 ksz_pread8(dev, port, REG_PORT_XMII_CTRL_1, &data8);
1220 switch (p->interface) {
1221 case PHY_INTERFACE_MODE_MII:
1222 ksz9477_set_xmii(dev, 0, &data8);
1223 ksz9477_set_gbit(dev, false, &data8);
1224 p->phydev.speed = SPEED_100;
1225 break;
1226 case PHY_INTERFACE_MODE_RMII:
1227 ksz9477_set_xmii(dev, 1, &data8);
1228 ksz9477_set_gbit(dev, false, &data8);
1229 p->phydev.speed = SPEED_100;
1230 break;
1231 case PHY_INTERFACE_MODE_GMII:
1232 ksz9477_set_xmii(dev, 2, &data8);
1233 ksz9477_set_gbit(dev, true, &data8);
1234 p->phydev.speed = SPEED_1000;
1235 break;
1236 default:
1237 ksz9477_set_xmii(dev, 3, &data8);
1238 ksz9477_set_gbit(dev, true, &data8);
1239 data8 &= ~PORT_RGMII_ID_IG_ENABLE;
1240 data8 &= ~PORT_RGMII_ID_EG_ENABLE;
1241 if (p->interface == PHY_INTERFACE_MODE_RGMII_ID ||
1242 p->interface == PHY_INTERFACE_MODE_RGMII_RXID)
1243 data8 |= PORT_RGMII_ID_IG_ENABLE;
1244 if (p->interface == PHY_INTERFACE_MODE_RGMII_ID ||
1245 p->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1246 data8 |= PORT_RGMII_ID_EG_ENABLE;
1247 /* On KSZ9893, disable RGMII in-band status support */
1248 if (dev->features & IS_9893)
1249 data8 &= ~PORT_MII_MAC_MODE;
1250 p->phydev.speed = SPEED_1000;
1251 break;
1252 }
1253 ksz_pwrite8(dev, port, REG_PORT_XMII_CTRL_1, data8);
1254 p->phydev.duplex = 1;
1255 }
1256 mutex_lock(&dev->dev_mutex);
1257 if (cpu_port)
1258 member = dev->port_mask;
1259 else
1260 member = dev->host_mask | p->vid_member;
1261 mutex_unlock(&dev->dev_mutex);
1262 ksz9477_cfg_port_member(dev, port, member);
1263
1264 /* clear pending interrupts */
1265 if (port < dev->phy_port_cnt)
1266 ksz_pread16(dev, port, REG_PORT_PHY_INT_ENABLE, &data16);
1267 }
1268
ksz9477_config_cpu_port(struct dsa_switch * ds)1269 static void ksz9477_config_cpu_port(struct dsa_switch *ds)
1270 {
1271 struct ksz_device *dev = ds->priv;
1272 struct ksz_port *p;
1273 int i;
1274
1275 for (i = 0; i < dev->port_cnt; i++) {
1276 if (dsa_is_cpu_port(ds, i) && (dev->cpu_ports & (1 << i))) {
1277 phy_interface_t interface;
1278 const char *prev_msg;
1279 const char *prev_mode;
1280
1281 dev->cpu_port = i;
1282 dev->host_mask = (1 << dev->cpu_port);
1283 dev->port_mask |= dev->host_mask;
1284 p = &dev->ports[i];
1285
1286 /* Read from XMII register to determine host port
1287 * interface. If set specifically in device tree
1288 * note the difference to help debugging.
1289 */
1290 interface = ksz9477_get_interface(dev, i);
1291 if (!p->interface) {
1292 if (dev->compat_interface) {
1293 dev_warn(dev->dev,
1294 "Using legacy switch \"phy-mode\" property, because it is missing on port %d node. "
1295 "Please update your device tree.\n",
1296 i);
1297 p->interface = dev->compat_interface;
1298 } else {
1299 p->interface = interface;
1300 }
1301 }
1302 if (interface && interface != p->interface) {
1303 prev_msg = " instead of ";
1304 prev_mode = phy_modes(interface);
1305 } else {
1306 prev_msg = "";
1307 prev_mode = "";
1308 }
1309 dev_info(dev->dev,
1310 "Port%d: using phy mode %s%s%s\n",
1311 i,
1312 phy_modes(p->interface),
1313 prev_msg,
1314 prev_mode);
1315
1316 /* enable cpu port */
1317 ksz9477_port_setup(dev, i, true);
1318 p->vid_member = dev->port_mask;
1319 p->on = 1;
1320 }
1321 }
1322
1323 dev->member = dev->host_mask;
1324
1325 for (i = 0; i < dev->port_cnt; i++) {
1326 if (i == dev->cpu_port)
1327 continue;
1328 p = &dev->ports[i];
1329
1330 /* Initialize to non-zero so that ksz_cfg_port_member() will
1331 * be called.
1332 */
1333 p->vid_member = (1 << i);
1334 p->member = dev->port_mask;
1335 ksz9477_port_stp_state_set(ds, i, BR_STATE_DISABLED);
1336 p->on = 1;
1337 if (i < dev->phy_port_cnt)
1338 p->phy = 1;
1339 if (dev->chip_id == 0x00947700 && i == 6) {
1340 p->sgmii = 1;
1341
1342 /* SGMII PHY detection code is not implemented yet. */
1343 p->phy = 0;
1344 }
1345 }
1346 }
1347
ksz9477_setup(struct dsa_switch * ds)1348 static int ksz9477_setup(struct dsa_switch *ds)
1349 {
1350 struct ksz_device *dev = ds->priv;
1351 int ret = 0;
1352
1353 dev->vlan_cache = devm_kcalloc(dev->dev, sizeof(struct vlan_table),
1354 dev->num_vlans, GFP_KERNEL);
1355 if (!dev->vlan_cache)
1356 return -ENOMEM;
1357
1358 ret = ksz9477_reset_switch(dev);
1359 if (ret) {
1360 dev_err(ds->dev, "failed to reset switch\n");
1361 return ret;
1362 }
1363
1364 /* Required for port partitioning. */
1365 ksz9477_cfg32(dev, REG_SW_QM_CTRL__4, UNICAST_VLAN_BOUNDARY,
1366 true);
1367
1368 /* Do not work correctly with tail tagging. */
1369 ksz_cfg(dev, REG_SW_MAC_CTRL_0, SW_CHECK_LENGTH, false);
1370
1371 /* accept packet up to 2000bytes */
1372 ksz_cfg(dev, REG_SW_MAC_CTRL_1, SW_LEGAL_PACKET_DISABLE, true);
1373
1374 ksz9477_config_cpu_port(ds);
1375
1376 ksz_cfg(dev, REG_SW_MAC_CTRL_1, MULTICAST_STORM_DISABLE, true);
1377
1378 /* queue based egress rate limit */
1379 ksz_cfg(dev, REG_SW_MAC_CTRL_5, SW_OUT_RATE_LIMIT_QUEUE_BASED, true);
1380
1381 /* enable global MIB counter freeze function */
1382 ksz_cfg(dev, REG_SW_MAC_CTRL_6, SW_MIB_COUNTER_FREEZE, true);
1383
1384 /* start switch */
1385 ksz_cfg(dev, REG_SW_OPERATION, SW_START, true);
1386
1387 ksz_init_mib_timer(dev);
1388
1389 ds->configure_vlan_while_not_filtering = false;
1390
1391 return 0;
1392 }
1393
1394 static const struct dsa_switch_ops ksz9477_switch_ops = {
1395 .get_tag_protocol = ksz9477_get_tag_protocol,
1396 .setup = ksz9477_setup,
1397 .phy_read = ksz9477_phy_read16,
1398 .phy_write = ksz9477_phy_write16,
1399 .phylink_mac_link_down = ksz_mac_link_down,
1400 .port_enable = ksz_enable_port,
1401 .get_strings = ksz9477_get_strings,
1402 .get_ethtool_stats = ksz_get_ethtool_stats,
1403 .get_sset_count = ksz_sset_count,
1404 .port_bridge_join = ksz_port_bridge_join,
1405 .port_bridge_leave = ksz_port_bridge_leave,
1406 .port_stp_state_set = ksz9477_port_stp_state_set,
1407 .port_fast_age = ksz_port_fast_age,
1408 .port_vlan_filtering = ksz9477_port_vlan_filtering,
1409 .port_vlan_add = ksz9477_port_vlan_add,
1410 .port_vlan_del = ksz9477_port_vlan_del,
1411 .port_fdb_dump = ksz9477_port_fdb_dump,
1412 .port_fdb_add = ksz9477_port_fdb_add,
1413 .port_fdb_del = ksz9477_port_fdb_del,
1414 .port_mdb_add = ksz9477_port_mdb_add,
1415 .port_mdb_del = ksz9477_port_mdb_del,
1416 .port_mirror_add = ksz9477_port_mirror_add,
1417 .port_mirror_del = ksz9477_port_mirror_del,
1418 };
1419
ksz9477_get_port_addr(int port,int offset)1420 static u32 ksz9477_get_port_addr(int port, int offset)
1421 {
1422 return PORT_CTRL_ADDR(port, offset);
1423 }
1424
ksz9477_switch_detect(struct ksz_device * dev)1425 static int ksz9477_switch_detect(struct ksz_device *dev)
1426 {
1427 u8 data8;
1428 u8 id_hi;
1429 u8 id_lo;
1430 u32 id32;
1431 int ret;
1432
1433 /* turn off SPI DO Edge select */
1434 ret = ksz_read8(dev, REG_SW_GLOBAL_SERIAL_CTRL_0, &data8);
1435 if (ret)
1436 return ret;
1437
1438 data8 &= ~SPI_AUTO_EDGE_DETECTION;
1439 ret = ksz_write8(dev, REG_SW_GLOBAL_SERIAL_CTRL_0, data8);
1440 if (ret)
1441 return ret;
1442
1443 /* read chip id */
1444 ret = ksz_read32(dev, REG_CHIP_ID0__1, &id32);
1445 if (ret)
1446 return ret;
1447 ret = ksz_read8(dev, REG_GLOBAL_OPTIONS, &data8);
1448 if (ret)
1449 return ret;
1450
1451 /* Number of ports can be reduced depending on chip. */
1452 dev->phy_port_cnt = 5;
1453
1454 /* Default capability is gigabit capable. */
1455 dev->features = GBIT_SUPPORT;
1456
1457 dev_dbg(dev->dev, "Switch detect: ID=%08x%02x\n", id32, data8);
1458 id_hi = (u8)(id32 >> 16);
1459 id_lo = (u8)(id32 >> 8);
1460 if ((id_lo & 0xf) == 3) {
1461 /* Chip is from KSZ9893 design. */
1462 dev_info(dev->dev, "Found KSZ9893\n");
1463 dev->features |= IS_9893;
1464
1465 /* Chip does not support gigabit. */
1466 if (data8 & SW_QW_ABLE)
1467 dev->features &= ~GBIT_SUPPORT;
1468 dev->phy_port_cnt = 2;
1469 } else {
1470 dev_info(dev->dev, "Found KSZ9477 or compatible\n");
1471 /* Chip uses new XMII register definitions. */
1472 dev->features |= NEW_XMII;
1473
1474 /* Chip does not support gigabit. */
1475 if (!(data8 & SW_GIGABIT_ABLE))
1476 dev->features &= ~GBIT_SUPPORT;
1477 }
1478
1479 /* Change chip id to known ones so it can be matched against them. */
1480 id32 = (id_hi << 16) | (id_lo << 8);
1481
1482 dev->chip_id = id32;
1483
1484 return 0;
1485 }
1486
1487 struct ksz_chip_data {
1488 u32 chip_id;
1489 const char *dev_name;
1490 int num_vlans;
1491 int num_alus;
1492 int num_statics;
1493 int cpu_ports;
1494 int port_cnt;
1495 bool phy_errata_9477;
1496 };
1497
1498 static const struct ksz_chip_data ksz9477_switch_chips[] = {
1499 {
1500 .chip_id = 0x00947700,
1501 .dev_name = "KSZ9477",
1502 .num_vlans = 4096,
1503 .num_alus = 4096,
1504 .num_statics = 16,
1505 .cpu_ports = 0x7F, /* can be configured as cpu port */
1506 .port_cnt = 7, /* total physical port count */
1507 .phy_errata_9477 = true,
1508 },
1509 {
1510 .chip_id = 0x00989700,
1511 .dev_name = "KSZ9897",
1512 .num_vlans = 4096,
1513 .num_alus = 4096,
1514 .num_statics = 16,
1515 .cpu_ports = 0x7F, /* can be configured as cpu port */
1516 .port_cnt = 7, /* total physical port count */
1517 .phy_errata_9477 = true,
1518 },
1519 {
1520 .chip_id = 0x00989300,
1521 .dev_name = "KSZ9893",
1522 .num_vlans = 4096,
1523 .num_alus = 4096,
1524 .num_statics = 16,
1525 .cpu_ports = 0x07, /* can be configured as cpu port */
1526 .port_cnt = 3, /* total port count */
1527 },
1528 {
1529 .chip_id = 0x00956700,
1530 .dev_name = "KSZ9567",
1531 .num_vlans = 4096,
1532 .num_alus = 4096,
1533 .num_statics = 16,
1534 .cpu_ports = 0x7F, /* can be configured as cpu port */
1535 .port_cnt = 7, /* total physical port count */
1536 .phy_errata_9477 = true,
1537 },
1538 };
1539
ksz9477_switch_init(struct ksz_device * dev)1540 static int ksz9477_switch_init(struct ksz_device *dev)
1541 {
1542 int i;
1543
1544 dev->ds->ops = &ksz9477_switch_ops;
1545
1546 for (i = 0; i < ARRAY_SIZE(ksz9477_switch_chips); i++) {
1547 const struct ksz_chip_data *chip = &ksz9477_switch_chips[i];
1548
1549 if (dev->chip_id == chip->chip_id) {
1550 dev->name = chip->dev_name;
1551 dev->num_vlans = chip->num_vlans;
1552 dev->num_alus = chip->num_alus;
1553 dev->num_statics = chip->num_statics;
1554 dev->port_cnt = chip->port_cnt;
1555 dev->cpu_ports = chip->cpu_ports;
1556 dev->phy_errata_9477 = chip->phy_errata_9477;
1557
1558 break;
1559 }
1560 }
1561
1562 /* no switch found */
1563 if (!dev->port_cnt)
1564 return -ENODEV;
1565
1566 dev->port_mask = (1 << dev->port_cnt) - 1;
1567
1568 dev->reg_mib_cnt = SWITCH_COUNTER_NUM;
1569 dev->mib_cnt = TOTAL_SWITCH_COUNTER_NUM;
1570
1571 dev->ports = devm_kzalloc(dev->dev,
1572 dev->port_cnt * sizeof(struct ksz_port),
1573 GFP_KERNEL);
1574 if (!dev->ports)
1575 return -ENOMEM;
1576 for (i = 0; i < dev->port_cnt; i++) {
1577 mutex_init(&dev->ports[i].mib.cnt_mutex);
1578 dev->ports[i].mib.counters =
1579 devm_kzalloc(dev->dev,
1580 sizeof(u64) *
1581 (TOTAL_SWITCH_COUNTER_NUM + 1),
1582 GFP_KERNEL);
1583 if (!dev->ports[i].mib.counters)
1584 return -ENOMEM;
1585 }
1586
1587 /* set the real number of ports */
1588 dev->ds->num_ports = dev->port_cnt;
1589
1590 return 0;
1591 }
1592
ksz9477_switch_exit(struct ksz_device * dev)1593 static void ksz9477_switch_exit(struct ksz_device *dev)
1594 {
1595 ksz9477_reset_switch(dev);
1596 }
1597
1598 static const struct ksz_dev_ops ksz9477_dev_ops = {
1599 .get_port_addr = ksz9477_get_port_addr,
1600 .cfg_port_member = ksz9477_cfg_port_member,
1601 .flush_dyn_mac_table = ksz9477_flush_dyn_mac_table,
1602 .port_setup = ksz9477_port_setup,
1603 .r_mib_cnt = ksz9477_r_mib_cnt,
1604 .r_mib_pkt = ksz9477_r_mib_pkt,
1605 .freeze_mib = ksz9477_freeze_mib,
1606 .port_init_cnt = ksz9477_port_init_cnt,
1607 .shutdown = ksz9477_reset_switch,
1608 .detect = ksz9477_switch_detect,
1609 .init = ksz9477_switch_init,
1610 .exit = ksz9477_switch_exit,
1611 };
1612
ksz9477_switch_register(struct ksz_device * dev)1613 int ksz9477_switch_register(struct ksz_device *dev)
1614 {
1615 int ret, i;
1616 struct phy_device *phydev;
1617
1618 ret = ksz_switch_register(dev, &ksz9477_dev_ops);
1619 if (ret)
1620 return ret;
1621
1622 for (i = 0; i < dev->phy_port_cnt; ++i) {
1623 if (!dsa_is_user_port(dev->ds, i))
1624 continue;
1625
1626 phydev = dsa_to_port(dev->ds, i)->slave->phydev;
1627
1628 /* The MAC actually cannot run in 1000 half-duplex mode. */
1629 phy_remove_link_mode(phydev,
1630 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
1631
1632 /* PHY does not support gigabit. */
1633 if (!(dev->features & GBIT_SUPPORT))
1634 phy_remove_link_mode(phydev,
1635 ETHTOOL_LINK_MODE_1000baseT_Full_BIT);
1636 }
1637 return ret;
1638 }
1639 EXPORT_SYMBOL(ksz9477_switch_register);
1640
1641 MODULE_AUTHOR("Woojung Huh <Woojung.Huh@microchip.com>");
1642 MODULE_DESCRIPTION("Microchip KSZ9477 Series Switch DSA Driver");
1643 MODULE_LICENSE("GPL");
1644