/arch/arm/boot/dts/ |
D | am43xx-clocks.dtsi | 3 * Device Tree Source for AM43xx clock data 9 #clock-cells = <0>; 10 compatible = "ti,mux-clock"; 17 #clock-cells = <0>; 18 compatible = "ti,mux-clock"; 25 #clock-cells = <0>; 26 compatible = "ti,mux-clock"; 33 #clock-cells = <0>; 34 compatible = "fixed-factor-clock"; 36 clock-mult = <1>; [all …]
|
D | omap24xx-clocks.dtsi | 3 * Device Tree Source for OMAP24xx clock data 9 #clock-cells = <0>; 10 compatible = "ti,composite-mux-clock"; 17 #clock-cells = <0>; 18 compatible = "ti,composite-clock"; 23 #clock-cells = <0>; 24 compatible = "ti,composite-mux-clock"; 31 #clock-cells = <0>; 32 compatible = "ti,composite-clock"; 39 #clock-cells = <0>; [all …]
|
D | am33xx-clocks.dtsi | 3 * Device Tree Source for AM33xx clock data 9 #clock-cells = <0>; 10 compatible = "ti,mux-clock"; 17 #clock-cells = <0>; 18 compatible = "fixed-factor-clock"; 20 clock-mult = <1>; 21 clock-div = <1>; 25 #clock-cells = <0>; 26 compatible = "fixed-factor-clock"; 28 clock-mult = <1>; [all …]
|
D | omap3xxx-clocks.dtsi | 3 * Device Tree Source for OMAP3 clock data 9 #clock-cells = <0>; 10 compatible = "fixed-clock"; 11 clock-frequency = <16800000>; 15 #clock-cells = <0>; 16 compatible = "ti,mux-clock"; 22 #clock-cells = <0>; 23 compatible = "ti,divider-clock"; 32 #clock-cells = <0>; 33 compatible = "ti,gate-clock"; [all …]
|
D | keystone-clocks.dtsi | 3 * Device Tree Source for Keystone 2 clock tree 14 #clock-cells = <0>; 15 compatible = "ti,keystone,pll-mux-clock"; 20 clock-output-names = "mainmuxclk"; 24 #clock-cells = <0>; 25 compatible = "fixed-factor-clock"; 27 clock-div = <1>; 28 clock-mult = <1>; 29 clock-output-names = "chipclk1"; 33 #clock-cells = <0>; [all …]
|
D | omap54xx-clocks.dtsi | 3 * Device Tree Source for OMAP5 clock data 9 #clock-cells = <0>; 10 compatible = "fixed-clock"; 11 clock-frequency = <12000000>; 15 #clock-cells = <0>; 16 compatible = "ti,gate-clock"; 23 #clock-cells = <0>; 24 compatible = "fixed-clock"; 25 clock-frequency = <32768>; 29 #clock-cells = <0>; [all …]
|
D | dm814x-clocks.dtsi | 10 #clock-cells = <1>; 11 compatible = "ti,dm814-adpll-s-clock"; 14 clock-names = "clkinp", "clkinpulow", "clkinphif"; 15 clock-output-names = "481c5040.adpll.dcoclkldo", 22 #clock-cells = <1>; 23 compatible = "ti,dm814-adpll-lj-clock"; 26 clock-names = "clkinp", "clkinpulow"; 27 clock-output-names = "481c5080.adpll.dcoclkldo", 33 #clock-cells = <1>; 34 compatible = "ti,dm814-adpll-lj-clock"; [all …]
|
D | omap36xx-omap3430es2plus-clocks.dtsi | 3 * Device Tree Source for OMAP34xx/OMAP36xx clock data 9 #clock-cells = <0>; 10 compatible = "ti,composite-no-wait-gate-clock"; 17 #clock-cells = <0>; 18 compatible = "ti,composite-divider-clock"; 26 #clock-cells = <0>; 27 compatible = "ti,composite-clock"; 32 #clock-cells = <0>; 33 compatible = "fixed-factor-clock"; 35 clock-mult = <1>; [all …]
|
D | dra7xx-clocks.dtsi | 3 * Device Tree Source for DRA7xx clock data 9 #clock-cells = <0>; 10 compatible = "ti,dra7-atl-clock"; 15 #clock-cells = <0>; 16 compatible = "ti,dra7-atl-clock"; 21 #clock-cells = <0>; 22 compatible = "ti,dra7-atl-clock"; 27 #clock-cells = <0>; 28 compatible = "ti,dra7-atl-clock"; 33 #clock-cells = <0>; [all …]
|
D | omap44xx-clocks.dtsi | 3 * Device Tree Source for OMAP4 clock data 9 #clock-cells = <0>; 10 compatible = "fixed-clock"; 11 clock-frequency = <59000000>; 15 #clock-cells = <0>; 16 compatible = "fixed-clock"; 17 clock-frequency = <12000000>; 21 #clock-cells = <0>; 22 compatible = "ti,gate-clock"; 29 #clock-cells = <0>; [all …]
|
D | dm816x-clocks.dtsi | 5 #clock-cells = <1>; 6 compatible = "ti,dm816-fapll-clock"; 9 clock-indices = <1>, <2>, <3>, <4>, <5>, 11 clock-output-names = "main_pll_clk1", 21 #clock-cells = <1>; 22 compatible = "ti,dm816-fapll-clock"; 25 clock-indices = <1>, <2>, <3>, <4>; 26 clock-output-names = "ddr_pll_clk1", 33 #clock-cells = <1>; 34 compatible = "ti,dm816-fapll-clock"; [all …]
|
D | ste-nomadik-stn8815.dtsi | 41 clock-names = "timclk", "apb_pclk"; 50 clock-names = "timclk", "apb_pclk"; 199 #clock-cells = <0>; 200 compatible = "fixed-clock"; 201 clock-frequency = <19200000>; 205 * The 2.4 MHz TIMCLK reference clock is active at 207 * divided by 8. This clock is used by the timers and 211 #clock-cells = <0>; 212 compatible = "fixed-factor-clock"; 213 clock-div = <8>; [all …]
|
D | keystone-k2hk-clocks.dtsi | 3 * Keystone 2 Kepler/Hawking SoC clock nodes 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 27 #clock-cells = <0>; 28 compatible = "ti,keystone,pll-clock"; 30 clock-output-names = "papllclk"; 36 #clock-cells = <0>; [all …]
|
D | omap36xx-am35xx-omap3430es2plus-clocks.dtsi | 3 * Device Tree Source for OMAP36xx/AM35xx/OMAP34xx clock data 9 #clock-cells = <0>; 10 compatible = "fixed-factor-clock"; 12 clock-mult = <1>; 13 clock-div = <3>; 17 #clock-cells = <0>; 18 compatible = "fixed-factor-clock"; 20 clock-mult = <1>; 21 clock-div = <5>; 26 #clock-cells = <0>; [all …]
|
D | keystone-k2l-clocks.dtsi | 3 * Keystone 2 lamarr SoC clock nodes 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 27 #clock-cells = <0>; 28 compatible = "ti,keystone,pll-clock"; 30 clock-output-names = "papllclk"; 36 #clock-cells = <0>; [all …]
|
D | exynos5410.dtsi | 14 #include <dt-bindings/clock/exynos5410.h> 15 #include <dt-bindings/clock/exynos-audss-clk.h> 37 clock-frequency = <1600000000>; 44 clock-frequency = <1600000000>; 51 clock-frequency = <1600000000>; 58 clock-frequency = <1600000000>; 71 clock-names = "clkout16"; 73 #clock-cells = <1>; 76 clock: clock-controller@10010000 { label 77 compatible = "samsung,exynos5410-clock"; [all …]
|
D | exynos5420.dtsi | 14 #include <dt-bindings/clock/exynos5420.h> 15 #include <dt-bindings/clock/exynos-audss-clk.h> 52 clock-latency-ns = <140000>; 57 clock-latency-ns = <140000>; 62 clock-latency-ns = <140000>; 67 clock-latency-ns = <140000>; 72 clock-latency-ns = <140000>; 77 clock-latency-ns = <140000>; 82 clock-latency-ns = <140000>; 87 clock-latency-ns = <140000>; [all …]
|
D | omap34xx-omap36xx-clocks.dtsi | 3 * Device Tree Source for OMAP34XX/OMAP36XX clock data 9 #clock-cells = <0>; 10 compatible = "fixed-factor-clock"; 12 clock-mult = <1>; 13 clock-div = <1>; 17 #clock-cells = <0>; 18 compatible = "ti,omap3-interface-clock"; 25 #clock-cells = <0>; 26 compatible = "ti,omap3-interface-clock"; 33 #clock-cells = <0>; [all …]
|
D | omap2430-clocks.dtsi | 3 * Device Tree Source for OMAP2430 clock data 10 #clock-cells = <0>; 11 compatible = "ti,composite-mux-clock"; 17 #clock-cells = <0>; 18 compatible = "ti,composite-clock"; 23 #clock-cells = <0>; 24 compatible = "ti,composite-mux-clock"; 31 #clock-cells = <0>; 32 compatible = "ti,composite-clock"; 37 #clock-cells = <0>; [all …]
|
D | omap3430es1-clocks.dtsi | 3 * Device Tree Source for OMAP3430 ES1 clock data 9 #clock-cells = <0>; 10 compatible = "ti,wait-gate-clock"; 17 #clock-cells = <0>; 18 compatible = "ti,divider-clock"; 26 #clock-cells = <0>; 27 compatible = "fixed-factor-clock"; 29 clock-mult = <1>; 30 clock-div = <1>; 34 #clock-cells = <0>; [all …]
|
D | omap2420-clocks.dtsi | 3 * Device Tree Source for OMAP2420 clock data 10 #clock-cells = <0>; 11 compatible = "ti,composite-no-wait-gate-clock"; 18 #clock-cells = <0>; 19 compatible = "ti,composite-mux-clock"; 26 #clock-cells = <0>; 27 compatible = "ti,composite-clock"; 32 #clock-cells = <0>; 33 compatible = "ti,divider-clock"; 42 #clock-cells = <0>; [all …]
|
/arch/arm64/boot/dts/amd/ |
D | amd-seattle-clks.dtsi | 9 compatible = "fixed-clock"; 10 #clock-cells = <0>; 11 clock-frequency = <100000000>; 12 clock-output-names = "adl3clk_100mhz"; 16 compatible = "fixed-clock"; 17 #clock-cells = <0>; 18 clock-frequency = <375000000>; 19 clock-output-names = "ccpclk_375mhz"; 23 compatible = "fixed-clock"; 24 #clock-cells = <0>; [all …]
|
/arch/arm64/boot/dts/arm/ |
D | juno-clocks.dtsi | 12 compatible = "fixed-clock"; 13 #clock-cells = <0>; 14 clock-frequency = <7372800>; 15 clock-output-names = "juno:uartclk"; 19 compatible = "fixed-clock"; 20 #clock-cells = <0>; 21 clock-frequency = <48000000>; 22 clock-output-names = "clk48mhz"; 26 compatible = "fixed-clock"; 27 #clock-cells = <0>; [all …]
|
/arch/sh/kernel/cpu/sh4a/ |
D | Makefile | 25 clock-$(CONFIG_CPU_SUBTYPE_SH7757) := clock-sh7757.o 26 clock-$(CONFIG_CPU_SUBTYPE_SH7763) := clock-sh7763.o 27 clock-$(CONFIG_CPU_SUBTYPE_SH7770) := clock-sh7770.o 28 clock-$(CONFIG_CPU_SUBTYPE_SH7780) := clock-sh7780.o 29 clock-$(CONFIG_CPU_SUBTYPE_SH7785) := clock-sh7785.o 30 clock-$(CONFIG_CPU_SUBTYPE_SH7786) := clock-sh7786.o 31 clock-$(CONFIG_CPU_SUBTYPE_SH7343) := clock-sh7343.o 32 clock-$(CONFIG_CPU_SUBTYPE_SH7722) := clock-sh7722.o 33 clock-$(CONFIG_CPU_SUBTYPE_SH7723) := clock-sh7723.o 34 clock-$(CONFIG_CPU_SUBTYPE_SH7724) := clock-sh7724.o [all …]
|
/arch/arm64/boot/dts/freescale/ |
D | imx8-ss-dma.dtsi | 7 #include <dt-bindings/clock/imx8-lpcg.h> 16 dma_ipg_clk: clock-dma-ipg { 17 compatible = "fixed-clock"; 18 #clock-cells = <0>; 19 clock-frequency = <120000000>; 20 clock-output-names = "dma_ipg_clk"; 28 clock-names = "ipg", "baud"; 30 assigned-clock-rates = <80000000>; 40 clock-names = "ipg", "baud"; 42 assigned-clock-rates = <80000000>; [all …]
|