1 /*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23 #include <linux/firmware.h>
24 #include <linux/pci.h>
25 #include "amdgpu.h"
26 #include "amdgpu_atomfirmware.h"
27 #include "gmc_v10_0.h"
28 #include "umc_v8_7.h"
29
30 #include "athub/athub_2_0_0_sh_mask.h"
31 #include "athub/athub_2_0_0_offset.h"
32 #include "dcn/dcn_2_0_0_offset.h"
33 #include "dcn/dcn_2_0_0_sh_mask.h"
34 #include "oss/osssys_5_0_0_offset.h"
35 #include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
36 #include "navi10_enum.h"
37
38 #include "soc15.h"
39 #include "soc15d.h"
40 #include "soc15_common.h"
41
42 #include "nbio_v2_3.h"
43
44 #include "gfxhub_v2_0.h"
45 #include "gfxhub_v2_1.h"
46 #include "mmhub_v2_0.h"
47 #include "mmhub_v2_3.h"
48 #include "athub_v2_0.h"
49 #include "athub_v2_1.h"
50
51 #if 0
52 static const struct soc15_reg_golden golden_settings_navi10_hdp[] =
53 {
54 /* TODO add golden setting for hdp */
55 };
56 #endif
57
gmc_v10_0_ecc_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)58 static int gmc_v10_0_ecc_interrupt_state(struct amdgpu_device *adev,
59 struct amdgpu_irq_src *src,
60 unsigned type,
61 enum amdgpu_interrupt_state state)
62 {
63 return 0;
64 }
65
66 static int
gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)67 gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
68 struct amdgpu_irq_src *src, unsigned type,
69 enum amdgpu_interrupt_state state)
70 {
71 switch (state) {
72 case AMDGPU_IRQ_STATE_DISABLE:
73 /* MM HUB */
74 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, false);
75 /* GFX HUB */
76 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, false);
77 break;
78 case AMDGPU_IRQ_STATE_ENABLE:
79 /* MM HUB */
80 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, true);
81 /* GFX HUB */
82 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, true);
83 break;
84 default:
85 break;
86 }
87
88 return 0;
89 }
90
gmc_v10_0_process_interrupt(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)91 static int gmc_v10_0_process_interrupt(struct amdgpu_device *adev,
92 struct amdgpu_irq_src *source,
93 struct amdgpu_iv_entry *entry)
94 {
95 bool retry_fault = !!(entry->src_data[1] & 0x80);
96 bool write_fault = !!(entry->src_data[1] & 0x20);
97 struct amdgpu_vmhub *hub = &adev->vmhub[entry->vmid_src];
98 struct amdgpu_task_info task_info;
99 uint32_t status = 0;
100 u64 addr;
101
102 addr = (u64)entry->src_data[0] << 12;
103 addr |= ((u64)entry->src_data[1] & 0xf) << 44;
104
105 if (retry_fault) {
106 /* Returning 1 here also prevents sending the IV to the KFD */
107
108 /* Process it onyl if it's the first fault for this address */
109 if (entry->ih != &adev->irq.ih_soft &&
110 amdgpu_gmc_filter_faults(adev, addr, entry->pasid,
111 entry->timestamp))
112 return 1;
113
114 /* Delegate it to a different ring if the hardware hasn't
115 * already done it.
116 */
117 if (entry->ih == &adev->irq.ih) {
118 amdgpu_irq_delegate(adev, entry, 8);
119 return 1;
120 }
121
122 /* Try to handle the recoverable page faults by filling page
123 * tables
124 */
125 if (amdgpu_vm_handle_fault(adev, entry->pasid, addr, write_fault))
126 return 1;
127 }
128
129 if (!amdgpu_sriov_vf(adev)) {
130 /*
131 * Issue a dummy read to wait for the status register to
132 * be updated to avoid reading an incorrect value due to
133 * the new fast GRBM interface.
134 */
135 if ((entry->vmid_src == AMDGPU_GFXHUB_0) &&
136 (adev->asic_type < CHIP_SIENNA_CICHLID))
137 RREG32(hub->vm_l2_pro_fault_status);
138
139 status = RREG32(hub->vm_l2_pro_fault_status);
140 WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
141 }
142
143 if (!printk_ratelimit())
144 return 0;
145
146 memset(&task_info, 0, sizeof(struct amdgpu_task_info));
147 amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
148
149 dev_err(adev->dev,
150 "[%s] page fault (src_id:%u ring:%u vmid:%u pasid:%u, "
151 "for process %s pid %d thread %s pid %d)\n",
152 entry->vmid_src ? "mmhub" : "gfxhub",
153 entry->src_id, entry->ring_id, entry->vmid,
154 entry->pasid, task_info.process_name, task_info.tgid,
155 task_info.task_name, task_info.pid);
156 dev_err(adev->dev, " in page starting at address 0x%016llx from client 0x%x (%s)\n",
157 addr, entry->client_id,
158 soc15_ih_clientid_name[entry->client_id]);
159
160 if (!amdgpu_sriov_vf(adev))
161 hub->vmhub_funcs->print_l2_protection_fault_status(adev,
162 status);
163
164 return 0;
165 }
166
167 static const struct amdgpu_irq_src_funcs gmc_v10_0_irq_funcs = {
168 .set = gmc_v10_0_vm_fault_interrupt_state,
169 .process = gmc_v10_0_process_interrupt,
170 };
171
172 static const struct amdgpu_irq_src_funcs gmc_v10_0_ecc_funcs = {
173 .set = gmc_v10_0_ecc_interrupt_state,
174 .process = amdgpu_umc_process_ecc_irq,
175 };
176
gmc_v10_0_set_irq_funcs(struct amdgpu_device * adev)177 static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev)
178 {
179 adev->gmc.vm_fault.num_types = 1;
180 adev->gmc.vm_fault.funcs = &gmc_v10_0_irq_funcs;
181
182 if (!amdgpu_sriov_vf(adev)) {
183 adev->gmc.ecc_irq.num_types = 1;
184 adev->gmc.ecc_irq.funcs = &gmc_v10_0_ecc_funcs;
185 }
186 }
187
188 /**
189 * gmc_v10_0_use_invalidate_semaphore - judge whether to use semaphore
190 *
191 * @adev: amdgpu_device pointer
192 * @vmhub: vmhub type
193 *
194 */
gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device * adev,uint32_t vmhub)195 static bool gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device *adev,
196 uint32_t vmhub)
197 {
198 return ((vmhub == AMDGPU_MMHUB_0 ||
199 vmhub == AMDGPU_MMHUB_1) &&
200 (!amdgpu_sriov_vf(adev)));
201 }
202
gmc_v10_0_get_atc_vmid_pasid_mapping_info(struct amdgpu_device * adev,uint8_t vmid,uint16_t * p_pasid)203 static bool gmc_v10_0_get_atc_vmid_pasid_mapping_info(
204 struct amdgpu_device *adev,
205 uint8_t vmid, uint16_t *p_pasid)
206 {
207 uint32_t value;
208
209 value = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING)
210 + vmid);
211 *p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
212
213 return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
214 }
215
216 /*
217 * GART
218 * VMID 0 is the physical GPU addresses as used by the kernel.
219 * VMIDs 1-15 are used for userspace clients and are handled
220 * by the amdgpu vm/hsa code.
221 */
222
gmc_v10_0_flush_vm_hub(struct amdgpu_device * adev,uint32_t vmid,unsigned int vmhub,uint32_t flush_type)223 static void gmc_v10_0_flush_vm_hub(struct amdgpu_device *adev, uint32_t vmid,
224 unsigned int vmhub, uint32_t flush_type)
225 {
226 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(adev, vmhub);
227 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
228 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
229 u32 tmp;
230 /* Use register 17 for GART */
231 const unsigned eng = 17;
232 unsigned int i;
233 unsigned char hub_ip = 0;
234
235 hub_ip = (vmhub == AMDGPU_GFXHUB_0) ?
236 GC_HWIP : MMHUB_HWIP;
237
238 spin_lock(&adev->gmc.invalidate_lock);
239 /*
240 * It may lose gpuvm invalidate acknowldege state across power-gating
241 * off cycle, add semaphore acquire before invalidation and semaphore
242 * release after invalidation to avoid entering power gated state
243 * to WA the Issue
244 */
245
246 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
247 if (use_semaphore) {
248 for (i = 0; i < adev->usec_timeout; i++) {
249 /* a read return value of 1 means semaphore acuqire */
250 tmp = RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_sem +
251 hub->eng_distance * eng, hub_ip);
252
253 if (tmp & 0x1)
254 break;
255 udelay(1);
256 }
257
258 if (i >= adev->usec_timeout)
259 DRM_ERROR("Timeout waiting for sem acquire in VM flush!\n");
260 }
261
262 WREG32_RLC_NO_KIQ(hub->vm_inv_eng0_req +
263 hub->eng_distance * eng,
264 inv_req, hub_ip);
265
266 /*
267 * Issue a dummy read to wait for the ACK register to be cleared
268 * to avoid a false ACK due to the new fast GRBM interface.
269 */
270 if ((vmhub == AMDGPU_GFXHUB_0) &&
271 (adev->asic_type < CHIP_SIENNA_CICHLID))
272 RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_req +
273 hub->eng_distance * eng, hub_ip);
274
275 /* Wait for ACK with a delay.*/
276 for (i = 0; i < adev->usec_timeout; i++) {
277 tmp = RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_ack +
278 hub->eng_distance * eng, hub_ip);
279
280 tmp &= 1 << vmid;
281 if (tmp)
282 break;
283
284 udelay(1);
285 }
286
287 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
288 if (use_semaphore)
289 /*
290 * add semaphore release after invalidation,
291 * write with 0 means semaphore release
292 */
293 WREG32_RLC_NO_KIQ(hub->vm_inv_eng0_sem +
294 hub->eng_distance * eng, 0, hub_ip);
295
296 spin_unlock(&adev->gmc.invalidate_lock);
297
298 if (i < adev->usec_timeout)
299 return;
300
301 DRM_ERROR("Timeout waiting for VM flush hub: %d!\n", vmhub);
302 }
303
304 /**
305 * gmc_v10_0_flush_gpu_tlb - gart tlb flush callback
306 *
307 * @adev: amdgpu_device pointer
308 * @vmid: vm instance to flush
309 * @vmhub: vmhub type
310 * @flush_type: the flush type
311 *
312 * Flush the TLB for the requested page table.
313 */
gmc_v10_0_flush_gpu_tlb(struct amdgpu_device * adev,uint32_t vmid,uint32_t vmhub,uint32_t flush_type)314 static void gmc_v10_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
315 uint32_t vmhub, uint32_t flush_type)
316 {
317 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
318 struct dma_fence *fence;
319 struct amdgpu_job *job;
320
321 int r;
322
323 /* flush hdp cache */
324 adev->hdp.funcs->flush_hdp(adev, NULL);
325
326 /* For SRIOV run time, driver shouldn't access the register through MMIO
327 * Directly use kiq to do the vm invalidation instead
328 */
329 if (adev->gfx.kiq.ring.sched.ready &&
330 (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
331 down_read_trylock(&adev->reset_sem)) {
332 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
333 const unsigned eng = 17;
334 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
335 u32 req = hub->vm_inv_eng0_req + hub->eng_distance * eng;
336 u32 ack = hub->vm_inv_eng0_ack + hub->eng_distance * eng;
337
338 amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, inv_req,
339 1 << vmid);
340
341 up_read(&adev->reset_sem);
342 return;
343 }
344
345 mutex_lock(&adev->mman.gtt_window_lock);
346
347 if (vmhub == AMDGPU_MMHUB_0) {
348 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_MMHUB_0, 0);
349 mutex_unlock(&adev->mman.gtt_window_lock);
350 return;
351 }
352
353 BUG_ON(vmhub != AMDGPU_GFXHUB_0);
354
355 if (!adev->mman.buffer_funcs_enabled ||
356 !adev->ib_pool_ready ||
357 amdgpu_in_reset(adev) ||
358 ring->sched.ready == false) {
359 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_GFXHUB_0, 0);
360 mutex_unlock(&adev->mman.gtt_window_lock);
361 return;
362 }
363
364 /* The SDMA on Navi has a bug which can theoretically result in memory
365 * corruption if an invalidation happens at the same time as an VA
366 * translation. Avoid this by doing the invalidation from the SDMA
367 * itself.
368 */
369 r = amdgpu_job_alloc_with_ib(adev, 16 * 4, AMDGPU_IB_POOL_IMMEDIATE,
370 &job);
371 if (r)
372 goto error_alloc;
373
374 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
375 job->vm_needs_flush = true;
376 job->ibs->ptr[job->ibs->length_dw++] = ring->funcs->nop;
377 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
378 r = amdgpu_job_submit(job, &adev->mman.entity,
379 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
380 if (r)
381 goto error_submit;
382
383 mutex_unlock(&adev->mman.gtt_window_lock);
384
385 dma_fence_wait(fence, false);
386 dma_fence_put(fence);
387
388 return;
389
390 error_submit:
391 amdgpu_job_free(job);
392
393 error_alloc:
394 mutex_unlock(&adev->mman.gtt_window_lock);
395 DRM_ERROR("Error flushing GPU TLB using the SDMA (%d)!\n", r);
396 }
397
398 /**
399 * gmc_v10_0_flush_gpu_tlb_pasid - tlb flush via pasid
400 *
401 * @adev: amdgpu_device pointer
402 * @pasid: pasid to be flush
403 * @flush_type: the flush type
404 * @all_hub: Used with PACKET3_INVALIDATE_TLBS_ALL_HUB()
405 *
406 * Flush the TLB for the requested pasid.
407 */
gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device * adev,uint16_t pasid,uint32_t flush_type,bool all_hub)408 static int gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device *adev,
409 uint16_t pasid, uint32_t flush_type,
410 bool all_hub)
411 {
412 int vmid, i;
413 signed long r;
414 uint32_t seq;
415 uint16_t queried_pasid;
416 bool ret;
417 u32 usec_timeout = amdgpu_sriov_vf(adev) ? SRIOV_USEC_TIMEOUT : adev->usec_timeout;
418 struct amdgpu_ring *ring = &adev->gfx.kiq.ring;
419 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
420
421 if (amdgpu_emu_mode == 0 && ring->sched.ready) {
422 spin_lock(&adev->gfx.kiq.ring_lock);
423 /* 2 dwords flush + 8 dwords fence */
424 amdgpu_ring_alloc(ring, kiq->pmf->invalidate_tlbs_size + 8);
425 kiq->pmf->kiq_invalidate_tlbs(ring,
426 pasid, flush_type, all_hub);
427 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
428 if (r) {
429 amdgpu_ring_undo(ring);
430 spin_unlock(&adev->gfx.kiq.ring_lock);
431 return -ETIME;
432 }
433
434 amdgpu_ring_commit(ring);
435 spin_unlock(&adev->gfx.kiq.ring_lock);
436 r = amdgpu_fence_wait_polling(ring, seq, usec_timeout);
437 if (r < 1) {
438 dev_err(adev->dev, "wait for kiq fence error: %ld.\n", r);
439 return -ETIME;
440 }
441
442 return 0;
443 }
444
445 for (vmid = 1; vmid < AMDGPU_NUM_VMID; vmid++) {
446
447 ret = gmc_v10_0_get_atc_vmid_pasid_mapping_info(adev, vmid,
448 &queried_pasid);
449 if (ret && queried_pasid == pasid) {
450 if (all_hub) {
451 for (i = 0; i < adev->num_vmhubs; i++)
452 gmc_v10_0_flush_gpu_tlb(adev, vmid,
453 i, flush_type);
454 } else {
455 gmc_v10_0_flush_gpu_tlb(adev, vmid,
456 AMDGPU_GFXHUB_0, flush_type);
457 }
458 break;
459 }
460 }
461
462 return 0;
463 }
464
gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)465 static uint64_t gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
466 unsigned vmid, uint64_t pd_addr)
467 {
468 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(ring->adev, ring->funcs->vmhub);
469 struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
470 uint32_t req = hub->vmhub_funcs->get_invalidate_req(vmid, 0);
471 unsigned eng = ring->vm_inv_eng;
472
473 /*
474 * It may lose gpuvm invalidate acknowldege state across power-gating
475 * off cycle, add semaphore acquire before invalidation and semaphore
476 * release after invalidation to avoid entering power gated state
477 * to WA the Issue
478 */
479
480 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
481 if (use_semaphore)
482 /* a read return value of 1 means semaphore acuqire */
483 amdgpu_ring_emit_reg_wait(ring,
484 hub->vm_inv_eng0_sem +
485 hub->eng_distance * eng, 0x1, 0x1);
486
487 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 +
488 (hub->ctx_addr_distance * vmid),
489 lower_32_bits(pd_addr));
490
491 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 +
492 (hub->ctx_addr_distance * vmid),
493 upper_32_bits(pd_addr));
494
495 amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req +
496 hub->eng_distance * eng,
497 hub->vm_inv_eng0_ack +
498 hub->eng_distance * eng,
499 req, 1 << vmid);
500
501 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
502 if (use_semaphore)
503 /*
504 * add semaphore release after invalidation,
505 * write with 0 means semaphore release
506 */
507 amdgpu_ring_emit_wreg(ring, hub->vm_inv_eng0_sem +
508 hub->eng_distance * eng, 0);
509
510 return pd_addr;
511 }
512
gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring * ring,unsigned vmid,unsigned pasid)513 static void gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
514 unsigned pasid)
515 {
516 struct amdgpu_device *adev = ring->adev;
517 uint32_t reg;
518
519 if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
520 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
521 else
522 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
523
524 amdgpu_ring_emit_wreg(ring, reg, pasid);
525 }
526
527 /*
528 * PTE format on NAVI 10:
529 * 63:59 reserved
530 * 58 reserved and for sienna_cichlid is used for MALL noalloc
531 * 57 reserved
532 * 56 F
533 * 55 L
534 * 54 reserved
535 * 53:52 SW
536 * 51 T
537 * 50:48 mtype
538 * 47:12 4k physical page base address
539 * 11:7 fragment
540 * 6 write
541 * 5 read
542 * 4 exe
543 * 3 Z
544 * 2 snooped
545 * 1 system
546 * 0 valid
547 *
548 * PDE format on NAVI 10:
549 * 63:59 block fragment size
550 * 58:55 reserved
551 * 54 P
552 * 53:48 reserved
553 * 47:6 physical base address of PD or PTE
554 * 5:3 reserved
555 * 2 C
556 * 1 system
557 * 0 valid
558 */
559
gmc_v10_0_map_mtype(struct amdgpu_device * adev,uint32_t flags)560 static uint64_t gmc_v10_0_map_mtype(struct amdgpu_device *adev, uint32_t flags)
561 {
562 switch (flags) {
563 case AMDGPU_VM_MTYPE_DEFAULT:
564 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
565 case AMDGPU_VM_MTYPE_NC:
566 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
567 case AMDGPU_VM_MTYPE_WC:
568 return AMDGPU_PTE_MTYPE_NV10(MTYPE_WC);
569 case AMDGPU_VM_MTYPE_CC:
570 return AMDGPU_PTE_MTYPE_NV10(MTYPE_CC);
571 case AMDGPU_VM_MTYPE_UC:
572 return AMDGPU_PTE_MTYPE_NV10(MTYPE_UC);
573 default:
574 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
575 }
576 }
577
gmc_v10_0_get_vm_pde(struct amdgpu_device * adev,int level,uint64_t * addr,uint64_t * flags)578 static void gmc_v10_0_get_vm_pde(struct amdgpu_device *adev, int level,
579 uint64_t *addr, uint64_t *flags)
580 {
581 if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
582 *addr = amdgpu_gmc_vram_mc2pa(adev, *addr);
583 BUG_ON(*addr & 0xFFFF00000000003FULL);
584
585 if (!adev->gmc.translate_further)
586 return;
587
588 if (level == AMDGPU_VM_PDB1) {
589 /* Set the block fragment size */
590 if (!(*flags & AMDGPU_PDE_PTE))
591 *flags |= AMDGPU_PDE_BFS(0x9);
592
593 } else if (level == AMDGPU_VM_PDB0) {
594 if (*flags & AMDGPU_PDE_PTE)
595 *flags &= ~AMDGPU_PDE_PTE;
596 else
597 *flags |= AMDGPU_PTE_TF;
598 }
599 }
600
gmc_v10_0_get_vm_pte(struct amdgpu_device * adev,struct amdgpu_bo_va_mapping * mapping,uint64_t * flags)601 static void gmc_v10_0_get_vm_pte(struct amdgpu_device *adev,
602 struct amdgpu_bo_va_mapping *mapping,
603 uint64_t *flags)
604 {
605 *flags &= ~AMDGPU_PTE_EXECUTABLE;
606 *flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
607
608 *flags &= ~AMDGPU_PTE_MTYPE_NV10_MASK;
609 *flags |= (mapping->flags & AMDGPU_PTE_MTYPE_NV10_MASK);
610
611 if (mapping->flags & AMDGPU_PTE_PRT) {
612 *flags |= AMDGPU_PTE_PRT;
613 *flags |= AMDGPU_PTE_SNOOPED;
614 *flags |= AMDGPU_PTE_LOG;
615 *flags |= AMDGPU_PTE_SYSTEM;
616 *flags &= ~AMDGPU_PTE_VALID;
617 }
618 }
619
gmc_v10_0_get_vbios_fb_size(struct amdgpu_device * adev)620 static unsigned gmc_v10_0_get_vbios_fb_size(struct amdgpu_device *adev)
621 {
622 u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
623 unsigned size;
624
625 if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
626 size = AMDGPU_VBIOS_VGA_ALLOCATION;
627 } else {
628 u32 viewport;
629 u32 pitch;
630
631 viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
632 pitch = RREG32_SOC15(DCE, 0, mmHUBPREQ0_DCSURF_SURFACE_PITCH);
633 size = (REG_GET_FIELD(viewport,
634 HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
635 REG_GET_FIELD(pitch, HUBPREQ0_DCSURF_SURFACE_PITCH, PITCH) *
636 4);
637 }
638
639 return size;
640 }
641
642 static const struct amdgpu_gmc_funcs gmc_v10_0_gmc_funcs = {
643 .flush_gpu_tlb = gmc_v10_0_flush_gpu_tlb,
644 .flush_gpu_tlb_pasid = gmc_v10_0_flush_gpu_tlb_pasid,
645 .emit_flush_gpu_tlb = gmc_v10_0_emit_flush_gpu_tlb,
646 .emit_pasid_mapping = gmc_v10_0_emit_pasid_mapping,
647 .map_mtype = gmc_v10_0_map_mtype,
648 .get_vm_pde = gmc_v10_0_get_vm_pde,
649 .get_vm_pte = gmc_v10_0_get_vm_pte,
650 .get_vbios_fb_size = gmc_v10_0_get_vbios_fb_size,
651 };
652
gmc_v10_0_set_gmc_funcs(struct amdgpu_device * adev)653 static void gmc_v10_0_set_gmc_funcs(struct amdgpu_device *adev)
654 {
655 if (adev->gmc.gmc_funcs == NULL)
656 adev->gmc.gmc_funcs = &gmc_v10_0_gmc_funcs;
657 }
658
gmc_v10_0_set_umc_funcs(struct amdgpu_device * adev)659 static void gmc_v10_0_set_umc_funcs(struct amdgpu_device *adev)
660 {
661 switch (adev->asic_type) {
662 case CHIP_SIENNA_CICHLID:
663 adev->umc.max_ras_err_cnt_per_query = UMC_V8_7_TOTAL_CHANNEL_NUM;
664 adev->umc.channel_inst_num = UMC_V8_7_CHANNEL_INSTANCE_NUM;
665 adev->umc.umc_inst_num = UMC_V8_7_UMC_INSTANCE_NUM;
666 adev->umc.channel_offs = UMC_V8_7_PER_CHANNEL_OFFSET_SIENNA;
667 adev->umc.channel_idx_tbl = &umc_v8_7_channel_idx_tbl[0][0];
668 adev->umc.ras_funcs = &umc_v8_7_ras_funcs;
669 break;
670 default:
671 break;
672 }
673 }
674
675
gmc_v10_0_set_mmhub_funcs(struct amdgpu_device * adev)676 static void gmc_v10_0_set_mmhub_funcs(struct amdgpu_device *adev)
677 {
678 switch (adev->asic_type) {
679 case CHIP_VANGOGH:
680 case CHIP_YELLOW_CARP:
681 adev->mmhub.funcs = &mmhub_v2_3_funcs;
682 break;
683 default:
684 adev->mmhub.funcs = &mmhub_v2_0_funcs;
685 break;
686 }
687 }
688
gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device * adev)689 static void gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device *adev)
690 {
691 switch (adev->asic_type) {
692 case CHIP_SIENNA_CICHLID:
693 case CHIP_NAVY_FLOUNDER:
694 case CHIP_VANGOGH:
695 case CHIP_DIMGREY_CAVEFISH:
696 case CHIP_BEIGE_GOBY:
697 case CHIP_YELLOW_CARP:
698 adev->gfxhub.funcs = &gfxhub_v2_1_funcs;
699 break;
700 default:
701 adev->gfxhub.funcs = &gfxhub_v2_0_funcs;
702 break;
703 }
704 }
705
706
gmc_v10_0_early_init(void * handle)707 static int gmc_v10_0_early_init(void *handle)
708 {
709 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
710
711 gmc_v10_0_set_mmhub_funcs(adev);
712 gmc_v10_0_set_gfxhub_funcs(adev);
713 gmc_v10_0_set_gmc_funcs(adev);
714 gmc_v10_0_set_irq_funcs(adev);
715 gmc_v10_0_set_umc_funcs(adev);
716
717 adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
718 adev->gmc.shared_aperture_end =
719 adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
720 adev->gmc.private_aperture_start = 0x1000000000000000ULL;
721 adev->gmc.private_aperture_end =
722 adev->gmc.private_aperture_start + (4ULL << 30) - 1;
723
724 return 0;
725 }
726
gmc_v10_0_late_init(void * handle)727 static int gmc_v10_0_late_init(void *handle)
728 {
729 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
730 int r;
731
732 r = amdgpu_gmc_allocate_vm_inv_eng(adev);
733 if (r)
734 return r;
735
736 r = amdgpu_gmc_ras_late_init(adev);
737 if (r)
738 return r;
739
740 return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
741 }
742
gmc_v10_0_vram_gtt_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc)743 static void gmc_v10_0_vram_gtt_location(struct amdgpu_device *adev,
744 struct amdgpu_gmc *mc)
745 {
746 u64 base = 0;
747
748 base = adev->gfxhub.funcs->get_fb_location(adev);
749
750 /* add the xgmi offset of the physical node */
751 base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
752
753 amdgpu_gmc_vram_location(adev, &adev->gmc, base);
754 amdgpu_gmc_gart_location(adev, mc);
755 amdgpu_gmc_agp_location(adev, mc);
756
757 /* base offset of vram pages */
758 adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev);
759
760 /* add the xgmi offset of the physical node */
761 adev->vm_manager.vram_base_offset +=
762 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
763 }
764
765 /**
766 * gmc_v10_0_mc_init - initialize the memory controller driver params
767 *
768 * @adev: amdgpu_device pointer
769 *
770 * Look up the amount of vram, vram width, and decide how to place
771 * vram and gart within the GPU's physical address space.
772 * Returns 0 for success.
773 */
gmc_v10_0_mc_init(struct amdgpu_device * adev)774 static int gmc_v10_0_mc_init(struct amdgpu_device *adev)
775 {
776 int r;
777
778 /* size in MB on si */
779 adev->gmc.mc_vram_size =
780 adev->nbio.funcs->get_memsize(adev) * 1024ULL * 1024ULL;
781 adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
782
783 if (!(adev->flags & AMD_IS_APU)) {
784 r = amdgpu_device_resize_fb_bar(adev);
785 if (r)
786 return r;
787 }
788 adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
789 adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
790
791 #ifdef CONFIG_X86_64
792 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev)) {
793 adev->gmc.aper_base = adev->gfxhub.funcs->get_mc_fb_offset(adev);
794 adev->gmc.aper_size = adev->gmc.real_vram_size;
795 }
796 #endif
797
798 /* In case the PCI BAR is larger than the actual amount of vram */
799 adev->gmc.visible_vram_size = adev->gmc.aper_size;
800 if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
801 adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
802
803 /* set the gart size */
804 if (amdgpu_gart_size == -1) {
805 switch (adev->asic_type) {
806 case CHIP_NAVI10:
807 case CHIP_NAVI14:
808 case CHIP_NAVI12:
809 case CHIP_SIENNA_CICHLID:
810 case CHIP_NAVY_FLOUNDER:
811 case CHIP_VANGOGH:
812 case CHIP_DIMGREY_CAVEFISH:
813 case CHIP_BEIGE_GOBY:
814 case CHIP_YELLOW_CARP:
815 case CHIP_CYAN_SKILLFISH:
816 default:
817 adev->gmc.gart_size = 512ULL << 20;
818 break;
819 }
820 } else
821 adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
822
823 gmc_v10_0_vram_gtt_location(adev, &adev->gmc);
824
825 return 0;
826 }
827
gmc_v10_0_gart_init(struct amdgpu_device * adev)828 static int gmc_v10_0_gart_init(struct amdgpu_device *adev)
829 {
830 int r;
831
832 if (adev->gart.bo) {
833 WARN(1, "NAVI10 PCIE GART already initialized\n");
834 return 0;
835 }
836
837 /* Initialize common gart structure */
838 r = amdgpu_gart_init(adev);
839 if (r)
840 return r;
841
842 adev->gart.table_size = adev->gart.num_gpu_pages * 8;
843 adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_NV10(MTYPE_UC) |
844 AMDGPU_PTE_EXECUTABLE;
845
846 return amdgpu_gart_table_vram_alloc(adev);
847 }
848
gmc_v10_0_sw_init(void * handle)849 static int gmc_v10_0_sw_init(void *handle)
850 {
851 int r, vram_width = 0, vram_type = 0, vram_vendor = 0;
852 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
853
854 adev->gfxhub.funcs->init(adev);
855
856 adev->mmhub.funcs->init(adev);
857
858 spin_lock_init(&adev->gmc.invalidate_lock);
859
860 if ((adev->flags & AMD_IS_APU) && amdgpu_emu_mode == 1) {
861 adev->gmc.vram_type = AMDGPU_VRAM_TYPE_DDR4;
862 adev->gmc.vram_width = 64;
863 } else if (amdgpu_emu_mode == 1) {
864 adev->gmc.vram_type = AMDGPU_VRAM_TYPE_GDDR6;
865 adev->gmc.vram_width = 1 * 128; /* numchan * chansize */
866 } else {
867 r = amdgpu_atomfirmware_get_vram_info(adev,
868 &vram_width, &vram_type, &vram_vendor);
869 adev->gmc.vram_width = vram_width;
870
871 adev->gmc.vram_type = vram_type;
872 adev->gmc.vram_vendor = vram_vendor;
873 }
874
875 switch (adev->asic_type) {
876 case CHIP_NAVI10:
877 case CHIP_NAVI14:
878 case CHIP_NAVI12:
879 case CHIP_SIENNA_CICHLID:
880 case CHIP_NAVY_FLOUNDER:
881 case CHIP_VANGOGH:
882 case CHIP_DIMGREY_CAVEFISH:
883 case CHIP_BEIGE_GOBY:
884 case CHIP_YELLOW_CARP:
885 case CHIP_CYAN_SKILLFISH:
886 adev->num_vmhubs = 2;
887 /*
888 * To fulfill 4-level page support,
889 * vm size is 256TB (48bit), maximum size of Navi10/Navi14/Navi12,
890 * block size 512 (9bit)
891 */
892 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
893 break;
894 default:
895 break;
896 }
897
898 /* This interrupt is VMC page fault.*/
899 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC,
900 VMC_1_0__SRCID__VM_FAULT,
901 &adev->gmc.vm_fault);
902
903 if (r)
904 return r;
905
906 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2,
907 UTCL2_1_0__SRCID__FAULT,
908 &adev->gmc.vm_fault);
909 if (r)
910 return r;
911
912 if (!amdgpu_sriov_vf(adev)) {
913 /* interrupt sent to DF. */
914 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
915 &adev->gmc.ecc_irq);
916 if (r)
917 return r;
918 }
919
920 /*
921 * Set the internal MC address mask This is the max address of the GPU's
922 * internal address space.
923 */
924 adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
925
926 r = dma_set_mask_and_coherent(adev->dev, DMA_BIT_MASK(44));
927 if (r) {
928 printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
929 return r;
930 }
931
932 if (adev->gmc.xgmi.supported) {
933 r = adev->gfxhub.funcs->get_xgmi_info(adev);
934 if (r)
935 return r;
936 }
937
938 r = gmc_v10_0_mc_init(adev);
939 if (r)
940 return r;
941
942 amdgpu_gmc_get_vbios_allocations(adev);
943 amdgpu_gmc_get_reserved_allocation(adev);
944
945 /* Memory manager */
946 r = amdgpu_bo_init(adev);
947 if (r)
948 return r;
949
950 r = gmc_v10_0_gart_init(adev);
951 if (r)
952 return r;
953
954 /*
955 * number of VMs
956 * VMID 0 is reserved for System
957 * amdgpu graphics/compute will use VMIDs 1-7
958 * amdkfd will use VMIDs 8-15
959 */
960 adev->vm_manager.first_kfd_vmid = 8;
961
962 amdgpu_vm_manager_init(adev);
963
964 return 0;
965 }
966
967 /**
968 * gmc_v10_0_gart_fini - vm fini callback
969 *
970 * @adev: amdgpu_device pointer
971 *
972 * Tears down the driver GART/VM setup (CIK).
973 */
gmc_v10_0_gart_fini(struct amdgpu_device * adev)974 static void gmc_v10_0_gart_fini(struct amdgpu_device *adev)
975 {
976 amdgpu_gart_table_vram_free(adev);
977 }
978
gmc_v10_0_sw_fini(void * handle)979 static int gmc_v10_0_sw_fini(void *handle)
980 {
981 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
982
983 amdgpu_vm_manager_fini(adev);
984 gmc_v10_0_gart_fini(adev);
985 amdgpu_gem_force_release(adev);
986 amdgpu_bo_fini(adev);
987
988 return 0;
989 }
990
gmc_v10_0_init_golden_registers(struct amdgpu_device * adev)991 static void gmc_v10_0_init_golden_registers(struct amdgpu_device *adev)
992 {
993 switch (adev->asic_type) {
994 case CHIP_NAVI10:
995 case CHIP_NAVI14:
996 case CHIP_NAVI12:
997 case CHIP_SIENNA_CICHLID:
998 case CHIP_NAVY_FLOUNDER:
999 case CHIP_VANGOGH:
1000 case CHIP_DIMGREY_CAVEFISH:
1001 case CHIP_BEIGE_GOBY:
1002 case CHIP_YELLOW_CARP:
1003 case CHIP_CYAN_SKILLFISH:
1004 break;
1005 default:
1006 break;
1007 }
1008 }
1009
1010 /**
1011 * gmc_v10_0_gart_enable - gart enable
1012 *
1013 * @adev: amdgpu_device pointer
1014 */
gmc_v10_0_gart_enable(struct amdgpu_device * adev)1015 static int gmc_v10_0_gart_enable(struct amdgpu_device *adev)
1016 {
1017 int r;
1018 bool value;
1019
1020 if (adev->gart.bo == NULL) {
1021 dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
1022 return -EINVAL;
1023 }
1024
1025 if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev))
1026 goto skip_pin_bo;
1027
1028 r = amdgpu_gart_table_vram_pin(adev);
1029 if (r)
1030 return r;
1031
1032 skip_pin_bo:
1033 r = adev->gfxhub.funcs->gart_enable(adev);
1034 if (r)
1035 return r;
1036
1037 r = adev->mmhub.funcs->gart_enable(adev);
1038 if (r)
1039 return r;
1040
1041 adev->hdp.funcs->init_registers(adev);
1042
1043 /* Flush HDP after it is initialized */
1044 adev->hdp.funcs->flush_hdp(adev, NULL);
1045
1046 value = (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS) ?
1047 false : true;
1048
1049 adev->gfxhub.funcs->set_fault_enable_default(adev, value);
1050 adev->mmhub.funcs->set_fault_enable_default(adev, value);
1051 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_MMHUB_0, 0);
1052 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_GFXHUB_0, 0);
1053
1054 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1055 (unsigned)(adev->gmc.gart_size >> 20),
1056 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
1057
1058 adev->gart.ready = true;
1059
1060 return 0;
1061 }
1062
gmc_v10_0_hw_init(void * handle)1063 static int gmc_v10_0_hw_init(void *handle)
1064 {
1065 int r;
1066 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1067
1068 /* The sequence of these two function calls matters.*/
1069 gmc_v10_0_init_golden_registers(adev);
1070
1071 /*
1072 * harvestable groups in gc_utcl2 need to be programmed before any GFX block
1073 * register setup within GMC, or else system hang when harvesting SA.
1074 */
1075 if (adev->gfxhub.funcs && adev->gfxhub.funcs->utcl2_harvest)
1076 adev->gfxhub.funcs->utcl2_harvest(adev);
1077
1078 r = gmc_v10_0_gart_enable(adev);
1079 if (r)
1080 return r;
1081
1082 if (adev->umc.funcs && adev->umc.funcs->init_registers)
1083 adev->umc.funcs->init_registers(adev);
1084
1085 return 0;
1086 }
1087
1088 /**
1089 * gmc_v10_0_gart_disable - gart disable
1090 *
1091 * @adev: amdgpu_device pointer
1092 *
1093 * This disables all VM page table.
1094 */
gmc_v10_0_gart_disable(struct amdgpu_device * adev)1095 static void gmc_v10_0_gart_disable(struct amdgpu_device *adev)
1096 {
1097 adev->gfxhub.funcs->gart_disable(adev);
1098 adev->mmhub.funcs->gart_disable(adev);
1099 amdgpu_gart_table_vram_unpin(adev);
1100 }
1101
gmc_v10_0_hw_fini(void * handle)1102 static int gmc_v10_0_hw_fini(void *handle)
1103 {
1104 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1105
1106 gmc_v10_0_gart_disable(adev);
1107
1108 if (amdgpu_sriov_vf(adev)) {
1109 /* full access mode, so don't touch any GMC register */
1110 DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1111 return 0;
1112 }
1113
1114 amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1115 amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
1116
1117 return 0;
1118 }
1119
gmc_v10_0_suspend(void * handle)1120 static int gmc_v10_0_suspend(void *handle)
1121 {
1122 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1123
1124 gmc_v10_0_hw_fini(adev);
1125
1126 return 0;
1127 }
1128
gmc_v10_0_resume(void * handle)1129 static int gmc_v10_0_resume(void *handle)
1130 {
1131 int r;
1132 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1133
1134 r = gmc_v10_0_hw_init(adev);
1135 if (r)
1136 return r;
1137
1138 amdgpu_vmid_reset_all(adev);
1139
1140 return 0;
1141 }
1142
gmc_v10_0_is_idle(void * handle)1143 static bool gmc_v10_0_is_idle(void *handle)
1144 {
1145 /* MC is always ready in GMC v10.*/
1146 return true;
1147 }
1148
gmc_v10_0_wait_for_idle(void * handle)1149 static int gmc_v10_0_wait_for_idle(void *handle)
1150 {
1151 /* There is no need to wait for MC idle in GMC v10.*/
1152 return 0;
1153 }
1154
gmc_v10_0_soft_reset(void * handle)1155 static int gmc_v10_0_soft_reset(void *handle)
1156 {
1157 return 0;
1158 }
1159
gmc_v10_0_set_clockgating_state(void * handle,enum amd_clockgating_state state)1160 static int gmc_v10_0_set_clockgating_state(void *handle,
1161 enum amd_clockgating_state state)
1162 {
1163 int r;
1164 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1165
1166 r = adev->mmhub.funcs->set_clockgating(adev, state);
1167 if (r)
1168 return r;
1169
1170 if (adev->asic_type >= CHIP_SIENNA_CICHLID &&
1171 adev->asic_type <= CHIP_YELLOW_CARP)
1172 return athub_v2_1_set_clockgating(adev, state);
1173 else
1174 return athub_v2_0_set_clockgating(adev, state);
1175 }
1176
gmc_v10_0_get_clockgating_state(void * handle,u32 * flags)1177 static void gmc_v10_0_get_clockgating_state(void *handle, u32 *flags)
1178 {
1179 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1180
1181 adev->mmhub.funcs->get_clockgating(adev, flags);
1182
1183 if (adev->asic_type >= CHIP_SIENNA_CICHLID &&
1184 adev->asic_type <= CHIP_YELLOW_CARP)
1185 athub_v2_1_get_clockgating(adev, flags);
1186 else
1187 athub_v2_0_get_clockgating(adev, flags);
1188 }
1189
gmc_v10_0_set_powergating_state(void * handle,enum amd_powergating_state state)1190 static int gmc_v10_0_set_powergating_state(void *handle,
1191 enum amd_powergating_state state)
1192 {
1193 return 0;
1194 }
1195
1196 const struct amd_ip_funcs gmc_v10_0_ip_funcs = {
1197 .name = "gmc_v10_0",
1198 .early_init = gmc_v10_0_early_init,
1199 .late_init = gmc_v10_0_late_init,
1200 .sw_init = gmc_v10_0_sw_init,
1201 .sw_fini = gmc_v10_0_sw_fini,
1202 .hw_init = gmc_v10_0_hw_init,
1203 .hw_fini = gmc_v10_0_hw_fini,
1204 .suspend = gmc_v10_0_suspend,
1205 .resume = gmc_v10_0_resume,
1206 .is_idle = gmc_v10_0_is_idle,
1207 .wait_for_idle = gmc_v10_0_wait_for_idle,
1208 .soft_reset = gmc_v10_0_soft_reset,
1209 .set_clockgating_state = gmc_v10_0_set_clockgating_state,
1210 .set_powergating_state = gmc_v10_0_set_powergating_state,
1211 .get_clockgating_state = gmc_v10_0_get_clockgating_state,
1212 };
1213
1214 const struct amdgpu_ip_block_version gmc_v10_0_ip_block =
1215 {
1216 .type = AMD_IP_BLOCK_TYPE_GMC,
1217 .major = 10,
1218 .minor = 0,
1219 .rev = 0,
1220 .funcs = &gmc_v10_0_ip_funcs,
1221 };
1222