1 /*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
30 #include <acpi/button.h>
31 #include <linux/acpi.h>
32 #include <linux/dmi.h>
33 #include <linux/i2c.h>
34 #include <linux/slab.h>
35 #include <linux/vga_switcheroo.h>
36
37 #include <drm/drm_atomic_helper.h>
38 #include <drm/drm_crtc.h>
39 #include <drm/drm_edid.h>
40
41 #include "i915_drv.h"
42 #include "intel_atomic.h"
43 #include "intel_backlight.h"
44 #include "intel_connector.h"
45 #include "intel_de.h"
46 #include "intel_display_types.h"
47 #include "intel_gmbus.h"
48 #include "intel_lvds.h"
49 #include "intel_panel.h"
50
51 /* Private structure for the integrated LVDS support */
52 struct intel_lvds_pps {
53 /* 100us units */
54 int t1_t2;
55 int t3;
56 int t4;
57 int t5;
58 int tx;
59
60 int divider;
61
62 int port;
63 bool powerdown_on_reset;
64 };
65
66 struct intel_lvds_encoder {
67 struct intel_encoder base;
68
69 bool is_dual_link;
70 i915_reg_t reg;
71 u32 a3_power;
72
73 struct intel_lvds_pps init_pps;
74 u32 init_lvds_val;
75
76 struct intel_connector *attached_connector;
77 };
78
to_lvds_encoder(struct drm_encoder * encoder)79 static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
80 {
81 return container_of(encoder, struct intel_lvds_encoder, base.base);
82 }
83
intel_lvds_port_enabled(struct drm_i915_private * dev_priv,i915_reg_t lvds_reg,enum pipe * pipe)84 bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
85 i915_reg_t lvds_reg, enum pipe *pipe)
86 {
87 u32 val;
88
89 val = intel_de_read(dev_priv, lvds_reg);
90
91 /* asserts want to know the pipe even if the port is disabled */
92 if (HAS_PCH_CPT(dev_priv))
93 *pipe = (val & LVDS_PIPE_SEL_MASK_CPT) >> LVDS_PIPE_SEL_SHIFT_CPT;
94 else
95 *pipe = (val & LVDS_PIPE_SEL_MASK) >> LVDS_PIPE_SEL_SHIFT;
96
97 return val & LVDS_PORT_EN;
98 }
99
intel_lvds_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)100 static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
101 enum pipe *pipe)
102 {
103 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
104 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
105 intel_wakeref_t wakeref;
106 bool ret;
107
108 wakeref = intel_display_power_get_if_enabled(dev_priv,
109 encoder->power_domain);
110 if (!wakeref)
111 return false;
112
113 ret = intel_lvds_port_enabled(dev_priv, lvds_encoder->reg, pipe);
114
115 intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
116
117 return ret;
118 }
119
intel_lvds_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)120 static void intel_lvds_get_config(struct intel_encoder *encoder,
121 struct intel_crtc_state *pipe_config)
122 {
123 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
124 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
125 u32 tmp, flags = 0;
126
127 pipe_config->output_types |= BIT(INTEL_OUTPUT_LVDS);
128
129 tmp = intel_de_read(dev_priv, lvds_encoder->reg);
130 if (tmp & LVDS_HSYNC_POLARITY)
131 flags |= DRM_MODE_FLAG_NHSYNC;
132 else
133 flags |= DRM_MODE_FLAG_PHSYNC;
134 if (tmp & LVDS_VSYNC_POLARITY)
135 flags |= DRM_MODE_FLAG_NVSYNC;
136 else
137 flags |= DRM_MODE_FLAG_PVSYNC;
138
139 pipe_config->hw.adjusted_mode.flags |= flags;
140
141 if (DISPLAY_VER(dev_priv) < 5)
142 pipe_config->gmch_pfit.lvds_border_bits =
143 tmp & LVDS_BORDER_ENABLE;
144
145 /* gen2/3 store dither state in pfit control, needs to match */
146 if (DISPLAY_VER(dev_priv) < 4) {
147 tmp = intel_de_read(dev_priv, PFIT_CONTROL);
148
149 pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
150 }
151
152 pipe_config->hw.adjusted_mode.crtc_clock = pipe_config->port_clock;
153 }
154
intel_lvds_pps_get_hw_state(struct drm_i915_private * dev_priv,struct intel_lvds_pps * pps)155 static void intel_lvds_pps_get_hw_state(struct drm_i915_private *dev_priv,
156 struct intel_lvds_pps *pps)
157 {
158 u32 val;
159
160 pps->powerdown_on_reset = intel_de_read(dev_priv, PP_CONTROL(0)) & PANEL_POWER_RESET;
161
162 val = intel_de_read(dev_priv, PP_ON_DELAYS(0));
163 pps->port = REG_FIELD_GET(PANEL_PORT_SELECT_MASK, val);
164 pps->t1_t2 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, val);
165 pps->t5 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, val);
166
167 val = intel_de_read(dev_priv, PP_OFF_DELAYS(0));
168 pps->t3 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, val);
169 pps->tx = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, val);
170
171 val = intel_de_read(dev_priv, PP_DIVISOR(0));
172 pps->divider = REG_FIELD_GET(PP_REFERENCE_DIVIDER_MASK, val);
173 val = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, val);
174 /*
175 * Remove the BSpec specified +1 (100ms) offset that accounts for a
176 * too short power-cycle delay due to the asynchronous programming of
177 * the register.
178 */
179 if (val)
180 val--;
181 /* Convert from 100ms to 100us units */
182 pps->t4 = val * 1000;
183
184 if (DISPLAY_VER(dev_priv) <= 4 &&
185 pps->t1_t2 == 0 && pps->t5 == 0 && pps->t3 == 0 && pps->tx == 0) {
186 drm_dbg_kms(&dev_priv->drm,
187 "Panel power timings uninitialized, "
188 "setting defaults\n");
189 /* Set T2 to 40ms and T5 to 200ms in 100 usec units */
190 pps->t1_t2 = 40 * 10;
191 pps->t5 = 200 * 10;
192 /* Set T3 to 35ms and Tx to 200ms in 100 usec units */
193 pps->t3 = 35 * 10;
194 pps->tx = 200 * 10;
195 }
196
197 drm_dbg(&dev_priv->drm, "LVDS PPS:t1+t2 %d t3 %d t4 %d t5 %d tx %d "
198 "divider %d port %d powerdown_on_reset %d\n",
199 pps->t1_t2, pps->t3, pps->t4, pps->t5, pps->tx,
200 pps->divider, pps->port, pps->powerdown_on_reset);
201 }
202
intel_lvds_pps_init_hw(struct drm_i915_private * dev_priv,struct intel_lvds_pps * pps)203 static void intel_lvds_pps_init_hw(struct drm_i915_private *dev_priv,
204 struct intel_lvds_pps *pps)
205 {
206 u32 val;
207
208 val = intel_de_read(dev_priv, PP_CONTROL(0));
209 drm_WARN_ON(&dev_priv->drm,
210 (val & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS);
211 if (pps->powerdown_on_reset)
212 val |= PANEL_POWER_RESET;
213 intel_de_write(dev_priv, PP_CONTROL(0), val);
214
215 intel_de_write(dev_priv, PP_ON_DELAYS(0),
216 REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, pps->port) | REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, pps->t1_t2) | REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, pps->t5));
217
218 intel_de_write(dev_priv, PP_OFF_DELAYS(0),
219 REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, pps->t3) | REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, pps->tx));
220
221 intel_de_write(dev_priv, PP_DIVISOR(0),
222 REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, pps->divider) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(pps->t4, 1000) + 1));
223 }
224
intel_pre_enable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)225 static void intel_pre_enable_lvds(struct intel_atomic_state *state,
226 struct intel_encoder *encoder,
227 const struct intel_crtc_state *pipe_config,
228 const struct drm_connector_state *conn_state)
229 {
230 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
231 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
232 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
233 const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
234 enum pipe pipe = crtc->pipe;
235 u32 temp;
236
237 if (HAS_PCH_SPLIT(dev_priv)) {
238 assert_fdi_rx_pll_disabled(dev_priv, pipe);
239 assert_shared_dpll_disabled(dev_priv,
240 pipe_config->shared_dpll);
241 } else {
242 assert_pll_disabled(dev_priv, pipe);
243 }
244
245 intel_lvds_pps_init_hw(dev_priv, &lvds_encoder->init_pps);
246
247 temp = lvds_encoder->init_lvds_val;
248 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
249
250 if (HAS_PCH_CPT(dev_priv)) {
251 temp &= ~LVDS_PIPE_SEL_MASK_CPT;
252 temp |= LVDS_PIPE_SEL_CPT(pipe);
253 } else {
254 temp &= ~LVDS_PIPE_SEL_MASK;
255 temp |= LVDS_PIPE_SEL(pipe);
256 }
257
258 /* set the corresponsding LVDS_BORDER bit */
259 temp &= ~LVDS_BORDER_ENABLE;
260 temp |= pipe_config->gmch_pfit.lvds_border_bits;
261
262 /*
263 * Set the B0-B3 data pairs corresponding to whether we're going to
264 * set the DPLLs for dual-channel mode or not.
265 */
266 if (lvds_encoder->is_dual_link)
267 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
268 else
269 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
270
271 /*
272 * It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
273 * appropriately here, but we need to look more thoroughly into how
274 * panels behave in the two modes. For now, let's just maintain the
275 * value we got from the BIOS.
276 */
277 temp &= ~LVDS_A3_POWER_MASK;
278 temp |= lvds_encoder->a3_power;
279
280 /*
281 * Set the dithering flag on LVDS as needed, note that there is no
282 * special lvds dither control bit on pch-split platforms, dithering is
283 * only controlled through the PIPECONF reg.
284 */
285 if (DISPLAY_VER(dev_priv) == 4) {
286 /*
287 * Bspec wording suggests that LVDS port dithering only exists
288 * for 18bpp panels.
289 */
290 if (pipe_config->dither && pipe_config->pipe_bpp == 18)
291 temp |= LVDS_ENABLE_DITHER;
292 else
293 temp &= ~LVDS_ENABLE_DITHER;
294 }
295 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
296 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
297 temp |= LVDS_HSYNC_POLARITY;
298 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
299 temp |= LVDS_VSYNC_POLARITY;
300
301 intel_de_write(dev_priv, lvds_encoder->reg, temp);
302 }
303
304 /*
305 * Sets the power state for the panel.
306 */
intel_enable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)307 static void intel_enable_lvds(struct intel_atomic_state *state,
308 struct intel_encoder *encoder,
309 const struct intel_crtc_state *pipe_config,
310 const struct drm_connector_state *conn_state)
311 {
312 struct drm_device *dev = encoder->base.dev;
313 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
314 struct drm_i915_private *dev_priv = to_i915(dev);
315
316 intel_de_write(dev_priv, lvds_encoder->reg,
317 intel_de_read(dev_priv, lvds_encoder->reg) | LVDS_PORT_EN);
318
319 intel_de_write(dev_priv, PP_CONTROL(0),
320 intel_de_read(dev_priv, PP_CONTROL(0)) | PANEL_POWER_ON);
321 intel_de_posting_read(dev_priv, lvds_encoder->reg);
322
323 if (intel_de_wait_for_set(dev_priv, PP_STATUS(0), PP_ON, 5000))
324 drm_err(&dev_priv->drm,
325 "timed out waiting for panel to power on\n");
326
327 intel_panel_enable_backlight(pipe_config, conn_state);
328 }
329
intel_disable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)330 static void intel_disable_lvds(struct intel_atomic_state *state,
331 struct intel_encoder *encoder,
332 const struct intel_crtc_state *old_crtc_state,
333 const struct drm_connector_state *old_conn_state)
334 {
335 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
336 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
337
338 intel_de_write(dev_priv, PP_CONTROL(0),
339 intel_de_read(dev_priv, PP_CONTROL(0)) & ~PANEL_POWER_ON);
340 if (intel_de_wait_for_clear(dev_priv, PP_STATUS(0), PP_ON, 1000))
341 drm_err(&dev_priv->drm,
342 "timed out waiting for panel to power off\n");
343
344 intel_de_write(dev_priv, lvds_encoder->reg,
345 intel_de_read(dev_priv, lvds_encoder->reg) & ~LVDS_PORT_EN);
346 intel_de_posting_read(dev_priv, lvds_encoder->reg);
347 }
348
gmch_disable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)349 static void gmch_disable_lvds(struct intel_atomic_state *state,
350 struct intel_encoder *encoder,
351 const struct intel_crtc_state *old_crtc_state,
352 const struct drm_connector_state *old_conn_state)
353
354 {
355 intel_panel_disable_backlight(old_conn_state);
356
357 intel_disable_lvds(state, encoder, old_crtc_state, old_conn_state);
358 }
359
pch_disable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)360 static void pch_disable_lvds(struct intel_atomic_state *state,
361 struct intel_encoder *encoder,
362 const struct intel_crtc_state *old_crtc_state,
363 const struct drm_connector_state *old_conn_state)
364 {
365 intel_panel_disable_backlight(old_conn_state);
366 }
367
pch_post_disable_lvds(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)368 static void pch_post_disable_lvds(struct intel_atomic_state *state,
369 struct intel_encoder *encoder,
370 const struct intel_crtc_state *old_crtc_state,
371 const struct drm_connector_state *old_conn_state)
372 {
373 intel_disable_lvds(state, encoder, old_crtc_state, old_conn_state);
374 }
375
intel_lvds_shutdown(struct intel_encoder * encoder)376 static void intel_lvds_shutdown(struct intel_encoder *encoder)
377 {
378 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
379
380 if (intel_de_wait_for_clear(dev_priv, PP_STATUS(0), PP_CYCLE_DELAY_ACTIVE, 5000))
381 drm_err(&dev_priv->drm,
382 "timed out waiting for panel power cycle delay\n");
383 }
384
385 static enum drm_mode_status
intel_lvds_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)386 intel_lvds_mode_valid(struct drm_connector *connector,
387 struct drm_display_mode *mode)
388 {
389 struct intel_connector *intel_connector = to_intel_connector(connector);
390 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
391 int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
392
393 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
394 return MODE_NO_DBLESCAN;
395 if (mode->hdisplay > fixed_mode->hdisplay)
396 return MODE_PANEL;
397 if (mode->vdisplay > fixed_mode->vdisplay)
398 return MODE_PANEL;
399 if (fixed_mode->clock > max_pixclk)
400 return MODE_CLOCK_HIGH;
401
402 return MODE_OK;
403 }
404
intel_lvds_compute_config(struct intel_encoder * intel_encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)405 static int intel_lvds_compute_config(struct intel_encoder *intel_encoder,
406 struct intel_crtc_state *pipe_config,
407 struct drm_connector_state *conn_state)
408 {
409 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
410 struct intel_lvds_encoder *lvds_encoder =
411 to_lvds_encoder(&intel_encoder->base);
412 struct intel_connector *intel_connector =
413 lvds_encoder->attached_connector;
414 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
415 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
416 unsigned int lvds_bpp;
417 int ret;
418
419 /* Should never happen!! */
420 if (DISPLAY_VER(dev_priv) < 4 && crtc->pipe == 0) {
421 drm_err(&dev_priv->drm, "Can't support LVDS on pipe A\n");
422 return -EINVAL;
423 }
424
425 if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
426 lvds_bpp = 8*3;
427 else
428 lvds_bpp = 6*3;
429
430 if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
431 drm_dbg_kms(&dev_priv->drm,
432 "forcing display bpp (was %d) to LVDS (%d)\n",
433 pipe_config->pipe_bpp, lvds_bpp);
434 pipe_config->pipe_bpp = lvds_bpp;
435 }
436
437 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
438
439 /*
440 * We have timings from the BIOS for the panel, put them in
441 * to the adjusted mode. The CRTC will be set up for this mode,
442 * with the panel scaling set up to source from the H/VDisplay
443 * of the original mode.
444 */
445 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
446 adjusted_mode);
447
448 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
449 return -EINVAL;
450
451 if (HAS_PCH_SPLIT(dev_priv))
452 pipe_config->has_pch_encoder = true;
453
454 if (HAS_GMCH(dev_priv))
455 ret = intel_gmch_panel_fitting(pipe_config, conn_state);
456 else
457 ret = intel_pch_panel_fitting(pipe_config, conn_state);
458 if (ret)
459 return ret;
460
461 /*
462 * XXX: It would be nice to support lower refresh rates on the
463 * panels to reduce power consumption, and perhaps match the
464 * user's requested refresh rate.
465 */
466
467 return 0;
468 }
469
470 /*
471 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
472 */
intel_lvds_get_modes(struct drm_connector * connector)473 static int intel_lvds_get_modes(struct drm_connector *connector)
474 {
475 struct intel_connector *intel_connector = to_intel_connector(connector);
476 struct drm_device *dev = connector->dev;
477 struct drm_display_mode *mode;
478
479 /* use cached edid if we have one */
480 if (!IS_ERR_OR_NULL(intel_connector->edid))
481 return drm_add_edid_modes(connector, intel_connector->edid);
482
483 mode = drm_mode_duplicate(dev, intel_connector->panel.fixed_mode);
484 if (mode == NULL)
485 return 0;
486
487 drm_mode_probed_add(connector, mode);
488 return 1;
489 }
490
491 static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
492 .get_modes = intel_lvds_get_modes,
493 .mode_valid = intel_lvds_mode_valid,
494 .atomic_check = intel_digital_connector_atomic_check,
495 };
496
497 static const struct drm_connector_funcs intel_lvds_connector_funcs = {
498 .detect = intel_panel_detect,
499 .fill_modes = drm_helper_probe_single_connector_modes,
500 .atomic_get_property = intel_digital_connector_atomic_get_property,
501 .atomic_set_property = intel_digital_connector_atomic_set_property,
502 .late_register = intel_connector_register,
503 .early_unregister = intel_connector_unregister,
504 .destroy = intel_connector_destroy,
505 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
506 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
507 };
508
509 static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
510 .destroy = intel_encoder_destroy,
511 };
512
intel_no_lvds_dmi_callback(const struct dmi_system_id * id)513 static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
514 {
515 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
516 return 1;
517 }
518
519 /* These systems claim to have LVDS, but really don't */
520 static const struct dmi_system_id intel_no_lvds[] = {
521 {
522 .callback = intel_no_lvds_dmi_callback,
523 .ident = "Apple Mac Mini (Core series)",
524 .matches = {
525 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
526 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
527 },
528 },
529 {
530 .callback = intel_no_lvds_dmi_callback,
531 .ident = "Apple Mac Mini (Core 2 series)",
532 .matches = {
533 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
534 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
535 },
536 },
537 {
538 .callback = intel_no_lvds_dmi_callback,
539 .ident = "MSI IM-945GSE-A",
540 .matches = {
541 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
542 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
543 },
544 },
545 {
546 .callback = intel_no_lvds_dmi_callback,
547 .ident = "Dell Studio Hybrid",
548 .matches = {
549 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
550 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
551 },
552 },
553 {
554 .callback = intel_no_lvds_dmi_callback,
555 .ident = "Dell OptiPlex FX170",
556 .matches = {
557 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
558 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
559 },
560 },
561 {
562 .callback = intel_no_lvds_dmi_callback,
563 .ident = "AOpen Mini PC",
564 .matches = {
565 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
566 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
567 },
568 },
569 {
570 .callback = intel_no_lvds_dmi_callback,
571 .ident = "AOpen Mini PC MP915",
572 .matches = {
573 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
574 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
575 },
576 },
577 {
578 .callback = intel_no_lvds_dmi_callback,
579 .ident = "AOpen i915GMm-HFS",
580 .matches = {
581 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
582 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
583 },
584 },
585 {
586 .callback = intel_no_lvds_dmi_callback,
587 .ident = "AOpen i45GMx-I",
588 .matches = {
589 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
590 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
591 },
592 },
593 {
594 .callback = intel_no_lvds_dmi_callback,
595 .ident = "Aopen i945GTt-VFA",
596 .matches = {
597 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
598 },
599 },
600 {
601 .callback = intel_no_lvds_dmi_callback,
602 .ident = "Clientron U800",
603 .matches = {
604 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
605 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
606 },
607 },
608 {
609 .callback = intel_no_lvds_dmi_callback,
610 .ident = "Clientron E830",
611 .matches = {
612 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
613 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
614 },
615 },
616 {
617 .callback = intel_no_lvds_dmi_callback,
618 .ident = "Asus EeeBox PC EB1007",
619 .matches = {
620 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
621 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
622 },
623 },
624 {
625 .callback = intel_no_lvds_dmi_callback,
626 .ident = "Asus AT5NM10T-I",
627 .matches = {
628 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
629 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
630 },
631 },
632 {
633 .callback = intel_no_lvds_dmi_callback,
634 .ident = "Hewlett-Packard HP t5740",
635 .matches = {
636 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
637 DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
638 },
639 },
640 {
641 .callback = intel_no_lvds_dmi_callback,
642 .ident = "Hewlett-Packard t5745",
643 .matches = {
644 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
645 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
646 },
647 },
648 {
649 .callback = intel_no_lvds_dmi_callback,
650 .ident = "Hewlett-Packard st5747",
651 .matches = {
652 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
653 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
654 },
655 },
656 {
657 .callback = intel_no_lvds_dmi_callback,
658 .ident = "MSI Wind Box DC500",
659 .matches = {
660 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
661 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
662 },
663 },
664 {
665 .callback = intel_no_lvds_dmi_callback,
666 .ident = "Gigabyte GA-D525TUD",
667 .matches = {
668 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
669 DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
670 },
671 },
672 {
673 .callback = intel_no_lvds_dmi_callback,
674 .ident = "Supermicro X7SPA-H",
675 .matches = {
676 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
677 DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
678 },
679 },
680 {
681 .callback = intel_no_lvds_dmi_callback,
682 .ident = "Fujitsu Esprimo Q900",
683 .matches = {
684 DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
685 DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
686 },
687 },
688 {
689 .callback = intel_no_lvds_dmi_callback,
690 .ident = "Intel D410PT",
691 .matches = {
692 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
693 DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
694 },
695 },
696 {
697 .callback = intel_no_lvds_dmi_callback,
698 .ident = "Intel D425KT",
699 .matches = {
700 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
701 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
702 },
703 },
704 {
705 .callback = intel_no_lvds_dmi_callback,
706 .ident = "Intel D510MO",
707 .matches = {
708 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
709 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
710 },
711 },
712 {
713 .callback = intel_no_lvds_dmi_callback,
714 .ident = "Intel D525MW",
715 .matches = {
716 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
717 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
718 },
719 },
720 {
721 .callback = intel_no_lvds_dmi_callback,
722 .ident = "Radiant P845",
723 .matches = {
724 DMI_MATCH(DMI_SYS_VENDOR, "Radiant Systems Inc"),
725 DMI_MATCH(DMI_PRODUCT_NAME, "P845"),
726 },
727 },
728
729 { } /* terminating entry */
730 };
731
intel_dual_link_lvds_callback(const struct dmi_system_id * id)732 static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
733 {
734 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
735 return 1;
736 }
737
738 static const struct dmi_system_id intel_dual_link_lvds[] = {
739 {
740 .callback = intel_dual_link_lvds_callback,
741 .ident = "Apple MacBook Pro 15\" (2010)",
742 .matches = {
743 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
744 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
745 },
746 },
747 {
748 .callback = intel_dual_link_lvds_callback,
749 .ident = "Apple MacBook Pro 15\" (2011)",
750 .matches = {
751 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
752 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
753 },
754 },
755 {
756 .callback = intel_dual_link_lvds_callback,
757 .ident = "Apple MacBook Pro 15\" (2012)",
758 .matches = {
759 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
760 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
761 },
762 },
763 { } /* terminating entry */
764 };
765
intel_get_lvds_encoder(struct drm_i915_private * dev_priv)766 struct intel_encoder *intel_get_lvds_encoder(struct drm_i915_private *dev_priv)
767 {
768 struct intel_encoder *encoder;
769
770 for_each_intel_encoder(&dev_priv->drm, encoder) {
771 if (encoder->type == INTEL_OUTPUT_LVDS)
772 return encoder;
773 }
774
775 return NULL;
776 }
777
intel_is_dual_link_lvds(struct drm_i915_private * dev_priv)778 bool intel_is_dual_link_lvds(struct drm_i915_private *dev_priv)
779 {
780 struct intel_encoder *encoder = intel_get_lvds_encoder(dev_priv);
781
782 return encoder && to_lvds_encoder(&encoder->base)->is_dual_link;
783 }
784
compute_is_dual_link_lvds(struct intel_lvds_encoder * lvds_encoder)785 static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
786 {
787 struct drm_device *dev = lvds_encoder->base.base.dev;
788 unsigned int val;
789 struct drm_i915_private *dev_priv = to_i915(dev);
790
791 /* use the module option value if specified */
792 if (dev_priv->params.lvds_channel_mode > 0)
793 return dev_priv->params.lvds_channel_mode == 2;
794
795 /* single channel LVDS is limited to 112 MHz */
796 if (lvds_encoder->attached_connector->panel.fixed_mode->clock > 112999)
797 return true;
798
799 if (dmi_check_system(intel_dual_link_lvds))
800 return true;
801
802 /*
803 * BIOS should set the proper LVDS register value at boot, but
804 * in reality, it doesn't set the value when the lid is closed;
805 * we need to check "the value to be set" in VBT when LVDS
806 * register is uninitialized.
807 */
808 val = intel_de_read(dev_priv, lvds_encoder->reg);
809 if (HAS_PCH_CPT(dev_priv))
810 val &= ~(LVDS_DETECTED | LVDS_PIPE_SEL_MASK_CPT);
811 else
812 val &= ~(LVDS_DETECTED | LVDS_PIPE_SEL_MASK);
813 if (val == 0)
814 val = dev_priv->vbt.bios_lvds_val;
815
816 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
817 }
818
819 /**
820 * intel_lvds_init - setup LVDS connectors on this device
821 * @dev_priv: i915 device
822 *
823 * Create the connector, register the LVDS DDC bus, and try to figure out what
824 * modes we can display on the LVDS panel (if present).
825 */
intel_lvds_init(struct drm_i915_private * dev_priv)826 void intel_lvds_init(struct drm_i915_private *dev_priv)
827 {
828 struct drm_device *dev = &dev_priv->drm;
829 struct intel_lvds_encoder *lvds_encoder;
830 struct intel_encoder *intel_encoder;
831 struct intel_connector *intel_connector;
832 struct drm_connector *connector;
833 struct drm_encoder *encoder;
834 struct drm_display_mode *fixed_mode = NULL;
835 struct drm_display_mode *downclock_mode = NULL;
836 struct edid *edid;
837 i915_reg_t lvds_reg;
838 u32 lvds;
839 u8 pin;
840 u32 allowed_scalers;
841
842 /* Skip init on machines we know falsely report LVDS */
843 if (dmi_check_system(intel_no_lvds)) {
844 drm_WARN(dev, !dev_priv->vbt.int_lvds_support,
845 "Useless DMI match. Internal LVDS support disabled by VBT\n");
846 return;
847 }
848
849 if (!dev_priv->vbt.int_lvds_support) {
850 drm_dbg_kms(&dev_priv->drm,
851 "Internal LVDS support disabled by VBT\n");
852 return;
853 }
854
855 if (HAS_PCH_SPLIT(dev_priv))
856 lvds_reg = PCH_LVDS;
857 else
858 lvds_reg = LVDS;
859
860 lvds = intel_de_read(dev_priv, lvds_reg);
861
862 if (HAS_PCH_SPLIT(dev_priv)) {
863 if ((lvds & LVDS_DETECTED) == 0)
864 return;
865 }
866
867 pin = GMBUS_PIN_PANEL;
868 if (!intel_bios_is_lvds_present(dev_priv, &pin)) {
869 if ((lvds & LVDS_PORT_EN) == 0) {
870 drm_dbg_kms(&dev_priv->drm,
871 "LVDS is not present in VBT\n");
872 return;
873 }
874 drm_dbg_kms(&dev_priv->drm,
875 "LVDS is not present in VBT, but enabled anyway\n");
876 }
877
878 lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
879 if (!lvds_encoder)
880 return;
881
882 intel_connector = intel_connector_alloc();
883 if (!intel_connector) {
884 kfree(lvds_encoder);
885 return;
886 }
887
888 lvds_encoder->attached_connector = intel_connector;
889
890 intel_encoder = &lvds_encoder->base;
891 encoder = &intel_encoder->base;
892 connector = &intel_connector->base;
893 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
894 DRM_MODE_CONNECTOR_LVDS);
895
896 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
897 DRM_MODE_ENCODER_LVDS, "LVDS");
898
899 intel_encoder->enable = intel_enable_lvds;
900 intel_encoder->pre_enable = intel_pre_enable_lvds;
901 intel_encoder->compute_config = intel_lvds_compute_config;
902 if (HAS_PCH_SPLIT(dev_priv)) {
903 intel_encoder->disable = pch_disable_lvds;
904 intel_encoder->post_disable = pch_post_disable_lvds;
905 } else {
906 intel_encoder->disable = gmch_disable_lvds;
907 }
908 intel_encoder->get_hw_state = intel_lvds_get_hw_state;
909 intel_encoder->get_config = intel_lvds_get_config;
910 intel_encoder->update_pipe = intel_panel_update_backlight;
911 intel_encoder->shutdown = intel_lvds_shutdown;
912 intel_connector->get_hw_state = intel_connector_get_hw_state;
913
914 intel_connector_attach_encoder(intel_connector, intel_encoder);
915
916 intel_encoder->type = INTEL_OUTPUT_LVDS;
917 intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
918 intel_encoder->port = PORT_NONE;
919 intel_encoder->cloneable = 0;
920 if (DISPLAY_VER(dev_priv) < 4)
921 intel_encoder->pipe_mask = BIT(PIPE_B);
922 else
923 intel_encoder->pipe_mask = ~0;
924
925 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
926 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
927 connector->interlace_allowed = false;
928 connector->doublescan_allowed = false;
929
930 lvds_encoder->reg = lvds_reg;
931
932 /* create the scaling mode property */
933 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT);
934 allowed_scalers |= BIT(DRM_MODE_SCALE_FULLSCREEN);
935 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
936 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
937 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
938
939 intel_lvds_pps_get_hw_state(dev_priv, &lvds_encoder->init_pps);
940 lvds_encoder->init_lvds_val = lvds;
941
942 /*
943 * LVDS discovery:
944 * 1) check for EDID on DDC
945 * 2) check for VBT data
946 * 3) check to see if LVDS is already on
947 * if none of the above, no panel
948 */
949
950 /*
951 * Attempt to get the fixed panel mode from DDC. Assume that the
952 * preferred mode is the right one.
953 */
954 mutex_lock(&dev->mode_config.mutex);
955 if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
956 edid = drm_get_edid_switcheroo(connector,
957 intel_gmbus_get_adapter(dev_priv, pin));
958 else
959 edid = drm_get_edid(connector,
960 intel_gmbus_get_adapter(dev_priv, pin));
961 if (edid) {
962 if (drm_add_edid_modes(connector, edid)) {
963 drm_connector_update_edid_property(connector,
964 edid);
965 } else {
966 kfree(edid);
967 edid = ERR_PTR(-EINVAL);
968 }
969 } else {
970 edid = ERR_PTR(-ENOENT);
971 }
972 intel_connector->edid = edid;
973
974 fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
975 if (fixed_mode)
976 goto out;
977
978 /* Failed to get EDID, what about VBT? */
979 fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
980 if (fixed_mode)
981 goto out;
982
983 /*
984 * If we didn't get EDID, try checking if the panel is already turned
985 * on. If so, assume that whatever is currently programmed is the
986 * correct mode.
987 */
988 fixed_mode = intel_encoder_current_mode(intel_encoder);
989 if (fixed_mode) {
990 drm_dbg_kms(&dev_priv->drm, "using current (BIOS) mode: ");
991 drm_mode_debug_printmodeline(fixed_mode);
992 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
993 }
994
995 /* If we still don't have a mode after all that, give up. */
996 if (!fixed_mode)
997 goto failed;
998
999 out:
1000 mutex_unlock(&dev->mode_config.mutex);
1001
1002 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
1003 intel_panel_setup_backlight(connector, INVALID_PIPE);
1004
1005 lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
1006 drm_dbg_kms(&dev_priv->drm, "detected %s-link lvds configuration\n",
1007 lvds_encoder->is_dual_link ? "dual" : "single");
1008
1009 lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1010
1011 return;
1012
1013 failed:
1014 mutex_unlock(&dev->mode_config.mutex);
1015
1016 drm_dbg_kms(&dev_priv->drm, "No LVDS modes found, disabling.\n");
1017 drm_connector_cleanup(connector);
1018 drm_encoder_cleanup(encoder);
1019 kfree(lvds_encoder);
1020 intel_connector_free(intel_connector);
1021 return;
1022 }
1023