• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright © 2019 Intel Corporation
4  */
5 
6 #include "i915_drv.h"
7 #include "intel_display.h"
8 #include "intel_display_types.h"
9 #include "intel_dp_mst.h"
10 #include "intel_tc.h"
11 
tc_port_mode_name(enum tc_port_mode mode)12 static const char *tc_port_mode_name(enum tc_port_mode mode)
13 {
14 	static const char * const names[] = {
15 		[TC_PORT_TBT_ALT] = "tbt-alt",
16 		[TC_PORT_DP_ALT] = "dp-alt",
17 		[TC_PORT_LEGACY] = "legacy",
18 	};
19 
20 	if (WARN_ON(mode >= ARRAY_SIZE(names)))
21 		mode = TC_PORT_TBT_ALT;
22 
23 	return names[mode];
24 }
25 
26 static enum intel_display_power_domain
tc_cold_get_power_domain(struct intel_digital_port * dig_port)27 tc_cold_get_power_domain(struct intel_digital_port *dig_port)
28 {
29 	if (intel_tc_cold_requires_aux_pw(dig_port))
30 		return intel_legacy_aux_to_power_domain(dig_port->aux_ch);
31 	else
32 		return POWER_DOMAIN_TC_COLD_OFF;
33 }
34 
35 static intel_wakeref_t
tc_cold_block(struct intel_digital_port * dig_port)36 tc_cold_block(struct intel_digital_port *dig_port)
37 {
38 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
39 	enum intel_display_power_domain domain;
40 
41 	if (DISPLAY_VER(i915) == 11 && !dig_port->tc_legacy_port)
42 		return 0;
43 
44 	domain = tc_cold_get_power_domain(dig_port);
45 	return intel_display_power_get(i915, domain);
46 }
47 
48 static void
tc_cold_unblock(struct intel_digital_port * dig_port,intel_wakeref_t wakeref)49 tc_cold_unblock(struct intel_digital_port *dig_port, intel_wakeref_t wakeref)
50 {
51 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
52 	enum intel_display_power_domain domain;
53 
54 	/*
55 	 * wakeref == -1, means some error happened saving save_depot_stack but
56 	 * power should still be put down and 0 is a invalid save_depot_stack
57 	 * id so can be used to skip it for non TC legacy ports.
58 	 */
59 	if (wakeref == 0)
60 		return;
61 
62 	domain = tc_cold_get_power_domain(dig_port);
63 	intel_display_power_put_async(i915, domain, wakeref);
64 }
65 
66 static void
assert_tc_cold_blocked(struct intel_digital_port * dig_port)67 assert_tc_cold_blocked(struct intel_digital_port *dig_port)
68 {
69 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
70 	bool enabled;
71 
72 	if (DISPLAY_VER(i915) == 11 && !dig_port->tc_legacy_port)
73 		return;
74 
75 	enabled = intel_display_power_is_enabled(i915,
76 						 tc_cold_get_power_domain(dig_port));
77 	drm_WARN_ON(&i915->drm, !enabled);
78 }
79 
intel_tc_port_get_lane_mask(struct intel_digital_port * dig_port)80 u32 intel_tc_port_get_lane_mask(struct intel_digital_port *dig_port)
81 {
82 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
83 	struct intel_uncore *uncore = &i915->uncore;
84 	u32 lane_mask;
85 
86 	lane_mask = intel_uncore_read(uncore,
87 				      PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
88 
89 	drm_WARN_ON(&i915->drm, lane_mask == 0xffffffff);
90 	assert_tc_cold_blocked(dig_port);
91 
92 	lane_mask &= DP_LANE_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx);
93 	return lane_mask >> DP_LANE_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
94 }
95 
intel_tc_port_get_pin_assignment_mask(struct intel_digital_port * dig_port)96 u32 intel_tc_port_get_pin_assignment_mask(struct intel_digital_port *dig_port)
97 {
98 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
99 	struct intel_uncore *uncore = &i915->uncore;
100 	u32 pin_mask;
101 
102 	pin_mask = intel_uncore_read(uncore,
103 				     PORT_TX_DFLEXPA1(dig_port->tc_phy_fia));
104 
105 	drm_WARN_ON(&i915->drm, pin_mask == 0xffffffff);
106 	assert_tc_cold_blocked(dig_port);
107 
108 	return (pin_mask & DP_PIN_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx)) >>
109 	       DP_PIN_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
110 }
111 
intel_tc_port_fia_max_lane_count(struct intel_digital_port * dig_port)112 int intel_tc_port_fia_max_lane_count(struct intel_digital_port *dig_port)
113 {
114 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
115 	intel_wakeref_t wakeref;
116 	u32 lane_mask;
117 
118 	if (dig_port->tc_mode != TC_PORT_DP_ALT)
119 		return 4;
120 
121 	assert_tc_cold_blocked(dig_port);
122 
123 	lane_mask = 0;
124 	with_intel_display_power(i915, POWER_DOMAIN_DISPLAY_CORE, wakeref)
125 		lane_mask = intel_tc_port_get_lane_mask(dig_port);
126 
127 	switch (lane_mask) {
128 	default:
129 		MISSING_CASE(lane_mask);
130 		fallthrough;
131 	case 0x1:
132 	case 0x2:
133 	case 0x4:
134 	case 0x8:
135 		return 1;
136 	case 0x3:
137 	case 0xc:
138 		return 2;
139 	case 0xf:
140 		return 4;
141 	}
142 }
143 
intel_tc_port_set_fia_lane_count(struct intel_digital_port * dig_port,int required_lanes)144 void intel_tc_port_set_fia_lane_count(struct intel_digital_port *dig_port,
145 				      int required_lanes)
146 {
147 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
148 	bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
149 	struct intel_uncore *uncore = &i915->uncore;
150 	u32 val;
151 
152 	drm_WARN_ON(&i915->drm,
153 		    lane_reversal && dig_port->tc_mode != TC_PORT_LEGACY);
154 
155 	assert_tc_cold_blocked(dig_port);
156 
157 	val = intel_uncore_read(uncore,
158 				PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia));
159 	val &= ~DFLEXDPMLE1_DPMLETC_MASK(dig_port->tc_phy_fia_idx);
160 
161 	switch (required_lanes) {
162 	case 1:
163 		val |= lane_reversal ?
164 			DFLEXDPMLE1_DPMLETC_ML3(dig_port->tc_phy_fia_idx) :
165 			DFLEXDPMLE1_DPMLETC_ML0(dig_port->tc_phy_fia_idx);
166 		break;
167 	case 2:
168 		val |= lane_reversal ?
169 			DFLEXDPMLE1_DPMLETC_ML3_2(dig_port->tc_phy_fia_idx) :
170 			DFLEXDPMLE1_DPMLETC_ML1_0(dig_port->tc_phy_fia_idx);
171 		break;
172 	case 4:
173 		val |= DFLEXDPMLE1_DPMLETC_ML3_0(dig_port->tc_phy_fia_idx);
174 		break;
175 	default:
176 		MISSING_CASE(required_lanes);
177 	}
178 
179 	intel_uncore_write(uncore,
180 			   PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia), val);
181 }
182 
tc_port_fixup_legacy_flag(struct intel_digital_port * dig_port,u32 live_status_mask)183 static void tc_port_fixup_legacy_flag(struct intel_digital_port *dig_port,
184 				      u32 live_status_mask)
185 {
186 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
187 	u32 valid_hpd_mask;
188 
189 	if (dig_port->tc_legacy_port)
190 		valid_hpd_mask = BIT(TC_PORT_LEGACY);
191 	else
192 		valid_hpd_mask = BIT(TC_PORT_DP_ALT) |
193 				 BIT(TC_PORT_TBT_ALT);
194 
195 	if (!(live_status_mask & ~valid_hpd_mask))
196 		return;
197 
198 	/* If live status mismatches the VBT flag, trust the live status. */
199 	drm_dbg_kms(&i915->drm,
200 		    "Port %s: live status %08x mismatches the legacy port flag %08x, fixing flag\n",
201 		    dig_port->tc_port_name, live_status_mask, valid_hpd_mask);
202 
203 	dig_port->tc_legacy_port = !dig_port->tc_legacy_port;
204 }
205 
icl_tc_port_live_status_mask(struct intel_digital_port * dig_port)206 static u32 icl_tc_port_live_status_mask(struct intel_digital_port *dig_port)
207 {
208 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
209 	struct intel_uncore *uncore = &i915->uncore;
210 	u32 isr_bit = i915->hotplug.pch_hpd[dig_port->base.hpd_pin];
211 	u32 mask = 0;
212 	u32 val;
213 
214 	val = intel_uncore_read(uncore,
215 				PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
216 
217 	if (val == 0xffffffff) {
218 		drm_dbg_kms(&i915->drm,
219 			    "Port %s: PHY in TCCOLD, nothing connected\n",
220 			    dig_port->tc_port_name);
221 		return mask;
222 	}
223 
224 	if (val & TC_LIVE_STATE_TBT(dig_port->tc_phy_fia_idx))
225 		mask |= BIT(TC_PORT_TBT_ALT);
226 	if (val & TC_LIVE_STATE_TC(dig_port->tc_phy_fia_idx))
227 		mask |= BIT(TC_PORT_DP_ALT);
228 
229 	if (intel_uncore_read(uncore, SDEISR) & isr_bit)
230 		mask |= BIT(TC_PORT_LEGACY);
231 
232 	/* The sink can be connected only in a single mode. */
233 	if (!drm_WARN_ON_ONCE(&i915->drm, hweight32(mask) > 1))
234 		tc_port_fixup_legacy_flag(dig_port, mask);
235 
236 	return mask;
237 }
238 
adl_tc_port_live_status_mask(struct intel_digital_port * dig_port)239 static u32 adl_tc_port_live_status_mask(struct intel_digital_port *dig_port)
240 {
241 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
242 	enum tc_port tc_port = intel_port_to_tc(i915, dig_port->base.port);
243 	u32 isr_bit = i915->hotplug.pch_hpd[dig_port->base.hpd_pin];
244 	struct intel_uncore *uncore = &i915->uncore;
245 	u32 val, mask = 0;
246 
247 	val = intel_uncore_read(uncore, TCSS_DDI_STATUS(tc_port));
248 	if (val & TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT)
249 		mask |= BIT(TC_PORT_DP_ALT);
250 	if (val & TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT)
251 		mask |= BIT(TC_PORT_TBT_ALT);
252 
253 	if (intel_uncore_read(uncore, SDEISR) & isr_bit)
254 		mask |= BIT(TC_PORT_LEGACY);
255 
256 	/* The sink can be connected only in a single mode. */
257 	if (!drm_WARN_ON(&i915->drm, hweight32(mask) > 1))
258 		tc_port_fixup_legacy_flag(dig_port, mask);
259 
260 	return mask;
261 }
262 
tc_port_live_status_mask(struct intel_digital_port * dig_port)263 static u32 tc_port_live_status_mask(struct intel_digital_port *dig_port)
264 {
265 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
266 
267 	if (IS_ALDERLAKE_P(i915))
268 		return adl_tc_port_live_status_mask(dig_port);
269 
270 	return icl_tc_port_live_status_mask(dig_port);
271 }
272 
icl_tc_phy_status_complete(struct intel_digital_port * dig_port)273 static bool icl_tc_phy_status_complete(struct intel_digital_port *dig_port)
274 {
275 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
276 	struct intel_uncore *uncore = &i915->uncore;
277 	u32 val;
278 
279 	val = intel_uncore_read(uncore,
280 				PORT_TX_DFLEXDPPMS(dig_port->tc_phy_fia));
281 	if (val == 0xffffffff) {
282 		drm_dbg_kms(&i915->drm,
283 			    "Port %s: PHY in TCCOLD, assuming not complete\n",
284 			    dig_port->tc_port_name);
285 		return false;
286 	}
287 
288 	return val & DP_PHY_MODE_STATUS_COMPLETED(dig_port->tc_phy_fia_idx);
289 }
290 
adl_tc_phy_status_complete(struct intel_digital_port * dig_port)291 static bool adl_tc_phy_status_complete(struct intel_digital_port *dig_port)
292 {
293 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
294 	enum tc_port tc_port = intel_port_to_tc(i915, dig_port->base.port);
295 	struct intel_uncore *uncore = &i915->uncore;
296 	u32 val;
297 
298 	val = intel_uncore_read(uncore, TCSS_DDI_STATUS(tc_port));
299 	if (val == 0xffffffff) {
300 		drm_dbg_kms(&i915->drm,
301 			    "Port %s: PHY in TCCOLD, assuming not complete\n",
302 			    dig_port->tc_port_name);
303 		return false;
304 	}
305 
306 	return val & TCSS_DDI_STATUS_READY;
307 }
308 
tc_phy_status_complete(struct intel_digital_port * dig_port)309 static bool tc_phy_status_complete(struct intel_digital_port *dig_port)
310 {
311 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
312 
313 	if (IS_ALDERLAKE_P(i915))
314 		return adl_tc_phy_status_complete(dig_port);
315 
316 	return icl_tc_phy_status_complete(dig_port);
317 }
318 
icl_tc_phy_take_ownership(struct intel_digital_port * dig_port,bool take)319 static bool icl_tc_phy_take_ownership(struct intel_digital_port *dig_port,
320 				      bool take)
321 {
322 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
323 	struct intel_uncore *uncore = &i915->uncore;
324 	u32 val;
325 
326 	val = intel_uncore_read(uncore,
327 				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
328 	if (val == 0xffffffff) {
329 		drm_dbg_kms(&i915->drm,
330 			    "Port %s: PHY in TCCOLD, can't %s ownership\n",
331 			    dig_port->tc_port_name, take ? "take" : "release");
332 
333 		return false;
334 	}
335 
336 	val &= ~DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
337 	if (take)
338 		val |= DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
339 
340 	intel_uncore_write(uncore,
341 			   PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia), val);
342 
343 	if (!take && wait_for(!tc_phy_status_complete(dig_port), 10))
344 		drm_dbg_kms(&i915->drm,
345 			    "Port %s: PHY complete clear timed out\n",
346 			    dig_port->tc_port_name);
347 
348 	return true;
349 }
350 
adl_tc_phy_take_ownership(struct intel_digital_port * dig_port,bool take)351 static bool adl_tc_phy_take_ownership(struct intel_digital_port *dig_port,
352 				      bool take)
353 {
354 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
355 	struct intel_uncore *uncore = &i915->uncore;
356 	enum port port = dig_port->base.port;
357 	u32 val;
358 
359 	val = intel_uncore_read(uncore, DDI_BUF_CTL(port));
360 	if (take)
361 		val |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
362 	else
363 		val &= ~DDI_BUF_CTL_TC_PHY_OWNERSHIP;
364 	intel_uncore_write(uncore, DDI_BUF_CTL(port), val);
365 
366 	return true;
367 }
368 
tc_phy_take_ownership(struct intel_digital_port * dig_port,bool take)369 static bool tc_phy_take_ownership(struct intel_digital_port *dig_port, bool take)
370 {
371 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
372 
373 	if (IS_ALDERLAKE_P(i915))
374 		return adl_tc_phy_take_ownership(dig_port, take);
375 
376 	return icl_tc_phy_take_ownership(dig_port, take);
377 }
378 
icl_tc_phy_is_owned(struct intel_digital_port * dig_port)379 static bool icl_tc_phy_is_owned(struct intel_digital_port *dig_port)
380 {
381 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
382 	struct intel_uncore *uncore = &i915->uncore;
383 	u32 val;
384 
385 	val = intel_uncore_read(uncore,
386 				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
387 	if (val == 0xffffffff) {
388 		drm_dbg_kms(&i915->drm,
389 			    "Port %s: PHY in TCCOLD, assume not owned\n",
390 			    dig_port->tc_port_name);
391 		return false;
392 	}
393 
394 	return val & DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
395 }
396 
adl_tc_phy_is_owned(struct intel_digital_port * dig_port)397 static bool adl_tc_phy_is_owned(struct intel_digital_port *dig_port)
398 {
399 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
400 	struct intel_uncore *uncore = &i915->uncore;
401 	enum port port = dig_port->base.port;
402 	u32 val;
403 
404 	val = intel_uncore_read(uncore, DDI_BUF_CTL(port));
405 	return val & DDI_BUF_CTL_TC_PHY_OWNERSHIP;
406 }
407 
tc_phy_is_owned(struct intel_digital_port * dig_port)408 static bool tc_phy_is_owned(struct intel_digital_port *dig_port)
409 {
410 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
411 
412 	if (IS_ALDERLAKE_P(i915))
413 		return adl_tc_phy_is_owned(dig_port);
414 
415 	return icl_tc_phy_is_owned(dig_port);
416 }
417 
418 /*
419  * This function implements the first part of the Connect Flow described by our
420  * specification, Gen11 TypeC Programming chapter. The rest of the flow (reading
421  * lanes, EDID, etc) is done as needed in the typical places.
422  *
423  * Unlike the other ports, type-C ports are not available to use as soon as we
424  * get a hotplug. The type-C PHYs can be shared between multiple controllers:
425  * display, USB, etc. As a result, handshaking through FIA is required around
426  * connect and disconnect to cleanly transfer ownership with the controller and
427  * set the type-C power state.
428  */
icl_tc_phy_connect(struct intel_digital_port * dig_port,int required_lanes)429 static void icl_tc_phy_connect(struct intel_digital_port *dig_port,
430 			       int required_lanes)
431 {
432 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
433 	int max_lanes;
434 
435 	if (!tc_phy_status_complete(dig_port)) {
436 		drm_dbg_kms(&i915->drm, "Port %s: PHY not ready\n",
437 			    dig_port->tc_port_name);
438 		goto out_set_tbt_alt_mode;
439 	}
440 
441 	if (!tc_phy_take_ownership(dig_port, true) &&
442 	    !drm_WARN_ON(&i915->drm, dig_port->tc_legacy_port))
443 		goto out_set_tbt_alt_mode;
444 
445 	max_lanes = intel_tc_port_fia_max_lane_count(dig_port);
446 	if (dig_port->tc_legacy_port) {
447 		drm_WARN_ON(&i915->drm, max_lanes != 4);
448 		dig_port->tc_mode = TC_PORT_LEGACY;
449 
450 		return;
451 	}
452 
453 	/*
454 	 * Now we have to re-check the live state, in case the port recently
455 	 * became disconnected. Not necessary for legacy mode.
456 	 */
457 	if (!(tc_port_live_status_mask(dig_port) & BIT(TC_PORT_DP_ALT))) {
458 		drm_dbg_kms(&i915->drm, "Port %s: PHY sudden disconnect\n",
459 			    dig_port->tc_port_name);
460 		goto out_release_phy;
461 	}
462 
463 	if (max_lanes < required_lanes) {
464 		drm_dbg_kms(&i915->drm,
465 			    "Port %s: PHY max lanes %d < required lanes %d\n",
466 			    dig_port->tc_port_name,
467 			    max_lanes, required_lanes);
468 		goto out_release_phy;
469 	}
470 
471 	dig_port->tc_mode = TC_PORT_DP_ALT;
472 
473 	return;
474 
475 out_release_phy:
476 	tc_phy_take_ownership(dig_port, false);
477 out_set_tbt_alt_mode:
478 	dig_port->tc_mode = TC_PORT_TBT_ALT;
479 }
480 
481 /*
482  * See the comment at the connect function. This implements the Disconnect
483  * Flow.
484  */
icl_tc_phy_disconnect(struct intel_digital_port * dig_port)485 static void icl_tc_phy_disconnect(struct intel_digital_port *dig_port)
486 {
487 	switch (dig_port->tc_mode) {
488 	case TC_PORT_LEGACY:
489 		/* Nothing to do, we never disconnect from legacy mode */
490 		break;
491 	case TC_PORT_DP_ALT:
492 		tc_phy_take_ownership(dig_port, false);
493 		dig_port->tc_mode = TC_PORT_TBT_ALT;
494 		break;
495 	case TC_PORT_TBT_ALT:
496 		/* Nothing to do, we stay in TBT-alt mode */
497 		break;
498 	default:
499 		MISSING_CASE(dig_port->tc_mode);
500 	}
501 }
502 
icl_tc_phy_is_connected(struct intel_digital_port * dig_port)503 static bool icl_tc_phy_is_connected(struct intel_digital_port *dig_port)
504 {
505 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
506 
507 	if (!tc_phy_status_complete(dig_port)) {
508 		drm_dbg_kms(&i915->drm, "Port %s: PHY status not complete\n",
509 			    dig_port->tc_port_name);
510 		return dig_port->tc_mode == TC_PORT_TBT_ALT;
511 	}
512 
513 	if (!tc_phy_is_owned(dig_port)) {
514 		drm_dbg_kms(&i915->drm, "Port %s: PHY not owned\n",
515 			    dig_port->tc_port_name);
516 
517 		return false;
518 	}
519 
520 	return dig_port->tc_mode == TC_PORT_DP_ALT ||
521 	       dig_port->tc_mode == TC_PORT_LEGACY;
522 }
523 
524 static enum tc_port_mode
intel_tc_port_get_current_mode(struct intel_digital_port * dig_port)525 intel_tc_port_get_current_mode(struct intel_digital_port *dig_port)
526 {
527 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
528 	u32 live_status_mask = tc_port_live_status_mask(dig_port);
529 	enum tc_port_mode mode;
530 
531 	if (!tc_phy_is_owned(dig_port) ||
532 	    drm_WARN_ON(&i915->drm, !tc_phy_status_complete(dig_port)))
533 		return TC_PORT_TBT_ALT;
534 
535 	mode = dig_port->tc_legacy_port ? TC_PORT_LEGACY : TC_PORT_DP_ALT;
536 	if (live_status_mask) {
537 		enum tc_port_mode live_mode = fls(live_status_mask) - 1;
538 
539 		if (!drm_WARN_ON(&i915->drm, live_mode == TC_PORT_TBT_ALT))
540 			mode = live_mode;
541 	}
542 
543 	return mode;
544 }
545 
546 static enum tc_port_mode
intel_tc_port_get_target_mode(struct intel_digital_port * dig_port)547 intel_tc_port_get_target_mode(struct intel_digital_port *dig_port)
548 {
549 	u32 live_status_mask = tc_port_live_status_mask(dig_port);
550 
551 	if (live_status_mask)
552 		return fls(live_status_mask) - 1;
553 
554 	return tc_phy_status_complete(dig_port) &&
555 	       dig_port->tc_legacy_port ? TC_PORT_LEGACY :
556 					  TC_PORT_TBT_ALT;
557 }
558 
intel_tc_port_reset_mode(struct intel_digital_port * dig_port,int required_lanes,bool force_disconnect)559 static void intel_tc_port_reset_mode(struct intel_digital_port *dig_port,
560 				     int required_lanes, bool force_disconnect)
561 {
562 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
563 	enum tc_port_mode old_tc_mode = dig_port->tc_mode;
564 
565 	intel_display_power_flush_work(i915);
566 	if (!intel_tc_cold_requires_aux_pw(dig_port)) {
567 		enum intel_display_power_domain aux_domain;
568 		bool aux_powered;
569 
570 		aux_domain = intel_aux_power_domain(dig_port);
571 		aux_powered = intel_display_power_is_enabled(i915, aux_domain);
572 		drm_WARN_ON(&i915->drm, aux_powered);
573 	}
574 
575 	icl_tc_phy_disconnect(dig_port);
576 	if (!force_disconnect)
577 		icl_tc_phy_connect(dig_port, required_lanes);
578 
579 	drm_dbg_kms(&i915->drm, "Port %s: TC port mode reset (%s -> %s)\n",
580 		    dig_port->tc_port_name,
581 		    tc_port_mode_name(old_tc_mode),
582 		    tc_port_mode_name(dig_port->tc_mode));
583 }
584 
585 static void
intel_tc_port_link_init_refcount(struct intel_digital_port * dig_port,int refcount)586 intel_tc_port_link_init_refcount(struct intel_digital_port *dig_port,
587 				 int refcount)
588 {
589 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
590 
591 	drm_WARN_ON(&i915->drm, dig_port->tc_link_refcount);
592 	dig_port->tc_link_refcount = refcount;
593 }
594 
intel_tc_port_sanitize(struct intel_digital_port * dig_port)595 void intel_tc_port_sanitize(struct intel_digital_port *dig_port)
596 {
597 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
598 	struct intel_encoder *encoder = &dig_port->base;
599 	intel_wakeref_t tc_cold_wref;
600 	int active_links = 0;
601 
602 	mutex_lock(&dig_port->tc_lock);
603 	tc_cold_wref = tc_cold_block(dig_port);
604 
605 	dig_port->tc_mode = intel_tc_port_get_current_mode(dig_port);
606 	if (dig_port->dp.is_mst)
607 		active_links = intel_dp_mst_encoder_active_links(dig_port);
608 	else if (encoder->base.crtc)
609 		active_links = to_intel_crtc(encoder->base.crtc)->active;
610 
611 	if (active_links) {
612 		if (!icl_tc_phy_is_connected(dig_port))
613 			drm_dbg_kms(&i915->drm,
614 				    "Port %s: PHY disconnected with %d active link(s)\n",
615 				    dig_port->tc_port_name, active_links);
616 		intel_tc_port_link_init_refcount(dig_port, active_links);
617 
618 		goto out;
619 	}
620 
621 	if (dig_port->tc_legacy_port)
622 		icl_tc_phy_connect(dig_port, 1);
623 
624 out:
625 	drm_dbg_kms(&i915->drm, "Port %s: sanitize mode (%s)\n",
626 		    dig_port->tc_port_name,
627 		    tc_port_mode_name(dig_port->tc_mode));
628 
629 	tc_cold_unblock(dig_port, tc_cold_wref);
630 	mutex_unlock(&dig_port->tc_lock);
631 }
632 
intel_tc_port_needs_reset(struct intel_digital_port * dig_port)633 static bool intel_tc_port_needs_reset(struct intel_digital_port *dig_port)
634 {
635 	return intel_tc_port_get_target_mode(dig_port) != dig_port->tc_mode;
636 }
637 
638 /*
639  * The type-C ports are different because even when they are connected, they may
640  * not be available/usable by the graphics driver: see the comment on
641  * icl_tc_phy_connect(). So in our driver instead of adding the additional
642  * concept of "usable" and make everything check for "connected and usable" we
643  * define a port as "connected" when it is not only connected, but also when it
644  * is usable by the rest of the driver. That maintains the old assumption that
645  * connected ports are usable, and avoids exposing to the users objects they
646  * can't really use.
647  */
intel_tc_port_connected(struct intel_encoder * encoder)648 bool intel_tc_port_connected(struct intel_encoder *encoder)
649 {
650 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
651 	bool is_connected;
652 	intel_wakeref_t tc_cold_wref;
653 
654 	intel_tc_port_lock(dig_port);
655 	tc_cold_wref = tc_cold_block(dig_port);
656 
657 	is_connected = tc_port_live_status_mask(dig_port) &
658 		       BIT(dig_port->tc_mode);
659 
660 	tc_cold_unblock(dig_port, tc_cold_wref);
661 	intel_tc_port_unlock(dig_port);
662 
663 	return is_connected;
664 }
665 
__intel_tc_port_lock(struct intel_digital_port * dig_port,int required_lanes,bool force_disconnect)666 static void __intel_tc_port_lock(struct intel_digital_port *dig_port,
667 				 int required_lanes, bool force_disconnect)
668 {
669 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
670 	intel_wakeref_t wakeref;
671 
672 	wakeref = intel_display_power_get(i915, POWER_DOMAIN_DISPLAY_CORE);
673 
674 	mutex_lock(&dig_port->tc_lock);
675 
676 	if (!dig_port->tc_link_refcount) {
677 		intel_wakeref_t tc_cold_wref;
678 
679 		tc_cold_wref = tc_cold_block(dig_port);
680 
681 		if (force_disconnect || intel_tc_port_needs_reset(dig_port))
682 			intel_tc_port_reset_mode(dig_port, required_lanes,
683 						 force_disconnect);
684 
685 		tc_cold_unblock(dig_port, tc_cold_wref);
686 	}
687 
688 	drm_WARN_ON(&i915->drm, dig_port->tc_lock_wakeref);
689 	dig_port->tc_lock_wakeref = wakeref;
690 }
691 
intel_tc_port_lock(struct intel_digital_port * dig_port)692 void intel_tc_port_lock(struct intel_digital_port *dig_port)
693 {
694 	__intel_tc_port_lock(dig_port, 1, false);
695 }
696 
intel_tc_port_unlock(struct intel_digital_port * dig_port)697 void intel_tc_port_unlock(struct intel_digital_port *dig_port)
698 {
699 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
700 	intel_wakeref_t wakeref = fetch_and_zero(&dig_port->tc_lock_wakeref);
701 
702 	mutex_unlock(&dig_port->tc_lock);
703 
704 	intel_display_power_put_async(i915, POWER_DOMAIN_DISPLAY_CORE,
705 				      wakeref);
706 }
707 
708 /**
709  * intel_tc_port_disconnect_phy: disconnect TypeC PHY from display port
710  * @dig_port: digital port
711  *
712  * Disconnect the given digital port from its TypeC PHY (handing back the
713  * control of the PHY to the TypeC subsystem). The only purpose of this
714  * function is to force the disconnect even with a TypeC display output still
715  * plugged to the TypeC connector, which is required by the TypeC firmwares
716  * during system suspend and shutdown. Otherwise - during the unplug event
717  * handling - the PHY ownership is released automatically by
718  * intel_tc_port_reset_mode(), when calling this function is not required.
719  */
intel_tc_port_disconnect_phy(struct intel_digital_port * dig_port)720 void intel_tc_port_disconnect_phy(struct intel_digital_port *dig_port)
721 {
722 	__intel_tc_port_lock(dig_port, 1, true);
723 	intel_tc_port_unlock(dig_port);
724 }
725 
intel_tc_port_ref_held(struct intel_digital_port * dig_port)726 bool intel_tc_port_ref_held(struct intel_digital_port *dig_port)
727 {
728 	return mutex_is_locked(&dig_port->tc_lock) ||
729 	       dig_port->tc_link_refcount;
730 }
731 
intel_tc_port_get_link(struct intel_digital_port * dig_port,int required_lanes)732 void intel_tc_port_get_link(struct intel_digital_port *dig_port,
733 			    int required_lanes)
734 {
735 	__intel_tc_port_lock(dig_port, required_lanes, false);
736 	dig_port->tc_link_refcount++;
737 	intel_tc_port_unlock(dig_port);
738 }
739 
intel_tc_port_put_link(struct intel_digital_port * dig_port)740 void intel_tc_port_put_link(struct intel_digital_port *dig_port)
741 {
742 	mutex_lock(&dig_port->tc_lock);
743 	dig_port->tc_link_refcount--;
744 	mutex_unlock(&dig_port->tc_lock);
745 }
746 
747 static bool
tc_has_modular_fia(struct drm_i915_private * i915,struct intel_digital_port * dig_port)748 tc_has_modular_fia(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
749 {
750 	intel_wakeref_t wakeref;
751 	u32 val;
752 
753 	if (!INTEL_INFO(i915)->display.has_modular_fia)
754 		return false;
755 
756 	mutex_lock(&dig_port->tc_lock);
757 	wakeref = tc_cold_block(dig_port);
758 	val = intel_uncore_read(&i915->uncore, PORT_TX_DFLEXDPSP(FIA1));
759 	tc_cold_unblock(dig_port, wakeref);
760 	mutex_unlock(&dig_port->tc_lock);
761 
762 	drm_WARN_ON(&i915->drm, val == 0xffffffff);
763 
764 	return val & MODULAR_FIA_MASK;
765 }
766 
767 static void
tc_port_load_fia_params(struct drm_i915_private * i915,struct intel_digital_port * dig_port)768 tc_port_load_fia_params(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
769 {
770 	enum port port = dig_port->base.port;
771 	enum tc_port tc_port = intel_port_to_tc(i915, port);
772 
773 	/*
774 	 * Each Modular FIA instance houses 2 TC ports. In SOC that has more
775 	 * than two TC ports, there are multiple instances of Modular FIA.
776 	 */
777 	if (tc_has_modular_fia(i915, dig_port)) {
778 		dig_port->tc_phy_fia = tc_port / 2;
779 		dig_port->tc_phy_fia_idx = tc_port % 2;
780 	} else {
781 		dig_port->tc_phy_fia = FIA1;
782 		dig_port->tc_phy_fia_idx = tc_port;
783 	}
784 }
785 
intel_tc_port_init(struct intel_digital_port * dig_port,bool is_legacy)786 void intel_tc_port_init(struct intel_digital_port *dig_port, bool is_legacy)
787 {
788 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
789 	enum port port = dig_port->base.port;
790 	enum tc_port tc_port = intel_port_to_tc(i915, port);
791 
792 	if (drm_WARN_ON(&i915->drm, tc_port == TC_PORT_NONE))
793 		return;
794 
795 	snprintf(dig_port->tc_port_name, sizeof(dig_port->tc_port_name),
796 		 "%c/TC#%d", port_name(port), tc_port + 1);
797 
798 	mutex_init(&dig_port->tc_lock);
799 	dig_port->tc_legacy_port = is_legacy;
800 	dig_port->tc_link_refcount = 0;
801 	tc_port_load_fia_params(i915, dig_port);
802 }
803 
intel_tc_cold_requires_aux_pw(struct intel_digital_port * dig_port)804 bool intel_tc_cold_requires_aux_pw(struct intel_digital_port *dig_port)
805 {
806 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
807 
808 	return (DISPLAY_VER(i915) == 11 && dig_port->tc_legacy_port) ||
809 		IS_ALDERLAKE_P(i915);
810 }
811