1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright (c) 2021, Microsoft Corporation. */
3
4 #include <linux/module.h>
5 #include <linux/pci.h>
6
7 #include "mana.h"
8
mana_gd_r32(struct gdma_context * g,u64 offset)9 static u32 mana_gd_r32(struct gdma_context *g, u64 offset)
10 {
11 return readl(g->bar0_va + offset);
12 }
13
mana_gd_r64(struct gdma_context * g,u64 offset)14 static u64 mana_gd_r64(struct gdma_context *g, u64 offset)
15 {
16 return readq(g->bar0_va + offset);
17 }
18
mana_gd_init_registers(struct pci_dev * pdev)19 static void mana_gd_init_registers(struct pci_dev *pdev)
20 {
21 struct gdma_context *gc = pci_get_drvdata(pdev);
22
23 gc->db_page_size = mana_gd_r32(gc, GDMA_REG_DB_PAGE_SIZE) & 0xFFFF;
24
25 gc->db_page_base = gc->bar0_va +
26 mana_gd_r64(gc, GDMA_REG_DB_PAGE_OFFSET);
27
28 gc->shm_base = gc->bar0_va + mana_gd_r64(gc, GDMA_REG_SHM_OFFSET);
29 }
30
mana_gd_query_max_resources(struct pci_dev * pdev)31 static int mana_gd_query_max_resources(struct pci_dev *pdev)
32 {
33 struct gdma_context *gc = pci_get_drvdata(pdev);
34 struct gdma_query_max_resources_resp resp = {};
35 struct gdma_general_req req = {};
36 int err;
37
38 mana_gd_init_req_hdr(&req.hdr, GDMA_QUERY_MAX_RESOURCES,
39 sizeof(req), sizeof(resp));
40
41 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
42 if (err || resp.hdr.status) {
43 dev_err(gc->dev, "Failed to query resource info: %d, 0x%x\n",
44 err, resp.hdr.status);
45 return err ? err : -EPROTO;
46 }
47
48 if (gc->num_msix_usable > resp.max_msix)
49 gc->num_msix_usable = resp.max_msix;
50
51 if (gc->num_msix_usable <= 1)
52 return -ENOSPC;
53
54 gc->max_num_queues = num_online_cpus();
55 if (gc->max_num_queues > MANA_MAX_NUM_QUEUES)
56 gc->max_num_queues = MANA_MAX_NUM_QUEUES;
57
58 if (gc->max_num_queues > resp.max_eq)
59 gc->max_num_queues = resp.max_eq;
60
61 if (gc->max_num_queues > resp.max_cq)
62 gc->max_num_queues = resp.max_cq;
63
64 if (gc->max_num_queues > resp.max_sq)
65 gc->max_num_queues = resp.max_sq;
66
67 if (gc->max_num_queues > resp.max_rq)
68 gc->max_num_queues = resp.max_rq;
69
70 /* The Hardware Channel (HWC) used 1 MSI-X */
71 if (gc->max_num_queues > gc->num_msix_usable - 1)
72 gc->max_num_queues = gc->num_msix_usable - 1;
73
74 return 0;
75 }
76
mana_gd_detect_devices(struct pci_dev * pdev)77 static int mana_gd_detect_devices(struct pci_dev *pdev)
78 {
79 struct gdma_context *gc = pci_get_drvdata(pdev);
80 struct gdma_list_devices_resp resp = {};
81 struct gdma_general_req req = {};
82 struct gdma_dev_id dev;
83 u32 i, max_num_devs;
84 u16 dev_type;
85 int err;
86
87 mana_gd_init_req_hdr(&req.hdr, GDMA_LIST_DEVICES, sizeof(req),
88 sizeof(resp));
89
90 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
91 if (err || resp.hdr.status) {
92 dev_err(gc->dev, "Failed to detect devices: %d, 0x%x\n", err,
93 resp.hdr.status);
94 return err ? err : -EPROTO;
95 }
96
97 max_num_devs = min_t(u32, MAX_NUM_GDMA_DEVICES, resp.num_of_devs);
98
99 for (i = 0; i < max_num_devs; i++) {
100 dev = resp.devs[i];
101 dev_type = dev.type;
102
103 /* HWC is already detected in mana_hwc_create_channel(). */
104 if (dev_type == GDMA_DEVICE_HWC)
105 continue;
106
107 if (dev_type == GDMA_DEVICE_MANA) {
108 gc->mana.gdma_context = gc;
109 gc->mana.dev_id = dev;
110 }
111 }
112
113 return gc->mana.dev_id.type == 0 ? -ENODEV : 0;
114 }
115
mana_gd_send_request(struct gdma_context * gc,u32 req_len,const void * req,u32 resp_len,void * resp)116 int mana_gd_send_request(struct gdma_context *gc, u32 req_len, const void *req,
117 u32 resp_len, void *resp)
118 {
119 struct hw_channel_context *hwc = gc->hwc.driver_data;
120
121 return mana_hwc_send_request(hwc, req_len, req, resp_len, resp);
122 }
123
mana_gd_alloc_memory(struct gdma_context * gc,unsigned int length,struct gdma_mem_info * gmi)124 int mana_gd_alloc_memory(struct gdma_context *gc, unsigned int length,
125 struct gdma_mem_info *gmi)
126 {
127 dma_addr_t dma_handle;
128 void *buf;
129
130 if (length < PAGE_SIZE || !is_power_of_2(length))
131 return -EINVAL;
132
133 gmi->dev = gc->dev;
134 buf = dma_alloc_coherent(gmi->dev, length, &dma_handle, GFP_KERNEL);
135 if (!buf)
136 return -ENOMEM;
137
138 gmi->dma_handle = dma_handle;
139 gmi->virt_addr = buf;
140 gmi->length = length;
141
142 return 0;
143 }
144
mana_gd_free_memory(struct gdma_mem_info * gmi)145 void mana_gd_free_memory(struct gdma_mem_info *gmi)
146 {
147 dma_free_coherent(gmi->dev, gmi->length, gmi->virt_addr,
148 gmi->dma_handle);
149 }
150
mana_gd_create_hw_eq(struct gdma_context * gc,struct gdma_queue * queue)151 static int mana_gd_create_hw_eq(struct gdma_context *gc,
152 struct gdma_queue *queue)
153 {
154 struct gdma_create_queue_resp resp = {};
155 struct gdma_create_queue_req req = {};
156 int err;
157
158 if (queue->type != GDMA_EQ)
159 return -EINVAL;
160
161 mana_gd_init_req_hdr(&req.hdr, GDMA_CREATE_QUEUE,
162 sizeof(req), sizeof(resp));
163
164 req.hdr.dev_id = queue->gdma_dev->dev_id;
165 req.type = queue->type;
166 req.pdid = queue->gdma_dev->pdid;
167 req.doolbell_id = queue->gdma_dev->doorbell;
168 req.gdma_region = queue->mem_info.gdma_region;
169 req.queue_size = queue->queue_size;
170 req.log2_throttle_limit = queue->eq.log2_throttle_limit;
171 req.eq_pci_msix_index = queue->eq.msix_index;
172
173 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
174 if (err || resp.hdr.status) {
175 dev_err(gc->dev, "Failed to create queue: %d, 0x%x\n", err,
176 resp.hdr.status);
177 return err ? err : -EPROTO;
178 }
179
180 queue->id = resp.queue_index;
181 queue->eq.disable_needed = true;
182 queue->mem_info.gdma_region = GDMA_INVALID_DMA_REGION;
183 return 0;
184 }
185
mana_gd_disable_queue(struct gdma_queue * queue)186 static int mana_gd_disable_queue(struct gdma_queue *queue)
187 {
188 struct gdma_context *gc = queue->gdma_dev->gdma_context;
189 struct gdma_disable_queue_req req = {};
190 struct gdma_general_resp resp = {};
191 int err;
192
193 WARN_ON(queue->type != GDMA_EQ);
194
195 mana_gd_init_req_hdr(&req.hdr, GDMA_DISABLE_QUEUE,
196 sizeof(req), sizeof(resp));
197
198 req.hdr.dev_id = queue->gdma_dev->dev_id;
199 req.type = queue->type;
200 req.queue_index = queue->id;
201 req.alloc_res_id_on_creation = 1;
202
203 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
204 if (err || resp.hdr.status) {
205 dev_err(gc->dev, "Failed to disable queue: %d, 0x%x\n", err,
206 resp.hdr.status);
207 return err ? err : -EPROTO;
208 }
209
210 return 0;
211 }
212
213 #define DOORBELL_OFFSET_SQ 0x0
214 #define DOORBELL_OFFSET_RQ 0x400
215 #define DOORBELL_OFFSET_CQ 0x800
216 #define DOORBELL_OFFSET_EQ 0xFF8
217
mana_gd_ring_doorbell(struct gdma_context * gc,u32 db_index,enum gdma_queue_type q_type,u32 qid,u32 tail_ptr,u8 num_req)218 static void mana_gd_ring_doorbell(struct gdma_context *gc, u32 db_index,
219 enum gdma_queue_type q_type, u32 qid,
220 u32 tail_ptr, u8 num_req)
221 {
222 void __iomem *addr = gc->db_page_base + gc->db_page_size * db_index;
223 union gdma_doorbell_entry e = {};
224
225 switch (q_type) {
226 case GDMA_EQ:
227 e.eq.id = qid;
228 e.eq.tail_ptr = tail_ptr;
229 e.eq.arm = num_req;
230
231 addr += DOORBELL_OFFSET_EQ;
232 break;
233
234 case GDMA_CQ:
235 e.cq.id = qid;
236 e.cq.tail_ptr = tail_ptr;
237 e.cq.arm = num_req;
238
239 addr += DOORBELL_OFFSET_CQ;
240 break;
241
242 case GDMA_RQ:
243 e.rq.id = qid;
244 e.rq.tail_ptr = tail_ptr;
245 e.rq.wqe_cnt = num_req;
246
247 addr += DOORBELL_OFFSET_RQ;
248 break;
249
250 case GDMA_SQ:
251 e.sq.id = qid;
252 e.sq.tail_ptr = tail_ptr;
253
254 addr += DOORBELL_OFFSET_SQ;
255 break;
256
257 default:
258 WARN_ON(1);
259 return;
260 }
261
262 /* Ensure all writes are done before ring doorbell */
263 wmb();
264
265 writeq(e.as_uint64, addr);
266 }
267
mana_gd_wq_ring_doorbell(struct gdma_context * gc,struct gdma_queue * queue)268 void mana_gd_wq_ring_doorbell(struct gdma_context *gc, struct gdma_queue *queue)
269 {
270 mana_gd_ring_doorbell(gc, queue->gdma_dev->doorbell, queue->type,
271 queue->id, queue->head * GDMA_WQE_BU_SIZE, 1);
272 }
273
mana_gd_ring_cq(struct gdma_queue * cq,u8 arm_bit)274 void mana_gd_ring_cq(struct gdma_queue *cq, u8 arm_bit)
275 {
276 struct gdma_context *gc = cq->gdma_dev->gdma_context;
277
278 u32 num_cqe = cq->queue_size / GDMA_CQE_SIZE;
279
280 u32 head = cq->head % (num_cqe << GDMA_CQE_OWNER_BITS);
281
282 mana_gd_ring_doorbell(gc, cq->gdma_dev->doorbell, cq->type, cq->id,
283 head, arm_bit);
284 }
285
mana_gd_process_eqe(struct gdma_queue * eq)286 static void mana_gd_process_eqe(struct gdma_queue *eq)
287 {
288 u32 head = eq->head % (eq->queue_size / GDMA_EQE_SIZE);
289 struct gdma_context *gc = eq->gdma_dev->gdma_context;
290 struct gdma_eqe *eq_eqe_ptr = eq->queue_mem_ptr;
291 union gdma_eqe_info eqe_info;
292 enum gdma_eqe_type type;
293 struct gdma_event event;
294 struct gdma_queue *cq;
295 struct gdma_eqe *eqe;
296 u32 cq_id;
297
298 eqe = &eq_eqe_ptr[head];
299 eqe_info.as_uint32 = eqe->eqe_info;
300 type = eqe_info.type;
301
302 switch (type) {
303 case GDMA_EQE_COMPLETION:
304 cq_id = eqe->details[0] & 0xFFFFFF;
305 if (WARN_ON_ONCE(cq_id >= gc->max_num_cqs))
306 break;
307
308 cq = gc->cq_table[cq_id];
309 if (WARN_ON_ONCE(!cq || cq->type != GDMA_CQ || cq->id != cq_id))
310 break;
311
312 if (cq->cq.callback)
313 cq->cq.callback(cq->cq.context, cq);
314
315 break;
316
317 case GDMA_EQE_TEST_EVENT:
318 gc->test_event_eq_id = eq->id;
319 complete(&gc->eq_test_event);
320 break;
321
322 case GDMA_EQE_HWC_INIT_EQ_ID_DB:
323 case GDMA_EQE_HWC_INIT_DATA:
324 case GDMA_EQE_HWC_INIT_DONE:
325 if (!eq->eq.callback)
326 break;
327
328 event.type = type;
329 memcpy(&event.details, &eqe->details, GDMA_EVENT_DATA_SIZE);
330 eq->eq.callback(eq->eq.context, eq, &event);
331 break;
332
333 default:
334 break;
335 }
336 }
337
mana_gd_process_eq_events(void * arg)338 static void mana_gd_process_eq_events(void *arg)
339 {
340 u32 owner_bits, new_bits, old_bits;
341 union gdma_eqe_info eqe_info;
342 struct gdma_eqe *eq_eqe_ptr;
343 struct gdma_queue *eq = arg;
344 struct gdma_context *gc;
345 struct gdma_eqe *eqe;
346 u32 head, num_eqe;
347 int i;
348
349 gc = eq->gdma_dev->gdma_context;
350
351 num_eqe = eq->queue_size / GDMA_EQE_SIZE;
352 eq_eqe_ptr = eq->queue_mem_ptr;
353
354 /* Process up to 5 EQEs at a time, and update the HW head. */
355 for (i = 0; i < 5; i++) {
356 eqe = &eq_eqe_ptr[eq->head % num_eqe];
357 eqe_info.as_uint32 = eqe->eqe_info;
358 owner_bits = eqe_info.owner_bits;
359
360 old_bits = (eq->head / num_eqe - 1) & GDMA_EQE_OWNER_MASK;
361 /* No more entries */
362 if (owner_bits == old_bits)
363 break;
364
365 new_bits = (eq->head / num_eqe) & GDMA_EQE_OWNER_MASK;
366 if (owner_bits != new_bits) {
367 dev_err(gc->dev, "EQ %d: overflow detected\n", eq->id);
368 break;
369 }
370
371 /* Per GDMA spec, rmb is necessary after checking owner_bits, before
372 * reading eqe.
373 */
374 rmb();
375
376 mana_gd_process_eqe(eq);
377
378 eq->head++;
379 }
380
381 head = eq->head % (num_eqe << GDMA_EQE_OWNER_BITS);
382
383 mana_gd_ring_doorbell(gc, eq->gdma_dev->doorbell, eq->type, eq->id,
384 head, SET_ARM_BIT);
385 }
386
mana_gd_register_irq(struct gdma_queue * queue,const struct gdma_queue_spec * spec)387 static int mana_gd_register_irq(struct gdma_queue *queue,
388 const struct gdma_queue_spec *spec)
389 {
390 struct gdma_dev *gd = queue->gdma_dev;
391 struct gdma_irq_context *gic;
392 struct gdma_context *gc;
393 struct gdma_resource *r;
394 unsigned int msi_index;
395 unsigned long flags;
396 struct device *dev;
397 int err = 0;
398
399 gc = gd->gdma_context;
400 r = &gc->msix_resource;
401 dev = gc->dev;
402
403 spin_lock_irqsave(&r->lock, flags);
404
405 msi_index = find_first_zero_bit(r->map, r->size);
406 if (msi_index >= r->size || msi_index >= gc->num_msix_usable) {
407 err = -ENOSPC;
408 } else {
409 bitmap_set(r->map, msi_index, 1);
410 queue->eq.msix_index = msi_index;
411 }
412
413 spin_unlock_irqrestore(&r->lock, flags);
414
415 if (err) {
416 dev_err(dev, "Register IRQ err:%d, msi:%u rsize:%u, nMSI:%u",
417 err, msi_index, r->size, gc->num_msix_usable);
418
419 return err;
420 }
421
422 gic = &gc->irq_contexts[msi_index];
423
424 WARN_ON(gic->handler || gic->arg);
425
426 gic->arg = queue;
427
428 gic->handler = mana_gd_process_eq_events;
429
430 return 0;
431 }
432
mana_gd_deregiser_irq(struct gdma_queue * queue)433 static void mana_gd_deregiser_irq(struct gdma_queue *queue)
434 {
435 struct gdma_dev *gd = queue->gdma_dev;
436 struct gdma_irq_context *gic;
437 struct gdma_context *gc;
438 struct gdma_resource *r;
439 unsigned int msix_index;
440 unsigned long flags;
441
442 gc = gd->gdma_context;
443 r = &gc->msix_resource;
444
445 /* At most num_online_cpus() + 1 interrupts are used. */
446 msix_index = queue->eq.msix_index;
447 if (WARN_ON(msix_index >= gc->num_msix_usable))
448 return;
449
450 gic = &gc->irq_contexts[msix_index];
451 gic->handler = NULL;
452 gic->arg = NULL;
453
454 spin_lock_irqsave(&r->lock, flags);
455 bitmap_clear(r->map, msix_index, 1);
456 spin_unlock_irqrestore(&r->lock, flags);
457
458 queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
459 }
460
mana_gd_test_eq(struct gdma_context * gc,struct gdma_queue * eq)461 int mana_gd_test_eq(struct gdma_context *gc, struct gdma_queue *eq)
462 {
463 struct gdma_generate_test_event_req req = {};
464 struct gdma_general_resp resp = {};
465 struct device *dev = gc->dev;
466 int err;
467
468 mutex_lock(&gc->eq_test_event_mutex);
469
470 init_completion(&gc->eq_test_event);
471 gc->test_event_eq_id = INVALID_QUEUE_ID;
472
473 mana_gd_init_req_hdr(&req.hdr, GDMA_GENERATE_TEST_EQE,
474 sizeof(req), sizeof(resp));
475
476 req.hdr.dev_id = eq->gdma_dev->dev_id;
477 req.queue_index = eq->id;
478
479 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
480 if (err) {
481 dev_err(dev, "test_eq failed: %d\n", err);
482 goto out;
483 }
484
485 err = -EPROTO;
486
487 if (resp.hdr.status) {
488 dev_err(dev, "test_eq failed: 0x%x\n", resp.hdr.status);
489 goto out;
490 }
491
492 if (!wait_for_completion_timeout(&gc->eq_test_event, 30 * HZ)) {
493 dev_err(dev, "test_eq timed out on queue %d\n", eq->id);
494 goto out;
495 }
496
497 if (eq->id != gc->test_event_eq_id) {
498 dev_err(dev, "test_eq got an event on wrong queue %d (%d)\n",
499 gc->test_event_eq_id, eq->id);
500 goto out;
501 }
502
503 err = 0;
504 out:
505 mutex_unlock(&gc->eq_test_event_mutex);
506 return err;
507 }
508
mana_gd_destroy_eq(struct gdma_context * gc,bool flush_evenets,struct gdma_queue * queue)509 static void mana_gd_destroy_eq(struct gdma_context *gc, bool flush_evenets,
510 struct gdma_queue *queue)
511 {
512 int err;
513
514 if (flush_evenets) {
515 err = mana_gd_test_eq(gc, queue);
516 if (err)
517 dev_warn(gc->dev, "Failed to flush EQ: %d\n", err);
518 }
519
520 mana_gd_deregiser_irq(queue);
521
522 if (queue->eq.disable_needed)
523 mana_gd_disable_queue(queue);
524 }
525
mana_gd_create_eq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,bool create_hwq,struct gdma_queue * queue)526 static int mana_gd_create_eq(struct gdma_dev *gd,
527 const struct gdma_queue_spec *spec,
528 bool create_hwq, struct gdma_queue *queue)
529 {
530 struct gdma_context *gc = gd->gdma_context;
531 struct device *dev = gc->dev;
532 u32 log2_num_entries;
533 int err;
534
535 queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
536
537 log2_num_entries = ilog2(queue->queue_size / GDMA_EQE_SIZE);
538
539 if (spec->eq.log2_throttle_limit > log2_num_entries) {
540 dev_err(dev, "EQ throttling limit (%lu) > maximum EQE (%u)\n",
541 spec->eq.log2_throttle_limit, log2_num_entries);
542 return -EINVAL;
543 }
544
545 err = mana_gd_register_irq(queue, spec);
546 if (err) {
547 dev_err(dev, "Failed to register irq: %d\n", err);
548 return err;
549 }
550
551 queue->eq.callback = spec->eq.callback;
552 queue->eq.context = spec->eq.context;
553 queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
554 queue->eq.log2_throttle_limit = spec->eq.log2_throttle_limit ?: 1;
555
556 if (create_hwq) {
557 err = mana_gd_create_hw_eq(gc, queue);
558 if (err)
559 goto out;
560
561 err = mana_gd_test_eq(gc, queue);
562 if (err)
563 goto out;
564 }
565
566 return 0;
567 out:
568 dev_err(dev, "Failed to create EQ: %d\n", err);
569 mana_gd_destroy_eq(gc, false, queue);
570 return err;
571 }
572
mana_gd_create_cq(const struct gdma_queue_spec * spec,struct gdma_queue * queue)573 static void mana_gd_create_cq(const struct gdma_queue_spec *spec,
574 struct gdma_queue *queue)
575 {
576 u32 log2_num_entries = ilog2(spec->queue_size / GDMA_CQE_SIZE);
577
578 queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
579 queue->cq.parent = spec->cq.parent_eq;
580 queue->cq.context = spec->cq.context;
581 queue->cq.callback = spec->cq.callback;
582 }
583
mana_gd_destroy_cq(struct gdma_context * gc,struct gdma_queue * queue)584 static void mana_gd_destroy_cq(struct gdma_context *gc,
585 struct gdma_queue *queue)
586 {
587 u32 id = queue->id;
588
589 if (id >= gc->max_num_cqs)
590 return;
591
592 if (!gc->cq_table[id])
593 return;
594
595 gc->cq_table[id] = NULL;
596 }
597
mana_gd_create_hwc_queue(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)598 int mana_gd_create_hwc_queue(struct gdma_dev *gd,
599 const struct gdma_queue_spec *spec,
600 struct gdma_queue **queue_ptr)
601 {
602 struct gdma_context *gc = gd->gdma_context;
603 struct gdma_mem_info *gmi;
604 struct gdma_queue *queue;
605 int err;
606
607 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
608 if (!queue)
609 return -ENOMEM;
610
611 gmi = &queue->mem_info;
612 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
613 if (err)
614 goto free_q;
615
616 queue->head = 0;
617 queue->tail = 0;
618 queue->queue_mem_ptr = gmi->virt_addr;
619 queue->queue_size = spec->queue_size;
620 queue->monitor_avl_buf = spec->monitor_avl_buf;
621 queue->type = spec->type;
622 queue->gdma_dev = gd;
623
624 if (spec->type == GDMA_EQ)
625 err = mana_gd_create_eq(gd, spec, false, queue);
626 else if (spec->type == GDMA_CQ)
627 mana_gd_create_cq(spec, queue);
628
629 if (err)
630 goto out;
631
632 *queue_ptr = queue;
633 return 0;
634 out:
635 mana_gd_free_memory(gmi);
636 free_q:
637 kfree(queue);
638 return err;
639 }
640
mana_gd_destroy_dma_region(struct gdma_context * gc,u64 gdma_region)641 static void mana_gd_destroy_dma_region(struct gdma_context *gc, u64 gdma_region)
642 {
643 struct gdma_destroy_dma_region_req req = {};
644 struct gdma_general_resp resp = {};
645 int err;
646
647 if (gdma_region == GDMA_INVALID_DMA_REGION)
648 return;
649
650 mana_gd_init_req_hdr(&req.hdr, GDMA_DESTROY_DMA_REGION, sizeof(req),
651 sizeof(resp));
652 req.gdma_region = gdma_region;
653
654 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
655 if (err || resp.hdr.status)
656 dev_err(gc->dev, "Failed to destroy DMA region: %d, 0x%x\n",
657 err, resp.hdr.status);
658 }
659
mana_gd_create_dma_region(struct gdma_dev * gd,struct gdma_mem_info * gmi)660 static int mana_gd_create_dma_region(struct gdma_dev *gd,
661 struct gdma_mem_info *gmi)
662 {
663 unsigned int num_page = gmi->length / PAGE_SIZE;
664 struct gdma_create_dma_region_req *req = NULL;
665 struct gdma_create_dma_region_resp resp = {};
666 struct gdma_context *gc = gd->gdma_context;
667 struct hw_channel_context *hwc;
668 u32 length = gmi->length;
669 u32 req_msg_size;
670 int err;
671 int i;
672
673 if (length < PAGE_SIZE || !is_power_of_2(length))
674 return -EINVAL;
675
676 if (offset_in_page(gmi->virt_addr) != 0)
677 return -EINVAL;
678
679 hwc = gc->hwc.driver_data;
680 req_msg_size = sizeof(*req) + num_page * sizeof(u64);
681 if (req_msg_size > hwc->max_req_msg_size)
682 return -EINVAL;
683
684 req = kzalloc(req_msg_size, GFP_KERNEL);
685 if (!req)
686 return -ENOMEM;
687
688 mana_gd_init_req_hdr(&req->hdr, GDMA_CREATE_DMA_REGION,
689 req_msg_size, sizeof(resp));
690 req->length = length;
691 req->offset_in_page = 0;
692 req->gdma_page_type = GDMA_PAGE_TYPE_4K;
693 req->page_count = num_page;
694 req->page_addr_list_len = num_page;
695
696 for (i = 0; i < num_page; i++)
697 req->page_addr_list[i] = gmi->dma_handle + i * PAGE_SIZE;
698
699 err = mana_gd_send_request(gc, req_msg_size, req, sizeof(resp), &resp);
700 if (err)
701 goto out;
702
703 if (resp.hdr.status || resp.gdma_region == GDMA_INVALID_DMA_REGION) {
704 dev_err(gc->dev, "Failed to create DMA region: 0x%x\n",
705 resp.hdr.status);
706 err = -EPROTO;
707 goto out;
708 }
709
710 gmi->gdma_region = resp.gdma_region;
711 out:
712 kfree(req);
713 return err;
714 }
715
mana_gd_create_mana_eq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)716 int mana_gd_create_mana_eq(struct gdma_dev *gd,
717 const struct gdma_queue_spec *spec,
718 struct gdma_queue **queue_ptr)
719 {
720 struct gdma_context *gc = gd->gdma_context;
721 struct gdma_mem_info *gmi;
722 struct gdma_queue *queue;
723 int err;
724
725 if (spec->type != GDMA_EQ)
726 return -EINVAL;
727
728 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
729 if (!queue)
730 return -ENOMEM;
731
732 gmi = &queue->mem_info;
733 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
734 if (err)
735 goto free_q;
736
737 err = mana_gd_create_dma_region(gd, gmi);
738 if (err)
739 goto out;
740
741 queue->head = 0;
742 queue->tail = 0;
743 queue->queue_mem_ptr = gmi->virt_addr;
744 queue->queue_size = spec->queue_size;
745 queue->monitor_avl_buf = spec->monitor_avl_buf;
746 queue->type = spec->type;
747 queue->gdma_dev = gd;
748
749 err = mana_gd_create_eq(gd, spec, true, queue);
750 if (err)
751 goto out;
752
753 *queue_ptr = queue;
754 return 0;
755 out:
756 mana_gd_free_memory(gmi);
757 free_q:
758 kfree(queue);
759 return err;
760 }
761
mana_gd_create_mana_wq_cq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)762 int mana_gd_create_mana_wq_cq(struct gdma_dev *gd,
763 const struct gdma_queue_spec *spec,
764 struct gdma_queue **queue_ptr)
765 {
766 struct gdma_context *gc = gd->gdma_context;
767 struct gdma_mem_info *gmi;
768 struct gdma_queue *queue;
769 int err;
770
771 if (spec->type != GDMA_CQ && spec->type != GDMA_SQ &&
772 spec->type != GDMA_RQ)
773 return -EINVAL;
774
775 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
776 if (!queue)
777 return -ENOMEM;
778
779 gmi = &queue->mem_info;
780 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
781 if (err)
782 goto free_q;
783
784 err = mana_gd_create_dma_region(gd, gmi);
785 if (err)
786 goto out;
787
788 queue->head = 0;
789 queue->tail = 0;
790 queue->queue_mem_ptr = gmi->virt_addr;
791 queue->queue_size = spec->queue_size;
792 queue->monitor_avl_buf = spec->monitor_avl_buf;
793 queue->type = spec->type;
794 queue->gdma_dev = gd;
795
796 if (spec->type == GDMA_CQ)
797 mana_gd_create_cq(spec, queue);
798
799 *queue_ptr = queue;
800 return 0;
801 out:
802 mana_gd_free_memory(gmi);
803 free_q:
804 kfree(queue);
805 return err;
806 }
807
mana_gd_destroy_queue(struct gdma_context * gc,struct gdma_queue * queue)808 void mana_gd_destroy_queue(struct gdma_context *gc, struct gdma_queue *queue)
809 {
810 struct gdma_mem_info *gmi = &queue->mem_info;
811
812 switch (queue->type) {
813 case GDMA_EQ:
814 mana_gd_destroy_eq(gc, queue->eq.disable_needed, queue);
815 break;
816
817 case GDMA_CQ:
818 mana_gd_destroy_cq(gc, queue);
819 break;
820
821 case GDMA_RQ:
822 break;
823
824 case GDMA_SQ:
825 break;
826
827 default:
828 dev_err(gc->dev, "Can't destroy unknown queue: type=%d\n",
829 queue->type);
830 return;
831 }
832
833 mana_gd_destroy_dma_region(gc, gmi->gdma_region);
834 mana_gd_free_memory(gmi);
835 kfree(queue);
836 }
837
mana_gd_verify_vf_version(struct pci_dev * pdev)838 int mana_gd_verify_vf_version(struct pci_dev *pdev)
839 {
840 struct gdma_context *gc = pci_get_drvdata(pdev);
841 struct gdma_verify_ver_resp resp = {};
842 struct gdma_verify_ver_req req = {};
843 int err;
844
845 mana_gd_init_req_hdr(&req.hdr, GDMA_VERIFY_VF_DRIVER_VERSION,
846 sizeof(req), sizeof(resp));
847
848 req.protocol_ver_min = GDMA_PROTOCOL_FIRST;
849 req.protocol_ver_max = GDMA_PROTOCOL_LAST;
850
851 req.gd_drv_cap_flags1 = GDMA_DRV_CAP_FLAGS1;
852 req.gd_drv_cap_flags2 = GDMA_DRV_CAP_FLAGS2;
853 req.gd_drv_cap_flags3 = GDMA_DRV_CAP_FLAGS3;
854 req.gd_drv_cap_flags4 = GDMA_DRV_CAP_FLAGS4;
855
856 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
857 if (err || resp.hdr.status) {
858 dev_err(gc->dev, "VfVerifyVersionOutput: %d, status=0x%x\n",
859 err, resp.hdr.status);
860 return err ? err : -EPROTO;
861 }
862
863 return 0;
864 }
865
mana_gd_register_device(struct gdma_dev * gd)866 int mana_gd_register_device(struct gdma_dev *gd)
867 {
868 struct gdma_context *gc = gd->gdma_context;
869 struct gdma_register_device_resp resp = {};
870 struct gdma_general_req req = {};
871 int err;
872
873 gd->pdid = INVALID_PDID;
874 gd->doorbell = INVALID_DOORBELL;
875 gd->gpa_mkey = INVALID_MEM_KEY;
876
877 mana_gd_init_req_hdr(&req.hdr, GDMA_REGISTER_DEVICE, sizeof(req),
878 sizeof(resp));
879
880 req.hdr.dev_id = gd->dev_id;
881
882 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
883 if (err || resp.hdr.status) {
884 dev_err(gc->dev, "gdma_register_device_resp failed: %d, 0x%x\n",
885 err, resp.hdr.status);
886 return err ? err : -EPROTO;
887 }
888
889 gd->pdid = resp.pdid;
890 gd->gpa_mkey = resp.gpa_mkey;
891 gd->doorbell = resp.db_id;
892
893 return 0;
894 }
895
mana_gd_deregister_device(struct gdma_dev * gd)896 int mana_gd_deregister_device(struct gdma_dev *gd)
897 {
898 struct gdma_context *gc = gd->gdma_context;
899 struct gdma_general_resp resp = {};
900 struct gdma_general_req req = {};
901 int err;
902
903 if (gd->pdid == INVALID_PDID)
904 return -EINVAL;
905
906 mana_gd_init_req_hdr(&req.hdr, GDMA_DEREGISTER_DEVICE, sizeof(req),
907 sizeof(resp));
908
909 req.hdr.dev_id = gd->dev_id;
910
911 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
912 if (err || resp.hdr.status) {
913 dev_err(gc->dev, "Failed to deregister device: %d, 0x%x\n",
914 err, resp.hdr.status);
915 if (!err)
916 err = -EPROTO;
917 }
918
919 gd->pdid = INVALID_PDID;
920 gd->doorbell = INVALID_DOORBELL;
921 gd->gpa_mkey = INVALID_MEM_KEY;
922
923 return err;
924 }
925
mana_gd_wq_avail_space(struct gdma_queue * wq)926 u32 mana_gd_wq_avail_space(struct gdma_queue *wq)
927 {
928 u32 used_space = (wq->head - wq->tail) * GDMA_WQE_BU_SIZE;
929 u32 wq_size = wq->queue_size;
930
931 WARN_ON_ONCE(used_space > wq_size);
932
933 return wq_size - used_space;
934 }
935
mana_gd_get_wqe_ptr(const struct gdma_queue * wq,u32 wqe_offset)936 u8 *mana_gd_get_wqe_ptr(const struct gdma_queue *wq, u32 wqe_offset)
937 {
938 u32 offset = (wqe_offset * GDMA_WQE_BU_SIZE) & (wq->queue_size - 1);
939
940 WARN_ON_ONCE((offset + GDMA_WQE_BU_SIZE) > wq->queue_size);
941
942 return wq->queue_mem_ptr + offset;
943 }
944
mana_gd_write_client_oob(const struct gdma_wqe_request * wqe_req,enum gdma_queue_type q_type,u32 client_oob_size,u32 sgl_data_size,u8 * wqe_ptr)945 static u32 mana_gd_write_client_oob(const struct gdma_wqe_request *wqe_req,
946 enum gdma_queue_type q_type,
947 u32 client_oob_size, u32 sgl_data_size,
948 u8 *wqe_ptr)
949 {
950 bool oob_in_sgl = !!(wqe_req->flags & GDMA_WR_OOB_IN_SGL);
951 bool pad_data = !!(wqe_req->flags & GDMA_WR_PAD_BY_SGE0);
952 struct gdma_wqe *header = (struct gdma_wqe *)wqe_ptr;
953 u8 *ptr;
954
955 memset(header, 0, sizeof(struct gdma_wqe));
956 header->num_sge = wqe_req->num_sge;
957 header->inline_oob_size_div4 = client_oob_size / sizeof(u32);
958
959 if (oob_in_sgl) {
960 WARN_ON_ONCE(!pad_data || wqe_req->num_sge < 2);
961
962 header->client_oob_in_sgl = 1;
963
964 if (pad_data)
965 header->last_vbytes = wqe_req->sgl[0].size;
966 }
967
968 if (q_type == GDMA_SQ)
969 header->client_data_unit = wqe_req->client_data_unit;
970
971 /* The size of gdma_wqe + client_oob_size must be less than or equal
972 * to one Basic Unit (i.e. 32 bytes), so the pointer can't go beyond
973 * the queue memory buffer boundary.
974 */
975 ptr = wqe_ptr + sizeof(header);
976
977 if (wqe_req->inline_oob_data && wqe_req->inline_oob_size > 0) {
978 memcpy(ptr, wqe_req->inline_oob_data, wqe_req->inline_oob_size);
979
980 if (client_oob_size > wqe_req->inline_oob_size)
981 memset(ptr + wqe_req->inline_oob_size, 0,
982 client_oob_size - wqe_req->inline_oob_size);
983 }
984
985 return sizeof(header) + client_oob_size;
986 }
987
mana_gd_write_sgl(struct gdma_queue * wq,u8 * wqe_ptr,const struct gdma_wqe_request * wqe_req)988 static void mana_gd_write_sgl(struct gdma_queue *wq, u8 *wqe_ptr,
989 const struct gdma_wqe_request *wqe_req)
990 {
991 u32 sgl_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
992 const u8 *address = (u8 *)wqe_req->sgl;
993 u8 *base_ptr, *end_ptr;
994 u32 size_to_end;
995
996 base_ptr = wq->queue_mem_ptr;
997 end_ptr = base_ptr + wq->queue_size;
998 size_to_end = (u32)(end_ptr - wqe_ptr);
999
1000 if (size_to_end < sgl_size) {
1001 memcpy(wqe_ptr, address, size_to_end);
1002
1003 wqe_ptr = base_ptr;
1004 address += size_to_end;
1005 sgl_size -= size_to_end;
1006 }
1007
1008 memcpy(wqe_ptr, address, sgl_size);
1009 }
1010
mana_gd_post_work_request(struct gdma_queue * wq,const struct gdma_wqe_request * wqe_req,struct gdma_posted_wqe_info * wqe_info)1011 int mana_gd_post_work_request(struct gdma_queue *wq,
1012 const struct gdma_wqe_request *wqe_req,
1013 struct gdma_posted_wqe_info *wqe_info)
1014 {
1015 u32 client_oob_size = wqe_req->inline_oob_size;
1016 struct gdma_context *gc;
1017 u32 sgl_data_size;
1018 u32 max_wqe_size;
1019 u32 wqe_size;
1020 u8 *wqe_ptr;
1021
1022 if (wqe_req->num_sge == 0)
1023 return -EINVAL;
1024
1025 if (wq->type == GDMA_RQ) {
1026 if (client_oob_size != 0)
1027 return -EINVAL;
1028
1029 client_oob_size = INLINE_OOB_SMALL_SIZE;
1030
1031 max_wqe_size = GDMA_MAX_RQE_SIZE;
1032 } else {
1033 if (client_oob_size != INLINE_OOB_SMALL_SIZE &&
1034 client_oob_size != INLINE_OOB_LARGE_SIZE)
1035 return -EINVAL;
1036
1037 max_wqe_size = GDMA_MAX_SQE_SIZE;
1038 }
1039
1040 sgl_data_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
1041 wqe_size = ALIGN(sizeof(struct gdma_wqe) + client_oob_size +
1042 sgl_data_size, GDMA_WQE_BU_SIZE);
1043 if (wqe_size > max_wqe_size)
1044 return -EINVAL;
1045
1046 if (wq->monitor_avl_buf && wqe_size > mana_gd_wq_avail_space(wq)) {
1047 gc = wq->gdma_dev->gdma_context;
1048 dev_err(gc->dev, "unsuccessful flow control!\n");
1049 return -ENOSPC;
1050 }
1051
1052 if (wqe_info)
1053 wqe_info->wqe_size_in_bu = wqe_size / GDMA_WQE_BU_SIZE;
1054
1055 wqe_ptr = mana_gd_get_wqe_ptr(wq, wq->head);
1056 wqe_ptr += mana_gd_write_client_oob(wqe_req, wq->type, client_oob_size,
1057 sgl_data_size, wqe_ptr);
1058 if (wqe_ptr >= (u8 *)wq->queue_mem_ptr + wq->queue_size)
1059 wqe_ptr -= wq->queue_size;
1060
1061 mana_gd_write_sgl(wq, wqe_ptr, wqe_req);
1062
1063 wq->head += wqe_size / GDMA_WQE_BU_SIZE;
1064
1065 return 0;
1066 }
1067
mana_gd_post_and_ring(struct gdma_queue * queue,const struct gdma_wqe_request * wqe_req,struct gdma_posted_wqe_info * wqe_info)1068 int mana_gd_post_and_ring(struct gdma_queue *queue,
1069 const struct gdma_wqe_request *wqe_req,
1070 struct gdma_posted_wqe_info *wqe_info)
1071 {
1072 struct gdma_context *gc = queue->gdma_dev->gdma_context;
1073 int err;
1074
1075 err = mana_gd_post_work_request(queue, wqe_req, wqe_info);
1076 if (err)
1077 return err;
1078
1079 mana_gd_wq_ring_doorbell(gc, queue);
1080
1081 return 0;
1082 }
1083
mana_gd_read_cqe(struct gdma_queue * cq,struct gdma_comp * comp)1084 static int mana_gd_read_cqe(struct gdma_queue *cq, struct gdma_comp *comp)
1085 {
1086 unsigned int num_cqe = cq->queue_size / sizeof(struct gdma_cqe);
1087 struct gdma_cqe *cq_cqe = cq->queue_mem_ptr;
1088 u32 owner_bits, new_bits, old_bits;
1089 struct gdma_cqe *cqe;
1090
1091 cqe = &cq_cqe[cq->head % num_cqe];
1092 owner_bits = cqe->cqe_info.owner_bits;
1093
1094 old_bits = (cq->head / num_cqe - 1) & GDMA_CQE_OWNER_MASK;
1095 /* Return 0 if no more entries. */
1096 if (owner_bits == old_bits)
1097 return 0;
1098
1099 new_bits = (cq->head / num_cqe) & GDMA_CQE_OWNER_MASK;
1100 /* Return -1 if overflow detected. */
1101 if (WARN_ON_ONCE(owner_bits != new_bits))
1102 return -1;
1103
1104 /* Per GDMA spec, rmb is necessary after checking owner_bits, before
1105 * reading completion info
1106 */
1107 rmb();
1108
1109 comp->wq_num = cqe->cqe_info.wq_num;
1110 comp->is_sq = cqe->cqe_info.is_sq;
1111 memcpy(comp->cqe_data, cqe->cqe_data, GDMA_COMP_DATA_SIZE);
1112
1113 return 1;
1114 }
1115
mana_gd_poll_cq(struct gdma_queue * cq,struct gdma_comp * comp,int num_cqe)1116 int mana_gd_poll_cq(struct gdma_queue *cq, struct gdma_comp *comp, int num_cqe)
1117 {
1118 int cqe_idx;
1119 int ret;
1120
1121 for (cqe_idx = 0; cqe_idx < num_cqe; cqe_idx++) {
1122 ret = mana_gd_read_cqe(cq, &comp[cqe_idx]);
1123
1124 if (ret < 0) {
1125 cq->head -= cqe_idx;
1126 return ret;
1127 }
1128
1129 if (ret == 0)
1130 break;
1131
1132 cq->head++;
1133 }
1134
1135 return cqe_idx;
1136 }
1137
mana_gd_intr(int irq,void * arg)1138 static irqreturn_t mana_gd_intr(int irq, void *arg)
1139 {
1140 struct gdma_irq_context *gic = arg;
1141
1142 if (gic->handler)
1143 gic->handler(gic->arg);
1144
1145 return IRQ_HANDLED;
1146 }
1147
mana_gd_alloc_res_map(u32 res_avail,struct gdma_resource * r)1148 int mana_gd_alloc_res_map(u32 res_avail, struct gdma_resource *r)
1149 {
1150 r->map = bitmap_zalloc(res_avail, GFP_KERNEL);
1151 if (!r->map)
1152 return -ENOMEM;
1153
1154 r->size = res_avail;
1155 spin_lock_init(&r->lock);
1156
1157 return 0;
1158 }
1159
mana_gd_free_res_map(struct gdma_resource * r)1160 void mana_gd_free_res_map(struct gdma_resource *r)
1161 {
1162 bitmap_free(r->map);
1163 r->map = NULL;
1164 r->size = 0;
1165 }
1166
mana_gd_setup_irqs(struct pci_dev * pdev)1167 static int mana_gd_setup_irqs(struct pci_dev *pdev)
1168 {
1169 unsigned int max_queues_per_port = num_online_cpus();
1170 struct gdma_context *gc = pci_get_drvdata(pdev);
1171 struct gdma_irq_context *gic;
1172 unsigned int max_irqs;
1173 int nvec, irq;
1174 int err, i, j;
1175
1176 if (max_queues_per_port > MANA_MAX_NUM_QUEUES)
1177 max_queues_per_port = MANA_MAX_NUM_QUEUES;
1178
1179 /* Need 1 interrupt for the Hardware communication Channel (HWC) */
1180 max_irqs = max_queues_per_port + 1;
1181
1182 nvec = pci_alloc_irq_vectors(pdev, 2, max_irqs, PCI_IRQ_MSIX);
1183 if (nvec < 0)
1184 return nvec;
1185
1186 gc->irq_contexts = kcalloc(nvec, sizeof(struct gdma_irq_context),
1187 GFP_KERNEL);
1188 if (!gc->irq_contexts) {
1189 err = -ENOMEM;
1190 goto free_irq_vector;
1191 }
1192
1193 for (i = 0; i < nvec; i++) {
1194 gic = &gc->irq_contexts[i];
1195 gic->handler = NULL;
1196 gic->arg = NULL;
1197
1198 if (!i)
1199 snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_hwc@pci:%s",
1200 pci_name(pdev));
1201 else
1202 snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_q%d@pci:%s",
1203 i - 1, pci_name(pdev));
1204
1205 irq = pci_irq_vector(pdev, i);
1206 if (irq < 0) {
1207 err = irq;
1208 goto free_irq;
1209 }
1210
1211 err = request_irq(irq, mana_gd_intr, 0, gic->name, gic);
1212 if (err)
1213 goto free_irq;
1214 }
1215
1216 err = mana_gd_alloc_res_map(nvec, &gc->msix_resource);
1217 if (err)
1218 goto free_irq;
1219
1220 gc->max_num_msix = nvec;
1221 gc->num_msix_usable = nvec;
1222
1223 return 0;
1224
1225 free_irq:
1226 for (j = i - 1; j >= 0; j--) {
1227 irq = pci_irq_vector(pdev, j);
1228 gic = &gc->irq_contexts[j];
1229 free_irq(irq, gic);
1230 }
1231
1232 kfree(gc->irq_contexts);
1233 gc->irq_contexts = NULL;
1234 free_irq_vector:
1235 pci_free_irq_vectors(pdev);
1236 return err;
1237 }
1238
mana_gd_remove_irqs(struct pci_dev * pdev)1239 static void mana_gd_remove_irqs(struct pci_dev *pdev)
1240 {
1241 struct gdma_context *gc = pci_get_drvdata(pdev);
1242 struct gdma_irq_context *gic;
1243 int irq, i;
1244
1245 if (gc->max_num_msix < 1)
1246 return;
1247
1248 mana_gd_free_res_map(&gc->msix_resource);
1249
1250 for (i = 0; i < gc->max_num_msix; i++) {
1251 irq = pci_irq_vector(pdev, i);
1252 if (irq < 0)
1253 continue;
1254
1255 gic = &gc->irq_contexts[i];
1256 free_irq(irq, gic);
1257 }
1258
1259 pci_free_irq_vectors(pdev);
1260
1261 gc->max_num_msix = 0;
1262 gc->num_msix_usable = 0;
1263 kfree(gc->irq_contexts);
1264 gc->irq_contexts = NULL;
1265 }
1266
mana_gd_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1267 static int mana_gd_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1268 {
1269 struct gdma_context *gc;
1270 void __iomem *bar0_va;
1271 int bar = 0;
1272 int err;
1273
1274 /* Each port has 2 CQs, each CQ has at most 1 EQE at a time */
1275 BUILD_BUG_ON(2 * MAX_PORTS_IN_MANA_DEV * GDMA_EQE_SIZE > EQ_SIZE);
1276
1277 err = pci_enable_device(pdev);
1278 if (err)
1279 return -ENXIO;
1280
1281 pci_set_master(pdev);
1282
1283 err = pci_request_regions(pdev, "mana");
1284 if (err)
1285 goto disable_dev;
1286
1287 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1288 if (err)
1289 goto release_region;
1290
1291 err = -ENOMEM;
1292 gc = vzalloc(sizeof(*gc));
1293 if (!gc)
1294 goto release_region;
1295
1296 bar0_va = pci_iomap(pdev, bar, 0);
1297 if (!bar0_va)
1298 goto free_gc;
1299
1300 gc->bar0_va = bar0_va;
1301 gc->dev = &pdev->dev;
1302
1303 pci_set_drvdata(pdev, gc);
1304
1305 mana_gd_init_registers(pdev);
1306
1307 mana_smc_init(&gc->shm_channel, gc->dev, gc->shm_base);
1308
1309 err = mana_gd_setup_irqs(pdev);
1310 if (err)
1311 goto unmap_bar;
1312
1313 mutex_init(&gc->eq_test_event_mutex);
1314
1315 err = mana_hwc_create_channel(gc);
1316 if (err)
1317 goto remove_irq;
1318
1319 err = mana_gd_verify_vf_version(pdev);
1320 if (err)
1321 goto remove_irq;
1322
1323 err = mana_gd_query_max_resources(pdev);
1324 if (err)
1325 goto remove_irq;
1326
1327 err = mana_gd_detect_devices(pdev);
1328 if (err)
1329 goto remove_irq;
1330
1331 err = mana_probe(&gc->mana);
1332 if (err)
1333 goto clean_up_gdma;
1334
1335 return 0;
1336
1337 clean_up_gdma:
1338 mana_hwc_destroy_channel(gc);
1339 vfree(gc->cq_table);
1340 gc->cq_table = NULL;
1341 remove_irq:
1342 mana_gd_remove_irqs(pdev);
1343 unmap_bar:
1344 pci_iounmap(pdev, bar0_va);
1345 free_gc:
1346 vfree(gc);
1347 release_region:
1348 pci_release_regions(pdev);
1349 disable_dev:
1350 pci_clear_master(pdev);
1351 pci_disable_device(pdev);
1352 dev_err(&pdev->dev, "gdma probe failed: err = %d\n", err);
1353 return err;
1354 }
1355
mana_gd_remove(struct pci_dev * pdev)1356 static void mana_gd_remove(struct pci_dev *pdev)
1357 {
1358 struct gdma_context *gc = pci_get_drvdata(pdev);
1359
1360 mana_remove(&gc->mana);
1361
1362 mana_hwc_destroy_channel(gc);
1363 vfree(gc->cq_table);
1364 gc->cq_table = NULL;
1365
1366 mana_gd_remove_irqs(pdev);
1367
1368 pci_iounmap(pdev, gc->bar0_va);
1369
1370 vfree(gc);
1371
1372 pci_release_regions(pdev);
1373 pci_clear_master(pdev);
1374 pci_disable_device(pdev);
1375 }
1376
1377 #ifndef PCI_VENDOR_ID_MICROSOFT
1378 #define PCI_VENDOR_ID_MICROSOFT 0x1414
1379 #endif
1380
1381 static const struct pci_device_id mana_id_table[] = {
1382 { PCI_DEVICE(PCI_VENDOR_ID_MICROSOFT, 0x00BA) },
1383 { }
1384 };
1385
1386 static struct pci_driver mana_driver = {
1387 .name = "mana",
1388 .id_table = mana_id_table,
1389 .probe = mana_gd_probe,
1390 .remove = mana_gd_remove,
1391 };
1392
1393 module_pci_driver(mana_driver);
1394
1395 MODULE_DEVICE_TABLE(pci, mana_id_table);
1396
1397 MODULE_LICENSE("Dual BSD/GPL");
1398 MODULE_DESCRIPTION("Microsoft Azure Network Adapter driver");
1399