Home
last modified time | relevance | path

Searched refs:APMU_SDH0 (Results 1 – 6 of 6) sorted by relevance

/drivers/clk/mmp/
Dclk-of-pxa168.c46 #define APMU_SDH0 0x54 macro
232 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
249 …{PXA168_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x12, 0x12, 0x0, 0, &sdh…
254 …{PXA168_CLK_SDH01_AXI, "sdh01_axi_clk", NULL, CLK_SET_RATE_PARENT, APMU_SDH0, 0x9, 0x9, 0x0, 0, &s…
Dclk-mmp2.c41 #define APMU_SDH0 0x54 macro
329 apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock); in mmp2_clk_init()
333 CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0, in mmp2_clk_init()
337 clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0, in mmp2_clk_init()
Dclk-pxa910.c35 #define APMU_SDH0 0x54 macro
262 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
266 apmu_base + APMU_SDH0, 0x1b, &clk_lock); in pxa910_clk_init()
Dclk-of-pxa910.c39 #define APMU_SDH0 0x54 macro
193 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
209 …{PXA910_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh…
Dclk-pxa168.c37 #define APMU_SDH0 0x54 macro
287 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa168_clk_init()
290 clk = mmp_clk_register_apmu("sdh0", "sdh_mux", apmu_base + APMU_SDH0, in pxa168_clk_init()
Dclk-of-mmp2.c51 #define APMU_SDH0 0x54 macro
364 …{MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sd…
398 sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0; in mmp2_axi_periph_clk_init()