• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * SiliconBackplane Chipcommon core hardware definitions.
3  *
4  * The chipcommon core provides chip identification, SB control,
5  * JTAG, 0/1/2 UARTs, clock frequency control, a watchdog interrupt timer,
6  * GPIO interface, extbus, and support for serial and parallel flashes.
7  *
8  * $Id: sbchipc.h 657872 2016-09-02 22:17:34Z $
9  *
10  * Copyright (C) 1999-2017, Broadcom Corporation
11  *
12  *      Unless you and Broadcom execute a separate written software license
13  * agreement governing use of this software, this software is licensed to you
14  * under the terms of the GNU General Public License version 2 (the "GPL"),
15  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
16  * following added to such license:
17  *
18  *      As a special exception, the copyright holders of this software give you
19  * permission to link this software with independent modules, and to copy and
20  * distribute the resulting executable under terms of your choice, provided that
21  * you also meet, for each linked independent module, the terms and conditions of
22  * the license of that module.  An independent module is a module which is not
23  * derived from this software.  The special exception does not apply to any
24  * modifications of the software.
25  *
26  *      Notwithstanding the above, under no circumstances may you combine this
27  * software in any way with any other Broadcom software provided under a license
28  * other than the GPL, without Broadcom's express prior written consent.
29  *
30  *
31  * <<Broadcom-WL-IPTag/Open:>>
32  */
33 
34 #ifndef    _SBCHIPC_H
35 #define    _SBCHIPC_H
36 
37 #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__)
38 
39 /* cpp contortions to concatenate w/arg prescan */
40 #ifndef PAD
41 #define    _PADLINE(line)    pad ## line
42 #define    _XSTR(line)    _PADLINE(line)
43 #define    PAD        _XSTR(__LINE__)
44 #endif    /* PAD */
45 
46 /**
47  * In chipcommon rev 49 the pmu registers have been moved from chipc to the pmu core if the
48  * 'AOBPresent' bit of 'CoreCapabilitiesExt' is set. If this field is set, the traditional chipc to
49  * [pmu|gci|sreng] register interface is deprecated and removed. These register blocks would instead
50  * be assigned their respective chipc-specific address space and connected to the Always On
51  * Backplane via the APB interface.
52  */
53 typedef volatile struct {
54     uint32  PAD[384];
55     uint32    pmucontrol;        /* 0x600 */
56     uint32    pmucapabilities; /* 0x604 */
57     uint32    pmustatus;    /* 0x608 */
58     uint32    res_state;    /* 0x60C */
59     uint32    res_pending;    /* 0x610 */
60     uint32    pmutimer;    /* 0x614 */
61     uint32    min_res_mask;    /* 0x618 */
62     uint32    max_res_mask;    /* 0x61C */
63     uint32    res_table_sel;    /* 0x620 */
64     uint32    res_dep_mask;
65     uint32    res_updn_timer;
66     uint32    res_timer;
67     uint32    clkstretch;
68     uint32    pmuwatchdog;
69     uint32    gpiosel;        /* 0x638, rev >= 1 */
70     uint32    gpioenable;        /* 0x63c, rev >= 1 */
71     uint32    res_req_timer_sel;    /* 0x640 */
72     uint32    res_req_timer;        /* 0x644 */
73     uint32    res_req_mask;        /* 0x648 */
74     uint32    core_cap_ext;        /* 0x64C */
75     uint32    chipcontrol_addr;    /* 0x650 */
76     uint32    chipcontrol_data;    /* 0x654 */
77     uint32    regcontrol_addr;
78     uint32    regcontrol_data;
79     uint32    pllcontrol_addr;
80     uint32    pllcontrol_data;
81     uint32    pmustrapopt;        /* 0x668, corerev >= 28 */
82     uint32    pmu_xtalfreq;        /* 0x66C, pmurev >= 10 */
83     uint32  retention_ctl;        /* 0x670 */
84     uint32    ILPPeriod;        /* 0x674 */
85     uint32  PAD[2];
86     uint32  retention_grpidx;    /* 0x680 */
87     uint32  retention_grpctl;    /* 0x684 */
88     uint32  mac_res_req_timer;    /* 0x688 */
89     uint32  mac_res_req_mask;    /* 0x68c */
90     uint32  PAD[18];
91     uint32    pmucontrol_ext;        /* 0x6d8 */
92     uint32    slowclkperiod;        /* 0x6dc */
93     uint32    PAD[8];
94     uint32    pmuintmask0;        /* 0x700 */
95     uint32    pmuintmask1;        /* 0x704 */
96     uint32  PAD[14];
97     uint32  pmuintstatus;        /* 0x740 */
98     uint32    extwakeupstatus;    /* 0x744 */
99     uint32  watchdog_res_mask;    /* 0x748 */
100     uint32    PAD[1];        /* 0x74C */
101     uint32    swscratch;        /* 0x750 */
102     uint32    PAD[3];        /* 0x754-0x75C */
103     uint32    extwakemask[2]; /* 0x760-0x764 */
104     uint32    PAD[2];        /* 0x768-0x76C */
105     uint32    extwakereqmask[2]; /* 0x770-0x774 */
106     uint32    PAD[2];        /* 0x778-0x77C */
107     uint32    pmuintctrl0;    /* 0x780 */
108     uint32    pmuintctrl1;    /* 0x784 */
109     uint32    PAD[2];
110     uint32    extwakectrl[2] ;   /* 0x790 */
111 } pmuregs_t;
112 
113 typedef struct eci_prerev35 {
114     uint32    eci_output;
115     uint32    eci_control;
116     uint32    eci_inputlo;
117     uint32    eci_inputmi;
118     uint32    eci_inputhi;
119     uint32    eci_inputintpolaritylo;
120     uint32    eci_inputintpolaritymi;
121     uint32    eci_inputintpolarityhi;
122     uint32    eci_intmasklo;
123     uint32    eci_intmaskmi;
124     uint32    eci_intmaskhi;
125     uint32    eci_eventlo;
126     uint32    eci_eventmi;
127     uint32    eci_eventhi;
128     uint32    eci_eventmasklo;
129     uint32    eci_eventmaskmi;
130     uint32    eci_eventmaskhi;
131     uint32    PAD[3];
132 } eci_prerev35_t;
133 
134 typedef struct eci_rev35 {
135     uint32    eci_outputlo;
136     uint32    eci_outputhi;
137     uint32    eci_controllo;
138     uint32    eci_controlhi;
139     uint32    eci_inputlo;
140     uint32    eci_inputhi;
141     uint32    eci_inputintpolaritylo;
142     uint32    eci_inputintpolarityhi;
143     uint32    eci_intmasklo;
144     uint32    eci_intmaskhi;
145     uint32    eci_eventlo;
146     uint32    eci_eventhi;
147     uint32    eci_eventmasklo;
148     uint32    eci_eventmaskhi;
149     uint32    eci_auxtx;
150     uint32    eci_auxrx;
151     uint32    eci_datatag;
152     uint32    eci_uartescvalue;
153     uint32    eci_autobaudctr;
154     uint32    eci_uartfifolevel;
155 } eci_rev35_t;
156 
157 typedef struct flash_config {
158     uint32    PAD[19];
159     /* Flash struct configuration registers (0x18c) for BCM4706 (corerev = 31) */
160     uint32 flashstrconfig;
161 } flash_config_t;
162 
163 typedef volatile struct {
164     uint32    chipid;            /* 0x0 */
165     uint32    capabilities;
166     uint32    corecontrol;        /* corerev >= 1 */
167     uint32    bist;
168 
169     /* OTP */
170     uint32    otpstatus;        /* 0x10, corerev >= 10 */
171     uint32    otpcontrol;
172     uint32    otpprog;
173     uint32    otplayout;        /* corerev >= 23 */
174 
175     /* Interrupt control */
176     uint32    intstatus;        /* 0x20 */
177     uint32    intmask;
178 
179     /* Chip specific regs */
180     uint32    chipcontrol;        /* 0x28, rev >= 11 */
181     uint32    chipstatus;        /* 0x2c, rev >= 11 */
182 
183     /* Jtag Master */
184     uint32    jtagcmd;        /* 0x30, rev >= 10 */
185     uint32    jtagir;
186     uint32    jtagdr;
187     uint32    jtagctrl;
188 
189     /* serial flash interface registers */
190     uint32    flashcontrol;        /* 0x40 */
191     uint32    flashaddress;
192     uint32    flashdata;
193     uint32    otplayoutextension;    /* rev >= 35 */
194 
195     /* Silicon backplane configuration broadcast control */
196     uint32    broadcastaddress;    /* 0x50 */
197     uint32    broadcastdata;
198 
199     /* gpio - cleared only by power-on-reset */
200     uint32    gpiopullup;        /* 0x58, corerev >= 20 */
201     uint32    gpiopulldown;        /* 0x5c, corerev >= 20 */
202     uint32    gpioin;            /* 0x60 */
203     uint32    gpioout;        /* 0x64 */
204     uint32    gpioouten;        /* 0x68 */
205     uint32    gpiocontrol;        /* 0x6C */
206     uint32    gpiointpolarity;    /* 0x70 */
207     uint32    gpiointmask;        /* 0x74 */
208 
209     /* GPIO events corerev >= 11 */
210     uint32    gpioevent;
211     uint32    gpioeventintmask;
212 
213     /* Watchdog timer */
214     uint32    watchdog;        /* 0x80 */
215 
216     /* GPIO events corerev >= 11 */
217     uint32    gpioeventintpolarity;
218 
219     /* GPIO based LED powersave registers corerev >= 16 */
220     uint32  gpiotimerval;        /* 0x88 */
221     uint32  gpiotimeroutmask;
222 
223     /* clock control */
224     uint32    clockcontrol_n;        /* 0x90 */
225     uint32    clockcontrol_sb;    /* aka m0 */
226     uint32    clockcontrol_pci;    /* aka m1 */
227     uint32    clockcontrol_m2;    /* mii/uart/mipsref */
228     uint32    clockcontrol_m3;    /* cpu */
229     uint32    clkdiv;            /* corerev >= 3 */
230     uint32    gpiodebugsel;        /* corerev >= 28 */
231     uint32    capabilities_ext;                   /* 0xac  */
232 
233     /* pll delay registers (corerev >= 4) */
234     uint32    pll_on_delay;        /* 0xb0 */
235     uint32    fref_sel_delay;
236     uint32    slow_clk_ctl;        /* 5 < corerev < 10 */
237     uint32    PAD;
238 
239     /* Instaclock registers (corerev >= 10) */
240     uint32    system_clk_ctl;        /* 0xc0 */
241     uint32    clkstatestretch;
242     uint32    PAD[2];
243 
244     /* Indirect backplane access (corerev >= 22) */
245     uint32    bp_addrlow;        /* 0xd0 */
246     uint32    bp_addrhigh;
247     uint32    bp_data;
248     uint32    PAD;
249     uint32    bp_indaccess;
250     /* SPI registers, corerev >= 37 */
251     uint32    gsioctrl;
252     uint32    gsioaddress;
253     uint32    gsiodata;
254 
255     /* More clock dividers (corerev >= 32) */
256     uint32    clkdiv2;
257     /* FAB ID (corerev >= 40) */
258     uint32    otpcontrol1;
259     uint32    fabid;            /* 0xf8 */
260 
261     /* In AI chips, pointer to erom */
262     uint32    eromptr;        /* 0xfc */
263 
264     /* ExtBus control registers (corerev >= 3) */
265     uint32    pcmcia_config;        /* 0x100 */
266     uint32    pcmcia_memwait;
267     uint32    pcmcia_attrwait;
268     uint32    pcmcia_iowait;
269     uint32    ide_config;
270     uint32    ide_memwait;
271     uint32    ide_attrwait;
272     uint32    ide_iowait;
273     uint32    prog_config;
274     uint32    prog_waitcount;
275     uint32    flash_config;
276     uint32    flash_waitcount;
277     uint32  SECI_config;        /* 0x130 SECI configuration */
278     uint32    SECI_status;
279     uint32    SECI_statusmask;
280     uint32    SECI_rxnibchanged;
281 
282     uint32    PAD[20];
283 
284     /* SROM interface (corerev >= 32) */
285     uint32    sromcontrol;        /* 0x190 */
286     uint32    sromaddress;
287     uint32    sromdata;
288     uint32    PAD[1];                /* 0x19C */
289     /* NAND flash registers for BCM4706 (corerev = 31) */
290     uint32  nflashctrl;         /* 0x1a0 */
291     uint32  nflashconf;
292     uint32  nflashcoladdr;
293     uint32  nflashrowaddr;
294     uint32  nflashdata;
295     uint32  nflashwaitcnt0;        /* 0x1b4 */
296     uint32  PAD[2];
297 
298     uint32  seci_uart_data;        /* 0x1C0 */
299     uint32  seci_uart_bauddiv;
300     uint32  seci_uart_fcr;
301     uint32  seci_uart_lcr;
302     uint32  seci_uart_mcr;
303     uint32  seci_uart_lsr;
304     uint32  seci_uart_msr;
305     uint32  seci_uart_baudadj;
306     /* Clock control and hardware workarounds (corerev >= 20) */
307     uint32    clk_ctl_st;        /* 0x1e0 */
308     uint32    hw_war;
309     uint32  powerctl;        /* 0x1e8 */
310     uint32  PAD[69];
311 
312     /* UARTs */
313     uint8    uart0data;        /* 0x300 */
314     uint8    uart0imr;
315     uint8    uart0fcr;
316     uint8    uart0lcr;
317     uint8    uart0mcr;
318     uint8    uart0lsr;
319     uint8    uart0msr;
320     uint8    uart0scratch;
321     uint8    PAD[248];        /* corerev >= 1 */
322 
323     uint8    uart1data;        /* 0x400 */
324     uint8    uart1imr;
325     uint8    uart1fcr;
326     uint8    uart1lcr;
327     uint8    uart1mcr;
328     uint8    uart1lsr;
329     uint8    uart1msr;
330     uint8    uart1scratch;        /* 0x407 */
331     uint32    PAD[62];
332 
333     /* save/restore, corerev >= 48 */
334     uint32    sr_capability;        /* 0x500 */
335     uint32    sr_control0;        /* 0x504 */
336     uint32    sr_control1;        /* 0x508 */
337     uint32  gpio_control;        /* 0x50C */
338     uint32    PAD[29];
339     /* 2 SR engines case */
340     uint32    sr1_control0;        /* 0x584 */
341     uint32    sr1_control1;        /* 0x588 */
342     uint32    PAD[29];
343     /* PMU registers (corerev >= 20) */
344     /* Note: all timers driven by ILP clock are updated asynchronously to HT/ALP.
345      * The CPU must read them twice, compare, and retry if different.
346      */
347     uint32    pmucontrol;        /* 0x600 */
348     uint32    pmucapabilities;
349     uint32    pmustatus;
350     uint32    res_state;
351     uint32    res_pending;
352     uint32    pmutimer;
353     uint32    min_res_mask;
354     uint32    max_res_mask;
355     uint32    res_table_sel;
356     uint32    res_dep_mask;
357     uint32    res_updn_timer;
358     uint32    res_timer;
359     uint32    clkstretch;
360     uint32    pmuwatchdog;
361     uint32    gpiosel;        /* 0x638, rev >= 1 */
362     uint32    gpioenable;        /* 0x63c, rev >= 1 */
363     uint32    res_req_timer_sel;
364     uint32    res_req_timer;
365     uint32    res_req_mask;
366     uint32    core_cap_ext;        /* 0x64c */
367     uint32    chipcontrol_addr;    /* 0x650 */
368     uint32    chipcontrol_data;    /* 0x654 */
369     uint32    regcontrol_addr;
370     uint32    regcontrol_data;
371     uint32    pllcontrol_addr;
372     uint32    pllcontrol_data;
373     uint32    pmustrapopt;        /* 0x668, corerev >= 28 */
374     uint32    pmu_xtalfreq;        /* 0x66C, pmurev >= 10 */
375     uint32  retention_ctl;        /* 0x670 */
376     uint32  PAD[3];
377     uint32  retention_grpidx;    /* 0x680 */
378     uint32  retention_grpctl;    /* 0x684 */
379     uint32  PAD[20];
380     uint32    pmucontrol_ext;        /* 0x6d8 */
381     uint32    slowclkperiod;        /* 0x6dc */
382     uint32    PAD[8];
383     uint32    pmuintmask0;        /* 0x700 */
384     uint32    pmuintmask1;        /* 0x704 */
385     uint32  PAD[14];
386     uint32  pmuintstatus;        /* 0x740 */
387     uint32    PAD[15];
388     uint32  pmuintctrl0;        /* 0x780 */
389     uint32  PAD[31];
390     uint16    sromotp[512];        /* 0x800 */
391 #ifdef CCNFLASH_SUPPORT
392     /* Nand flash MLC controller registers (corerev >= 38) */
393     uint32    nand_revision;        /* 0xC00 */
394     uint32    nand_cmd_start;
395     uint32    nand_cmd_addr_x;
396     uint32    nand_cmd_addr;
397     uint32    nand_cmd_end_addr;
398     uint32    nand_cs_nand_select;
399     uint32    nand_cs_nand_xor;
400     uint32    PAD;
401     uint32    nand_spare_rd0;
402     uint32    nand_spare_rd4;
403     uint32    nand_spare_rd8;
404     uint32    nand_spare_rd12;
405     uint32    nand_spare_wr0;
406     uint32    nand_spare_wr4;
407     uint32    nand_spare_wr8;
408     uint32    nand_spare_wr12;
409     uint32    nand_acc_control;
410     uint32    PAD;
411     uint32    nand_config;
412     uint32    PAD;
413     uint32    nand_timing_1;
414     uint32    nand_timing_2;
415     uint32    nand_semaphore;
416     uint32    PAD;
417     uint32    nand_devid;
418     uint32    nand_devid_x;
419     uint32    nand_block_lock_status;
420     uint32    nand_intfc_status;
421     uint32    nand_ecc_corr_addr_x;
422     uint32    nand_ecc_corr_addr;
423     uint32    nand_ecc_unc_addr_x;
424     uint32    nand_ecc_unc_addr;
425     uint32    nand_read_error_count;
426     uint32    nand_corr_stat_threshold;
427     uint32    PAD[2];
428     uint32    nand_read_addr_x;
429     uint32    nand_read_addr;
430     uint32    nand_page_program_addr_x;
431     uint32    nand_page_program_addr;
432     uint32    nand_copy_back_addr_x;
433     uint32    nand_copy_back_addr;
434     uint32    nand_block_erase_addr_x;
435     uint32    nand_block_erase_addr;
436     uint32    nand_inv_read_addr_x;
437     uint32    nand_inv_read_addr;
438     uint32    PAD[2];
439     uint32    nand_blk_wr_protect;
440     uint32    PAD[3];
441     uint32    nand_acc_control_cs1;
442     uint32    nand_config_cs1;
443     uint32    nand_timing_1_cs1;
444     uint32    nand_timing_2_cs1;
445     uint32    PAD[20];
446     uint32    nand_spare_rd16;
447     uint32    nand_spare_rd20;
448     uint32    nand_spare_rd24;
449     uint32    nand_spare_rd28;
450     uint32    nand_cache_addr;
451     uint32    nand_cache_data;
452     uint32    nand_ctrl_config;
453     uint32    nand_ctrl_status;
454 #endif /* CCNFLASH_SUPPORT */
455     uint32  gci_corecaps0; /* GCI starting at 0xC00 */
456     uint32  gci_corecaps1;
457     uint32  gci_corecaps2;
458     uint32  gci_corectrl;
459     uint32  gci_corestat; /* 0xC10 */
460     uint32  gci_intstat; /* 0xC14 */
461     uint32  gci_intmask; /* 0xC18 */
462     uint32  gci_wakemask; /* 0xC1C */
463     uint32  gci_levelintstat; /* 0xC20 */
464     uint32  gci_eventintstat; /* 0xC24 */
465     uint32  PAD[6];
466     uint32  gci_indirect_addr; /* 0xC40 */
467     uint32  gci_gpioctl; /* 0xC44 */
468     uint32    gci_gpiostatus;
469     uint32  gci_gpiomask; /* 0xC4C */
470     uint32  PAD;
471     uint32  gci_miscctl; /* 0xC54 */
472     uint32    gci_gpiointmask;
473     uint32    gci_gpiowakemask;
474     uint32  gci_input[32]; /* C60 */
475     uint32  gci_event[32]; /* CE0 */
476     uint32  gci_output[4]; /* D60 */
477     uint32  gci_control_0; /* 0xD70 */
478     uint32  gci_control_1; /* 0xD74 */
479     uint32  gci_intpolreg; /* 0xD78 */
480     uint32  gci_levelintmask; /* 0xD7C */
481     uint32  gci_eventintmask; /* 0xD80 */
482     uint32  PAD[3];
483     uint32  gci_inbandlevelintmask; /* 0xD90 */
484     uint32  gci_inbandeventintmask; /* 0xD94 */
485     uint32  PAD[2];
486     uint32  gci_seciauxtx; /* 0xDA0 */
487     uint32  gci_seciauxrx; /* 0xDA4 */
488     uint32  gci_secitx_datatag; /* 0xDA8 */
489     uint32  gci_secirx_datatag; /* 0xDAC */
490     uint32  gci_secitx_datamask; /* 0xDB0 */
491     uint32  gci_seciusef0tx_reg; /* 0xDB4 */
492     uint32  gci_secif0tx_offset; /* 0xDB8 */
493     uint32  gci_secif0rx_offset; /* 0xDBC */
494     uint32  gci_secif1tx_offset; /* 0xDC0 */
495     uint32    gci_rxfifo_common_ctrl; /* 0xDC4 */
496     uint32    gci_rxfifoctrl; /* 0xDC8 */
497     uint32    gci_uartreadid; /* DCC */
498     uint32  gci_seciuartescval; /* DD0 */
499     uint32    PAD;
500     uint32    gci_secififolevel; /* DD8 */
501     uint32    gci_seciuartdata; /* DDC */
502     uint32  gci_secibauddiv; /* DE0 */
503     uint32  gci_secifcr; /* DE4 */
504     uint32  gci_secilcr; /* DE8 */
505     uint32  gci_secimcr; /* DEC */
506     uint32    gci_secilsr; /* DF0 */
507     uint32    gci_secimsr; /* DF4 */
508     uint32  gci_baudadj; /* DF8 */
509     uint32  PAD;
510     uint32  gci_chipctrl; /* 0xE00 */
511     uint32  gci_chipsts; /* 0xE04 */
512     uint32    gci_gpioout; /* 0xE08 */
513     uint32    gci_gpioout_read; /* 0xE0C */
514     uint32    gci_mpwaketx; /* 0xE10 */
515     uint32    gci_mpwakedetect; /* 0xE14 */
516     uint32    gci_seciin_ctrl; /* 0xE18 */
517     uint32    gci_seciout_ctrl; /* 0xE1C */
518     uint32    gci_seciin_auxfifo_en; /* 0xE20 */
519     uint32    gci_seciout_txen_txbr; /* 0xE24 */
520     uint32    gci_seciin_rxbrstatus; /* 0xE28 */
521     uint32    gci_seciin_rxerrstatus; /* 0xE2C */
522     uint32    gci_seciin_fcstatus; /* 0xE30 */
523     uint32    gci_seciout_txstatus; /* 0xE34 */
524     uint32    gci_seciout_txbrstatus; /* 0xE38 */
525 } chipcregs_t;
526 
527 #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */
528 
529 
530 #define    CC_CHIPID        0
531 #define    CC_CAPABILITIES        4
532 #define    CC_CHIPST        0x2c
533 #define    CC_EROMPTR        0xfc
534 
535 #define    CC_OTPST        0x10
536 #define    CC_INTSTATUS        0x20
537 #define    CC_INTMASK        0x24
538 #define    CC_JTAGCMD        0x30
539 #define    CC_JTAGIR        0x34
540 #define    CC_JTAGDR        0x38
541 #define    CC_JTAGCTRL        0x3c
542 #define    CC_GPIOPU        0x58
543 #define    CC_GPIOPD        0x5c
544 #define    CC_GPIOIN        0x60
545 #define    CC_GPIOOUT        0x64
546 #define    CC_GPIOOUTEN        0x68
547 #define    CC_GPIOCTRL        0x6c
548 #define    CC_GPIOPOL        0x70
549 #define    CC_GPIOINTM        0x74
550 #define    CC_GPIOEVENT        0x78
551 #define    CC_GPIOEVENTMASK    0x7c
552 #define    CC_WATCHDOG        0x80
553 #define    CC_GPIOEVENTPOL        0x84
554 #define    CC_CLKC_N        0x90
555 #define    CC_CLKC_M0        0x94
556 #define    CC_CLKC_M1        0x98
557 #define    CC_CLKC_M2        0x9c
558 #define    CC_CLKC_M3        0xa0
559 #define    CC_CLKDIV        0xa4
560 #define    CC_CAP_EXT        0xac
561 #define    CC_SYS_CLK_CTL        0xc0
562 #define    CC_CLKDIV2        0xf0
563 #define    CC_CLK_CTL_ST        SI_CLK_CTL_ST
564 #define    PMU_CTL            0x600
565 #define    PMU_CAP            0x604
566 #define    PMU_ST            0x608
567 #define PMU_RES_STATE        0x60c
568 #define PMU_RES_PENDING        0x610
569 #define PMU_TIMER        0x614
570 #define    PMU_MIN_RES_MASK    0x618
571 #define    PMU_MAX_RES_MASK    0x61c
572 #define CC_CHIPCTL_ADDR         0x650
573 #define CC_CHIPCTL_DATA         0x654
574 #define PMU_REG_CONTROL_ADDR    0x658
575 #define PMU_REG_CONTROL_DATA    0x65C
576 #define PMU_PLL_CONTROL_ADDR    0x660
577 #define PMU_PLL_CONTROL_DATA    0x664
578 
579 #define CC_SROM_CTRL        0x190
580 #ifdef SROM16K_4364_ADDRSPACE
581 #define    CC_SROM_OTP        0xa000        /* SROM/OTP address space */
582 #else
583 #define    CC_SROM_OTP        0x0800
584 #endif
585 #define CC_GCI_INDIRECT_ADDR_REG    0xC40
586 #define CC_GCI_CHIP_CTRL_REG    0xE00
587 #define CC_GCI_CC_OFFSET_2    2
588 #define CC_GCI_CC_OFFSET_5    5
589 #define CC_SWD_CTRL        0x380
590 #define CC_SWD_REQACK        0x384
591 #define CC_SWD_DATA        0x388
592 
593 #define CHIPCTRLREG0 0x0
594 #define CHIPCTRLREG1 0x1
595 #define CHIPCTRLREG2 0x2
596 #define CHIPCTRLREG3 0x3
597 #define CHIPCTRLREG4 0x4
598 #define CHIPCTRLREG5 0x5
599 #define CHIPCTRLREG6 0x6
600 #define REGCTRLREG4 0x4
601 #define REGCTRLREG5 0x5
602 #define REGCTRLREG6 0x6
603 #define MINRESMASKREG 0x618
604 #define MAXRESMASKREG 0x61c
605 #define CHIPCTRLADDR 0x650
606 #define CHIPCTRLDATA 0x654
607 #define RSRCTABLEADDR 0x620
608 #define PMU_RES_DEP_MASK 0x624
609 #define RSRCUPDWNTIME 0x628
610 #define PMUREG_RESREQ_MASK 0x68c
611 #define PMUREG_RESREQ_TIMER 0x688
612 #define PMUREG_RESREQ_MASK1 0x6f4
613 #define PMUREG_RESREQ_TIMER1 0x6f0
614 #define EXT_LPO_AVAIL 0x100
615 #define LPO_SEL                    (1 << 0)
616 #define CC_EXT_LPO_PU 0x200000
617 #define GC_EXT_LPO_PU 0x2
618 #define CC_INT_LPO_PU 0x100000
619 #define GC_INT_LPO_PU 0x1
620 #define EXT_LPO_SEL 0x8
621 #define INT_LPO_SEL 0x4
622 #define ENABLE_FINE_CBUCK_CTRL             (1 << 30)
623 #define REGCTRL5_PWM_AUTO_CTRL_MASK         0x007e0000
624 #define REGCTRL5_PWM_AUTO_CTRL_SHIFT        17
625 #define REGCTRL6_PWM_AUTO_CTRL_MASK         0x3fff0000
626 #define REGCTRL6_PWM_AUTO_CTRL_SHIFT        16
627 #define CC_BP_IND_ACCESS_START_SHIFT        9
628 #define CC_BP_IND_ACCESS_START_MASK        (1 << CC_BP_IND_ACCESS_START_SHIFT)
629 #define CC_BP_IND_ACCESS_RDWR_SHIFT        8
630 #define CC_BP_IND_ACCESS_RDWR_MASK        (1 << CC_BP_IND_ACCESS_RDWR_SHIFT)
631 #define CC_BP_IND_ACCESS_ERROR_SHIFT        10
632 #define CC_BP_IND_ACCESS_ERROR_MASK        (1 << CC_BP_IND_ACCESS_ERROR_SHIFT)
633 
634 #ifdef SR_DEBUG
635 #define SUBCORE_POWER_ON 0x0001
636 #define PHY_POWER_ON 0x0010
637 #define VDDM_POWER_ON 0x0100
638 #define MEMLPLDO_POWER_ON 0x1000
639 #define SUBCORE_POWER_ON_CHK 0x00040000
640 #define PHY_POWER_ON_CHK 0x00080000
641 #define VDDM_POWER_ON_CHK 0x00100000
642 #define MEMLPLDO_POWER_ON_CHK 0x00200000
643 #endif /* SR_DEBUG */
644 
645 #ifdef CCNFLASH_SUPPORT
646 /* NAND flash support */
647 #define CC_NAND_REVISION    0xC00
648 #define CC_NAND_CMD_START    0xC04
649 #define CC_NAND_CMD_ADDR    0xC0C
650 #define CC_NAND_SPARE_RD_0    0xC20
651 #define CC_NAND_SPARE_RD_4    0xC24
652 #define CC_NAND_SPARE_RD_8    0xC28
653 #define CC_NAND_SPARE_RD_C    0xC2C
654 #define CC_NAND_CONFIG        0xC48
655 #define CC_NAND_DEVID        0xC60
656 #define CC_NAND_DEVID_EXT    0xC64
657 #define CC_NAND_INTFC_STATUS    0xC6C
658 #endif /* CCNFLASH_SUPPORT */
659 
660 /* chipid */
661 #define    CID_ID_MASK        0x0000ffff    /**< Chip Id mask */
662 #define    CID_REV_MASK        0x000f0000    /**< Chip Revision mask */
663 #define    CID_REV_SHIFT        16        /**< Chip Revision shift */
664 #define    CID_PKG_MASK        0x00f00000    /**< Package Option mask */
665 #define    CID_PKG_SHIFT        20        /**< Package Option shift */
666 #define    CID_CC_MASK        0x0f000000    /**< CoreCount (corerev >= 4) */
667 #define CID_CC_SHIFT        24
668 #define    CID_TYPE_MASK        0xf0000000    /**< Chip Type */
669 #define CID_TYPE_SHIFT        28
670 
671 /* capabilities */
672 #define    CC_CAP_UARTS_MASK    0x00000003    /**< Number of UARTs */
673 #define CC_CAP_MIPSEB        0x00000004    /**< MIPS is in big-endian mode */
674 #define CC_CAP_UCLKSEL        0x00000018    /**< UARTs clock select */
675 #define CC_CAP_UINTCLK        0x00000008    /**< UARTs are driven by internal divided clock */
676 #define CC_CAP_UARTGPIO        0x00000020    /**< UARTs own GPIOs 15:12 */
677 #define CC_CAP_EXTBUS_MASK    0x000000c0    /**< External bus mask */
678 #define CC_CAP_EXTBUS_NONE    0x00000000    /**< No ExtBus present */
679 #define CC_CAP_EXTBUS_FULL    0x00000040    /**< ExtBus: PCMCIA, IDE & Prog */
680 #define CC_CAP_EXTBUS_PROG    0x00000080    /**< ExtBus: ProgIf only */
681 #define    CC_CAP_FLASH_MASK    0x00000700    /**< Type of flash */
682 #define    CC_CAP_PLL_MASK        0x00038000    /**< Type of PLL */
683 #define CC_CAP_PWR_CTL        0x00040000    /**< Power control */
684 #define CC_CAP_OTPSIZE        0x00380000    /**< OTP Size (0 = none) */
685 #define CC_CAP_OTPSIZE_SHIFT    19        /**< OTP Size shift */
686 #define CC_CAP_OTPSIZE_BASE    5        /**< OTP Size base */
687 #define CC_CAP_JTAGP        0x00400000    /**< JTAG Master Present */
688 #define CC_CAP_ROM        0x00800000    /**< Internal boot rom active */
689 #define CC_CAP_BKPLN64        0x08000000    /**< 64-bit backplane */
690 #define    CC_CAP_PMU        0x10000000    /**< PMU Present, rev >= 20 */
691 #define    CC_CAP_ECI        0x20000000    /**< ECI Present, rev >= 21 */
692 #define    CC_CAP_SROM        0x40000000    /**< Srom Present, rev >= 32 */
693 #define    CC_CAP_NFLASH        0x80000000    /**< Nand flash present, rev >= 35 */
694 
695 #define    CC_CAP2_SECI        0x00000001    /**< SECI Present, rev >= 36 */
696 #define    CC_CAP2_GSIO        0x00000002    /**< GSIO (spi/i2c) present, rev >= 37 */
697 
698 /* capabilities extension */
699 #define CC_CAP_EXT_SECI_PRESENT                0x00000001    /**< SECI present */
700 #define CC_CAP_EXT_GSIO_PRESENT                0x00000002    /**< GSIO present */
701 #define CC_CAP_EXT_GCI_PRESENT              0x00000004    /**< GCI present */
702 #define CC_CAP_EXT_SECI_PUART_PRESENT        0x00000008  /**< UART present */
703 #define CC_CAP_EXT_AOB_PRESENT              0x00000040    /**< AOB present */
704 #define CC_CAP_EXT_SWD_PRESENT              0x00000400    /**< SWD present */
705 
706 /* WL Channel Info to BT via GCI - bits 40 - 47 */
707 #define GCI_WL_CHN_INFO_MASK    (0xFF00)
708 /* WL indication of MCHAN enabled/disabled to BT in awdl mode- bit 36 */
709 #define GCI_WL_MCHAN_BIT_MASK    (0x0010)
710 /* WL Strobe to BT */
711 #define GCI_WL_STROBE_BIT_MASK    (0x0020)
712 /* bits [51:48] - reserved for wlan TX pwr index */
713 /* bits [55:52] btc mode indication */
714 #define GCI_WL_BTC_MODE_SHIFT    (20)
715 #define GCI_WL_BTC_MODE_MASK    (0xF << GCI_WL_BTC_MODE_SHIFT)
716 #define GCI_WL_ANT_BIT_MASK    (0x00c0)
717 #define GCI_WL_ANT_SHIFT_BITS    (6)
718 /* PLL type */
719 #define PLL_NONE        0x00000000
720 #define PLL_TYPE1        0x00010000    /**< 48MHz base, 3 dividers */
721 #define PLL_TYPE2        0x00020000    /**< 48MHz, 4 dividers */
722 #define PLL_TYPE3        0x00030000    /**< 25MHz, 2 dividers */
723 #define PLL_TYPE4        0x00008000    /**< 48MHz, 4 dividers */
724 #define PLL_TYPE5        0x00018000    /**< 25MHz, 4 dividers */
725 #define PLL_TYPE6        0x00028000    /**< 100/200 or 120/240 only */
726 #define PLL_TYPE7        0x00038000    /**< 25MHz, 4 dividers */
727 
728 /* ILP clock */
729 #define    ILP_CLOCK        32000
730 
731 /* ALP clock on pre-PMU chips */
732 #define    ALP_CLOCK        20000000
733 
734 #ifdef CFG_SIM
735 #define NS_ALP_CLOCK        84922
736 #define NS_SLOW_ALP_CLOCK    84922
737 #define NS_CPU_CLOCK        534500
738 #define NS_SLOW_CPU_CLOCK    534500
739 #define NS_SI_CLOCK        271750
740 #define NS_SLOW_SI_CLOCK    271750
741 #define NS_FAST_MEM_CLOCK    271750
742 #define NS_MEM_CLOCK        271750
743 #define NS_SLOW_MEM_CLOCK    271750
744 #else
745 #define NS_ALP_CLOCK        125000000
746 #define NS_SLOW_ALP_CLOCK    100000000
747 #define NS_CPU_CLOCK        1000000000
748 #define NS_SLOW_CPU_CLOCK    800000000
749 #define NS_SI_CLOCK        250000000
750 #define NS_SLOW_SI_CLOCK    200000000
751 #define NS_FAST_MEM_CLOCK    800000000
752 #define NS_MEM_CLOCK        533000000
753 #define NS_SLOW_MEM_CLOCK    400000000
754 #endif /* CFG_SIM */
755 
756 #define ALP_CLOCK_53573        40000000
757 
758 /* HT clock */
759 #define    HT_CLOCK        80000000
760 
761 /* corecontrol */
762 #define CC_UARTCLKO        0x00000001    /**< Drive UART with internal clock */
763 #define    CC_SE            0x00000002    /**< sync clk out enable (corerev >= 3) */
764 #define CC_ASYNCGPIO    0x00000004    /**< 1=generate GPIO interrupt without backplane clock */
765 #define CC_UARTCLKEN        0x00000008    /**< enable UART Clock (corerev > = 21 */
766 
767 /* retention_ctl */
768 #define RCTL_MEM_RET_SLEEP_LOG_SHIFT    29
769 #define RCTL_MEM_RET_SLEEP_LOG_MASK    (1 << RCTL_MEM_RET_SLEEP_LOG_SHIFT)
770 
771 /* 4321 chipcontrol */
772 #define CHIPCTRL_4321A0_DEFAULT    0x3a4
773 #define CHIPCTRL_4321A1_DEFAULT    0x0a4
774 #define CHIPCTRL_4321_PLL_DOWN    0x800000    /**< serdes PLL down override */
775 
776 /* Fields in the otpstatus register in rev >= 21 */
777 #define OTPS_OL_MASK        0x000000ff
778 #define OTPS_OL_MFG        0x00000001    /**< manuf row is locked */
779 #define OTPS_OL_OR1        0x00000002    /**< otp redundancy row 1 is locked */
780 #define OTPS_OL_OR2        0x00000004    /**< otp redundancy row 2 is locked */
781 #define OTPS_OL_GU        0x00000008    /**< general use region is locked */
782 #define OTPS_GUP_MASK        0x00000f00
783 #define OTPS_GUP_SHIFT        8
784 #define OTPS_GUP_HW        0x00000100    /**< h/w subregion is programmed */
785 #define OTPS_GUP_SW        0x00000200    /**< s/w subregion is programmed */
786 #define OTPS_GUP_CI        0x00000400    /**< chipid/pkgopt subregion is programmed */
787 #define OTPS_GUP_FUSE        0x00000800    /**< fuse subregion is programmed */
788 #define OTPS_READY        0x00001000
789 #define OTPS_RV(x)        (1 << (16 + (x)))    /**< redundancy entry valid */
790 #define OTPS_RV_MASK        0x0fff0000
791 #define OTPS_PROGOK     0x40000000
792 
793 /* Fields in the otpcontrol register in rev >= 21 */
794 #define OTPC_PROGSEL        0x00000001
795 #define OTPC_PCOUNT_MASK    0x0000000e
796 #define OTPC_PCOUNT_SHIFT    1
797 #define OTPC_VSEL_MASK        0x000000f0
798 #define OTPC_VSEL_SHIFT        4
799 #define OTPC_TMM_MASK        0x00000700
800 #define OTPC_TMM_SHIFT        8
801 #define OTPC_ODM        0x00000800
802 #define OTPC_PROGEN        0x80000000
803 
804 /* Fields in the 40nm otpcontrol register in rev >= 40 */
805 #define OTPC_40NM_PROGSEL_SHIFT    0
806 #define OTPC_40NM_PCOUNT_SHIFT    1
807 #define OTPC_40NM_PCOUNT_WR    0xA
808 #define OTPC_40NM_PCOUNT_V1X    0xB
809 #define OTPC_40NM_REGCSEL_SHIFT    5
810 #define OTPC_40NM_REGCSEL_DEF    0x4
811 #define OTPC_40NM_PROGIN_SHIFT    8
812 #define OTPC_40NM_R2X_SHIFT    10
813 #define OTPC_40NM_ODM_SHIFT    11
814 #define OTPC_40NM_DF_SHIFT    15
815 #define OTPC_40NM_VSEL_SHIFT    16
816 #define OTPC_40NM_VSEL_WR    0xA
817 #define OTPC_40NM_VSEL_V1X    0xA
818 #define OTPC_40NM_VSEL_R1X    0x5
819 #define OTPC_40NM_COFAIL_SHIFT    30
820 
821 #define OTPC1_CPCSEL_SHIFT    0
822 #define OTPC1_CPCSEL_DEF    6
823 #define OTPC1_TM_SHIFT        8
824 #define OTPC1_TM_WR        0x84
825 #define OTPC1_TM_V1X        0x84
826 #define OTPC1_TM_R1X        0x4
827 #define OTPC1_CLK_EN_MASK    0x00020000
828 #define OTPC1_CLK_DIV_MASK    0x00FC0000
829 
830 /* Fields in otpprog in rev >= 21 and HND OTP */
831 #define OTPP_COL_MASK        0x000000ff
832 #define OTPP_COL_SHIFT        0
833 #define OTPP_ROW_MASK        0x0000ff00
834 #define OTPP_ROW_MASK9        0x0001ff00        /* for ccrev >= 49 */
835 #define OTPP_ROW_SHIFT        8
836 #define OTPP_OC_MASK        0x0f000000
837 #define OTPP_OC_SHIFT        24
838 #define OTPP_READERR        0x10000000
839 #define OTPP_VALUE_MASK        0x20000000
840 #define OTPP_VALUE_SHIFT    29
841 #define OTPP_START_BUSY        0x80000000
842 #define    OTPP_READ        0x40000000    /* HND OTP */
843 
844 /* Fields in otplayout register */
845 #define OTPL_HWRGN_OFF_MASK    0x00000FFF
846 #define OTPL_HWRGN_OFF_SHIFT    0
847 #define OTPL_WRAP_REVID_MASK    0x00F80000
848 #define OTPL_WRAP_REVID_SHIFT    19
849 #define OTPL_WRAP_TYPE_MASK    0x00070000
850 #define OTPL_WRAP_TYPE_SHIFT    16
851 #define OTPL_WRAP_TYPE_65NM    0
852 #define OTPL_WRAP_TYPE_40NM    1
853 #define OTPL_WRAP_TYPE_28NM    2
854 #define OTPL_ROW_SIZE_MASK    0x0000F000
855 #define OTPL_ROW_SIZE_SHIFT    12
856 
857 /* otplayout reg corerev >= 36 */
858 #define OTP_CISFORMAT_NEW    0x80000000
859 
860 /* Opcodes for OTPP_OC field */
861 #define OTPPOC_READ        0
862 #define OTPPOC_BIT_PROG        1
863 #define OTPPOC_VERIFY        3
864 #define OTPPOC_INIT        4
865 #define OTPPOC_SET        5
866 #define OTPPOC_RESET        6
867 #define OTPPOC_OCST        7
868 #define OTPPOC_ROW_LOCK        8
869 #define OTPPOC_PRESCN_TEST    9
870 
871 /* Opcodes for OTPP_OC field (40NM) */
872 #define OTPPOC_READ_40NM    0
873 #define OTPPOC_PROG_ENABLE_40NM 1
874 #define OTPPOC_PROG_DISABLE_40NM    2
875 #define OTPPOC_VERIFY_40NM    3
876 #define OTPPOC_WORD_VERIFY_1_40NM    4
877 #define OTPPOC_ROW_LOCK_40NM    5
878 #define OTPPOC_STBY_40NM    6
879 #define OTPPOC_WAKEUP_40NM    7
880 #define OTPPOC_WORD_VERIFY_0_40NM    8
881 #define OTPPOC_PRESCN_TEST_40NM 9
882 #define OTPPOC_BIT_PROG_40NM    10
883 #define OTPPOC_WORDPROG_40NM    11
884 #define OTPPOC_BURNIN_40NM    12
885 #define OTPPOC_AUTORELOAD_40NM    13
886 #define OTPPOC_OVST_READ_40NM    14
887 #define OTPPOC_OVST_PROG_40NM    15
888 
889 /* Opcodes for OTPP_OC field (28NM) */
890 #define OTPPOC_READ_28NM    0
891 #define OTPPOC_READBURST_28NM    1
892 #define OTPPOC_PROG_ENABLE_28NM 2
893 #define OTPPOC_PROG_DISABLE_28NM    3
894 #define OTPPOC_PRESCREEN_28NM    4
895 #define OTPPOC_PRESCREEN_RP_28NM    5
896 #define OTPPOC_FLUSH_28NM    6
897 #define OTPPOC_NOP_28NM    7
898 #define OTPPOC_PROG_ECC_28NM    8
899 #define OTPPOC_PROG_ECC_READ_28NM    9
900 #define OTPPOC_PROG_28NM    10
901 #define OTPPOC_PROGRAM_RP_28NM    11
902 #define OTPPOC_PROGRAM_OVST_28NM    12
903 #define OTPPOC_RELOAD_28NM    13
904 #define OTPPOC_ERASE_28NM    14
905 #define OTPPOC_LOAD_RF_28NM    15
906 #define OTPPOC_CTRL_WR_28NM 16
907 #define OTPPOC_CTRL_RD_28NM    17
908 #define OTPPOC_READ_HP_28NM    18
909 #define OTPPOC_READ_OVST_28NM    19
910 #define OTPPOC_READ_VERIFY0_28NM    20
911 #define OTPPOC_READ_VERIFY1_28NM    21
912 #define OTPPOC_READ_FORCE0_28NM    22
913 #define OTPPOC_READ_FORCE1_28NM    23
914 #define OTPPOC_BURNIN_28NM    24
915 #define OTPPOC_PROGRAM_LOCK_28NM    25
916 #define OTPPOC_PROGRAM_TESTCOL_28NM    26
917 #define OTPPOC_READ_TESTCOL_28NM    27
918 #define OTPPOC_READ_FOUT_28NM    28
919 #define OTPPOC_SFT_RESET_28NM    29
920 
921 #define OTPP_OC_MASK_28NM        0x0f800000
922 #define OTPP_OC_SHIFT_28NM        23
923 #define OTPC_PROGEN_28NM        0x8
924 #define OTPC_DBLERRCLR        0x20
925 #define OTPC_CLK_EN_MASK    0x00000040
926 #define OTPC_CLK_DIV_MASK    0x00000F80
927 
928 /* Fields in otplayoutextension */
929 #define OTPLAYOUTEXT_FUSE_MASK    0x3FF
930 
931 
932 /* Jtagm characteristics that appeared at a given corerev */
933 #define    JTAGM_CREV_OLD        10    /**< Old command set, 16bit max IR */
934 #define    JTAGM_CREV_IRP        22    /**< Able to do pause-ir */
935 #define    JTAGM_CREV_RTI        28    /**< Able to do return-to-idle */
936 
937 /* jtagcmd */
938 #define JCMD_START        0x80000000
939 #define JCMD_BUSY        0x80000000
940 #define JCMD_STATE_MASK        0x60000000
941 #define JCMD_STATE_TLR        0x00000000    /**< Test-logic-reset */
942 #define JCMD_STATE_PIR        0x20000000    /**< Pause IR */
943 #define JCMD_STATE_PDR        0x40000000    /**< Pause DR */
944 #define JCMD_STATE_RTI        0x60000000    /**< Run-test-idle */
945 #define JCMD0_ACC_MASK        0x0000f000
946 #define JCMD0_ACC_IRDR        0x00000000
947 #define JCMD0_ACC_DR        0x00001000
948 #define JCMD0_ACC_IR        0x00002000
949 #define JCMD0_ACC_RESET        0x00003000
950 #define JCMD0_ACC_IRPDR        0x00004000
951 #define JCMD0_ACC_PDR        0x00005000
952 #define JCMD0_IRW_MASK        0x00000f00
953 #define JCMD_ACC_MASK        0x000f0000    /**< Changes for corerev 11 */
954 #define JCMD_ACC_IRDR        0x00000000
955 #define JCMD_ACC_DR        0x00010000
956 #define JCMD_ACC_IR        0x00020000
957 #define JCMD_ACC_RESET        0x00030000
958 #define JCMD_ACC_IRPDR        0x00040000
959 #define JCMD_ACC_PDR        0x00050000
960 #define JCMD_ACC_PIR        0x00060000
961 #define JCMD_ACC_IRDR_I        0x00070000    /**< rev 28: return to run-test-idle */
962 #define JCMD_ACC_DR_I        0x00080000    /**< rev 28: return to run-test-idle */
963 #define JCMD_IRW_MASK        0x00001f00
964 #define JCMD_IRW_SHIFT        8
965 #define JCMD_DRW_MASK        0x0000003f
966 
967 /* jtagctrl */
968 #define JCTRL_FORCE_CLK        4        /**< Force clock */
969 #define JCTRL_EXT_EN        2        /**< Enable external targets */
970 #define JCTRL_EN        1        /**< Enable Jtag master */
971 #define JCTRL_TAPSEL_BIT    0x00000008    /**< JtagMasterCtrl tap_sel bit */
972 
973 /* swdmasterctrl */
974 #define SWDCTRL_INT_EN        8        /**< Enable internal targets */
975 #define SWDCTRL_FORCE_CLK    4        /**< Force clock */
976 #define SWDCTRL_OVJTAG        2        /**< Enable shared SWD/JTAG pins */
977 #define SWDCTRL_EN        1        /**< Enable Jtag master */
978 
979 /* Fields in clkdiv */
980 #define    CLKD_SFLASH        0x1f000000
981 #define    CLKD_SFLASH_SHIFT    24
982 #define    CLKD_OTP        0x000f0000
983 #define    CLKD_OTP_SHIFT        16
984 #define    CLKD_JTAG        0x00000f00
985 #define    CLKD_JTAG_SHIFT        8
986 #define    CLKD_UART        0x000000ff
987 
988 #define    CLKD2_SROM        0x00000003
989 #define    CLKD2_SWD        0xf8000000
990 #define    CLKD2_SWD_SHIFT        27
991 
992 /* intstatus/intmask */
993 #define    CI_GPIO            0x00000001    /**< gpio intr */
994 #define    CI_EI            0x00000002    /**< extif intr (corerev >= 3) */
995 #define    CI_TEMP            0x00000004    /**< temp. ctrl intr (corerev >= 15) */
996 #define    CI_SIRQ            0x00000008    /**< serial IRQ intr (corerev >= 15) */
997 #define    CI_ECI            0x00000010    /**< eci intr (corerev >= 21) */
998 #define    CI_PMU            0x00000020    /**< pmu intr (corerev >= 21) */
999 #define    CI_UART            0x00000040    /**< uart intr (corerev >= 21) */
1000 #define    CI_WDRESET        0x80000000    /**< watchdog reset occurred */
1001 
1002 /* slow_clk_ctl */
1003 #define SCC_SS_MASK        0x00000007    /**< slow clock source mask */
1004 #define    SCC_SS_LPO        0x00000000    /**< source of slow clock is LPO */
1005 #define    SCC_SS_XTAL        0x00000001    /**< source of slow clock is crystal */
1006 #define    SCC_SS_PCI        0x00000002    /**< source of slow clock is PCI */
1007 #define SCC_LF            0x00000200    /**< LPOFreqSel, 1: 160Khz, 0: 32KHz */
1008 #define SCC_LP            0x00000400    /**< LPOPowerDown, 1: LPO is disabled,
1009                          * 0: LPO is enabled
1010                          */
1011 #define SCC_FS            0x00000800 /**< ForceSlowClk, 1: sb/cores running on slow clock,
1012                          * 0: power logic control
1013                          */
1014 #define SCC_IP            0x00001000 /**< IgnorePllOffReq, 1/0: power logic ignores/honors
1015                          * PLL clock disable requests from core
1016                          */
1017 #define SCC_XC            0x00002000    /**< XtalControlEn, 1/0: power logic does/doesn't
1018                          * disable crystal when appropriate
1019                          */
1020 #define SCC_XP            0x00004000    /**< XtalPU (RO), 1/0: crystal running/disabled */
1021 #define SCC_CD_MASK        0xffff0000    /**< ClockDivider (SlowClk = 1/(4+divisor)) */
1022 #define SCC_CD_SHIFT        16
1023 
1024 /* system_clk_ctl */
1025 #define    SYCC_IE            0x00000001    /**< ILPen: Enable Idle Low Power */
1026 #define    SYCC_AE            0x00000002    /**< ALPen: Enable Active Low Power */
1027 #define    SYCC_FP            0x00000004    /**< ForcePLLOn */
1028 #define    SYCC_AR            0x00000008    /**< Force ALP (or HT if ALPen is not set */
1029 #define    SYCC_HR            0x00000010    /**< Force HT */
1030 #define SYCC_CD_MASK        0xffff0000    /**< ClkDiv  (ILP = 1/(4 * (divisor + 1)) */
1031 #define SYCC_CD_SHIFT        16
1032 
1033 /* Indirect backplane access */
1034 #define    BPIA_BYTEEN        0x0000000f
1035 #define    BPIA_SZ1        0x00000001
1036 #define    BPIA_SZ2        0x00000003
1037 #define    BPIA_SZ4        0x00000007
1038 #define    BPIA_SZ8        0x0000000f
1039 #define    BPIA_WRITE        0x00000100
1040 #define    BPIA_START        0x00000200
1041 #define    BPIA_BUSY        0x00000200
1042 #define    BPIA_ERROR        0x00000400
1043 
1044 /* pcmcia/prog/flash_config */
1045 #define    CF_EN            0x00000001    /**< enable */
1046 #define    CF_EM_MASK        0x0000000e    /**< mode */
1047 #define    CF_EM_SHIFT        1
1048 #define    CF_EM_FLASH        0        /**< flash/asynchronous mode */
1049 #define    CF_EM_SYNC        2        /**< synchronous mode */
1050 #define    CF_EM_PCMCIA        4        /**< pcmcia mode */
1051 #define    CF_DS            0x00000010    /**< destsize:  0=8bit, 1=16bit */
1052 #define    CF_BS            0x00000020    /**< byteswap */
1053 #define    CF_CD_MASK        0x000000c0    /**< clock divider */
1054 #define    CF_CD_SHIFT        6
1055 #define    CF_CD_DIV2        0x00000000    /**< backplane/2 */
1056 #define    CF_CD_DIV3        0x00000040    /**< backplane/3 */
1057 #define    CF_CD_DIV4        0x00000080    /**< backplane/4 */
1058 #define    CF_CE            0x00000100    /**< clock enable */
1059 #define    CF_SB            0x00000200    /**< size/bytestrobe (synch only) */
1060 
1061 /* pcmcia_memwait */
1062 #define    PM_W0_MASK        0x0000003f    /**< waitcount0 */
1063 #define    PM_W1_MASK        0x00001f00    /**< waitcount1 */
1064 #define    PM_W1_SHIFT        8
1065 #define    PM_W2_MASK        0x001f0000    /**< waitcount2 */
1066 #define    PM_W2_SHIFT        16
1067 #define    PM_W3_MASK        0x1f000000    /**< waitcount3 */
1068 #define    PM_W3_SHIFT        24
1069 
1070 /* pcmcia_attrwait */
1071 #define    PA_W0_MASK        0x0000003f    /**< waitcount0 */
1072 #define    PA_W1_MASK        0x00001f00    /**< waitcount1 */
1073 #define    PA_W1_SHIFT        8
1074 #define    PA_W2_MASK        0x001f0000    /**< waitcount2 */
1075 #define    PA_W2_SHIFT        16
1076 #define    PA_W3_MASK        0x1f000000    /**< waitcount3 */
1077 #define    PA_W3_SHIFT        24
1078 
1079 /* pcmcia_iowait */
1080 #define    PI_W0_MASK        0x0000003f    /**< waitcount0 */
1081 #define    PI_W1_MASK        0x00001f00    /**< waitcount1 */
1082 #define    PI_W1_SHIFT        8
1083 #define    PI_W2_MASK        0x001f0000    /**< waitcount2 */
1084 #define    PI_W2_SHIFT        16
1085 #define    PI_W3_MASK        0x1f000000    /**< waitcount3 */
1086 #define    PI_W3_SHIFT        24
1087 
1088 /* prog_waitcount */
1089 #define    PW_W0_MASK        0x0000001f    /**< waitcount0 */
1090 #define    PW_W1_MASK        0x00001f00    /**< waitcount1 */
1091 #define    PW_W1_SHIFT        8
1092 #define    PW_W2_MASK        0x001f0000    /**< waitcount2 */
1093 #define    PW_W2_SHIFT        16
1094 #define    PW_W3_MASK        0x1f000000    /**< waitcount3 */
1095 #define    PW_W3_SHIFT        24
1096 
1097 #define PW_W0               0x0000000c
1098 #define PW_W1               0x00000a00
1099 #define PW_W2               0x00020000
1100 #define PW_W3               0x01000000
1101 
1102 /* flash_waitcount */
1103 #define    FW_W0_MASK        0x0000003f    /**< waitcount0 */
1104 #define    FW_W1_MASK        0x00001f00    /**< waitcount1 */
1105 #define    FW_W1_SHIFT        8
1106 #define    FW_W2_MASK        0x001f0000    /**< waitcount2 */
1107 #define    FW_W2_SHIFT        16
1108 #define    FW_W3_MASK        0x1f000000    /**< waitcount3 */
1109 #define    FW_W3_SHIFT        24
1110 
1111 /* When Srom support present, fields in sromcontrol */
1112 #define    SRC_START        0x80000000
1113 #define    SRC_BUSY        0x80000000
1114 #define    SRC_OPCODE        0x60000000
1115 #define    SRC_OP_READ        0x00000000
1116 #define    SRC_OP_WRITE        0x20000000
1117 #define    SRC_OP_WRDIS        0x40000000
1118 #define    SRC_OP_WREN        0x60000000
1119 #define    SRC_OTPSEL        0x00000010
1120 #define SRC_OTPPRESENT        0x00000020
1121 #define    SRC_LOCK        0x00000008
1122 #define    SRC_SIZE_MASK        0x00000006
1123 #define    SRC_SIZE_1K        0x00000000
1124 #define    SRC_SIZE_4K        0x00000002
1125 #define    SRC_SIZE_16K        0x00000004
1126 #define    SRC_SIZE_SHIFT        1
1127 #define    SRC_PRESENT        0x00000001
1128 
1129 /* Fields in pmucontrol */
1130 #define    PCTL_ILP_DIV_MASK    0xffff0000
1131 #define    PCTL_ILP_DIV_SHIFT    16
1132 #define PCTL_LQ_REQ_EN        0x00008000
1133 #define PCTL_PLL_PLLCTL_UPD    0x00000400    /**< rev 2 */
1134 #define PCTL_NOILP_ON_WAIT    0x00000200    /**< rev 1 */
1135 #define    PCTL_HT_REQ_EN        0x00000100
1136 #define    PCTL_ALP_REQ_EN        0x00000080
1137 #define    PCTL_XTALFREQ_MASK    0x0000007c
1138 #define    PCTL_XTALFREQ_SHIFT    2
1139 #define    PCTL_ILP_DIV_EN        0x00000002
1140 #define    PCTL_LPO_SEL        0x00000001
1141 
1142 /* Fields in pmucontrol_ext */
1143 #define PCTL_EXT_FASTLPO_ENAB        0x00000080
1144 #define PCTL_EXT_FASTLPO_SWENAB    0x00000200
1145 #define PCTL_EXT_FASTLPO_PCIE_SWENAB    0x00004000  /**< rev33 for FLL1M */
1146 
1147 #define DEFAULT_43012_MIN_RES_MASK        0x0f8bfe77
1148 
1149 /*  Retention Control */
1150 #define PMU_RCTL_CLK_DIV_SHIFT        0
1151 #define PMU_RCTL_CHAIN_LEN_SHIFT    12
1152 #define PMU_RCTL_MACPHY_DISABLE_SHIFT    26
1153 #define PMU_RCTL_MACPHY_DISABLE_MASK    (1 << 26)
1154 #define PMU_RCTL_LOGIC_DISABLE_SHIFT    27
1155 #define PMU_RCTL_LOGIC_DISABLE_MASK    (1 << 27)
1156 #define PMU_RCTL_MEMSLP_LOG_SHIFT    28
1157 #define PMU_RCTL_MEMSLP_LOG_MASK    (1 << 28)
1158 #define PMU_RCTL_MEMRETSLP_LOG_SHIFT    29
1159 #define PMU_RCTL_MEMRETSLP_LOG_MASK    (1 << 29)
1160 
1161 /*  Retention Group Control */
1162 #define PMU_RCTLGRP_CHAIN_LEN_SHIFT    0
1163 #define PMU_RCTLGRP_RMODE_ENABLE_SHIFT    14
1164 #define PMU_RCTLGRP_RMODE_ENABLE_MASK    (1 << 14)
1165 #define PMU_RCTLGRP_DFT_ENABLE_SHIFT    15
1166 #define PMU_RCTLGRP_DFT_ENABLE_MASK    (1 << 15)
1167 #define PMU_RCTLGRP_NSRST_DISABLE_SHIFT    16
1168 #define PMU_RCTLGRP_NSRST_DISABLE_MASK    (1 << 16)
1169 /*  Retention Group Control special for 4334 */
1170 #define PMU4334_RCTLGRP_CHAIN_LEN_GRP0    338
1171 #define PMU4334_RCTLGRP_CHAIN_LEN_GRP1    315
1172 /*  Retention Group Control special for 43341 */
1173 #define PMU43341_RCTLGRP_CHAIN_LEN_GRP0    366
1174 #define PMU43341_RCTLGRP_CHAIN_LEN_GRP1    330
1175 
1176 /* Fields in clkstretch */
1177 #define CSTRETCH_HT        0xffff0000
1178 #define CSTRETCH_ALP        0x0000ffff
1179 
1180 /* gpiotimerval */
1181 #define GPIO_ONTIME_SHIFT    16
1182 
1183 /* clockcontrol_n */
1184 #define    CN_N1_MASK        0x3f        /**< n1 control */
1185 #define    CN_N2_MASK        0x3f00        /**< n2 control */
1186 #define    CN_N2_SHIFT        8
1187 #define    CN_PLLC_MASK        0xf0000        /**< pll control */
1188 #define    CN_PLLC_SHIFT        16
1189 
1190 /* clockcontrol_sb/pci/uart */
1191 #define    CC_M1_MASK        0x3f        /**< m1 control */
1192 #define    CC_M2_MASK        0x3f00        /**< m2 control */
1193 #define    CC_M2_SHIFT        8
1194 #define    CC_M3_MASK        0x3f0000    /**< m3 control */
1195 #define    CC_M3_SHIFT        16
1196 #define    CC_MC_MASK        0x1f000000    /**< mux control */
1197 #define    CC_MC_SHIFT        24
1198 
1199 /* N3M Clock control magic field values */
1200 #define    CC_F6_2            0x02        /**< A factor of 2 in */
1201 #define    CC_F6_3            0x03        /**< 6-bit fields like */
1202 #define    CC_F6_4            0x05        /**< N1, M1 or M3 */
1203 #define    CC_F6_5            0x09
1204 #define    CC_F6_6            0x11
1205 #define    CC_F6_7            0x21
1206 
1207 #define    CC_F5_BIAS        5        /**< 5-bit fields get this added */
1208 
1209 #define    CC_MC_BYPASS        0x08
1210 #define    CC_MC_M1        0x04
1211 #define    CC_MC_M1M2        0x02
1212 #define    CC_MC_M1M2M3        0x01
1213 #define    CC_MC_M1M3        0x11
1214 
1215 /* Type 2 Clock control magic field values */
1216 #define    CC_T2_BIAS        2        /**< n1, n2, m1 & m3 bias */
1217 #define    CC_T2M2_BIAS        3        /**< m2 bias */
1218 
1219 #define    CC_T2MC_M1BYP        1
1220 #define    CC_T2MC_M2BYP        2
1221 #define    CC_T2MC_M3BYP        4
1222 
1223 /* Type 6 Clock control magic field values */
1224 #define    CC_T6_MMASK        1        /**< bits of interest in m */
1225 #define    CC_T6_M0        120000000    /**< sb clock for m = 0 */
1226 #define    CC_T6_M1        100000000    /**< sb clock for m = 1 */
1227 #define    SB2MIPS_T6(sb)        (2 * (sb))
1228 
1229 /* Common clock base */
1230 #define    CC_CLOCK_BASE1        24000000    /**< Half the clock freq */
1231 #define CC_CLOCK_BASE2        12500000    /**< Alternate crystal on some PLLs */
1232 
1233 /* Clock control values for 200MHz in 5350 */
1234 #define    CLKC_5350_N        0x0311
1235 #define    CLKC_5350_M        0x04020009
1236 
1237 /* Flash types in the chipcommon capabilities register */
1238 #define FLASH_NONE        0x000        /**< No flash */
1239 #define SFLASH_ST        0x100        /**< ST serial flash */
1240 #define SFLASH_AT        0x200        /**< Atmel serial flash */
1241 #define NFLASH            0x300
1242 #define    PFLASH            0x700        /**< Parallel flash */
1243 #define QSPIFLASH_ST        0x800
1244 #define QSPIFLASH_AT        0x900
1245 
1246 /* Bits in the ExtBus config registers */
1247 #define    CC_CFG_EN        0x0001        /**< Enable */
1248 #define    CC_CFG_EM_MASK        0x000e        /**< Extif Mode */
1249 #define    CC_CFG_EM_ASYNC        0x0000        /**<   Async/Parallel flash */
1250 #define    CC_CFG_EM_SYNC        0x0002        /**<   Synchronous */
1251 #define    CC_CFG_EM_PCMCIA    0x0004        /**<   PCMCIA */
1252 #define    CC_CFG_EM_IDE        0x0006        /**<   IDE */
1253 #define    CC_CFG_DS        0x0010        /**< Data size, 0=8bit, 1=16bit */
1254 #define    CC_CFG_CD_MASK        0x00e0        /**< Sync: Clock divisor, rev >= 20 */
1255 #define    CC_CFG_CE        0x0100        /**< Sync: Clock enable, rev >= 20 */
1256 #define    CC_CFG_SB        0x0200        /**< Sync: Size/Bytestrobe, rev >= 20 */
1257 #define    CC_CFG_IS        0x0400        /**< Extif Sync Clk Select, rev >= 20 */
1258 
1259 /* ExtBus address space */
1260 #define    CC_EB_BASE        0x1a000000    /**< Chipc ExtBus base address */
1261 #define    CC_EB_PCMCIA_MEM    0x1a000000    /**< PCMCIA 0 memory base address */
1262 #define    CC_EB_PCMCIA_IO        0x1a200000    /**< PCMCIA 0 I/O base address */
1263 #define    CC_EB_PCMCIA_CFG    0x1a400000    /**< PCMCIA 0 config base address */
1264 #define    CC_EB_IDE        0x1a800000    /**< IDE memory base */
1265 #define    CC_EB_PCMCIA1_MEM    0x1a800000    /**< PCMCIA 1 memory base address */
1266 #define    CC_EB_PCMCIA1_IO    0x1aa00000    /**< PCMCIA 1 I/O base address */
1267 #define    CC_EB_PCMCIA1_CFG    0x1ac00000    /**< PCMCIA 1 config base address */
1268 #define    CC_EB_PROGIF        0x1b000000    /**< ProgIF Async/Sync base address */
1269 
1270 
1271 /* Start/busy bit in flashcontrol */
1272 #define SFLASH_OPCODE        0x000000ff
1273 #define SFLASH_ACTION        0x00000700
1274 #define    SFLASH_CS_ACTIVE    0x00001000    /**< Chip Select Active, rev >= 20 */
1275 #define SFLASH_START        0x80000000
1276 #define SFLASH_BUSY        SFLASH_START
1277 
1278 /* flashcontrol action codes */
1279 #define    SFLASH_ACT_OPONLY    0x0000        /**< Issue opcode only */
1280 #define    SFLASH_ACT_OP1D        0x0100        /**< opcode + 1 data byte */
1281 #define    SFLASH_ACT_OP3A        0x0200        /**< opcode + 3 addr bytes */
1282 #define    SFLASH_ACT_OP3A1D    0x0300        /**< opcode + 3 addr & 1 data bytes */
1283 #define    SFLASH_ACT_OP3A4D    0x0400        /**< opcode + 3 addr & 4 data bytes */
1284 #define    SFLASH_ACT_OP3A4X4D    0x0500        /**< opcode + 3 addr, 4 don't care & 4 data bytes */
1285 #define    SFLASH_ACT_OP3A1X4D    0x0700        /**< opcode + 3 addr, 1 don't care & 4 data bytes */
1286 
1287 /* flashcontrol action+opcodes for ST flashes */
1288 #define SFLASH_ST_WREN        0x0006        /**< Write Enable */
1289 #define SFLASH_ST_WRDIS        0x0004        /**< Write Disable */
1290 #define SFLASH_ST_RDSR        0x0105        /**< Read Status Register */
1291 #define SFLASH_ST_WRSR        0x0101        /**< Write Status Register */
1292 #define SFLASH_ST_READ        0x0303        /**< Read Data Bytes */
1293 #define SFLASH_ST_PP        0x0302        /**< Page Program */
1294 #define SFLASH_ST_SE        0x02d8        /**< Sector Erase */
1295 #define SFLASH_ST_BE        0x00c7        /**< Bulk Erase */
1296 #define SFLASH_ST_DP        0x00b9        /**< Deep Power-down */
1297 #define SFLASH_ST_RES        0x03ab        /**< Read Electronic Signature */
1298 #define SFLASH_ST_CSA        0x1000        /**< Keep chip select asserted */
1299 #define SFLASH_ST_SSE        0x0220        /**< Sub-sector Erase */
1300 
1301 #define SFLASH_ST_READ4B    0x6313        /* Read Data Bytes in 4Byte address */
1302 #define SFLASH_ST_PP4B        0x6312        /* Page Program in 4Byte address */
1303 #define SFLASH_ST_SE4B        0x62dc        /* Sector Erase in 4Byte address */
1304 #define SFLASH_ST_SSE4B        0x6221        /* Sub-sector Erase */
1305 
1306 #define SFLASH_MXIC_RDID    0x0390        /* Read Manufacture ID */
1307 #define SFLASH_MXIC_MFID    0xc2        /* MXIC Manufacture ID */
1308 
1309 /* Status register bits for ST flashes */
1310 #define SFLASH_ST_WIP        0x01        /**< Write In Progress */
1311 #define SFLASH_ST_WEL        0x02        /**< Write Enable Latch */
1312 #define SFLASH_ST_BP_MASK    0x1c        /**< Block Protect */
1313 #define SFLASH_ST_BP_SHIFT    2
1314 #define SFLASH_ST_SRWD        0x80        /**< Status Register Write Disable */
1315 
1316 /* flashcontrol action+opcodes for Atmel flashes */
1317 #define SFLASH_AT_READ                0x07e8
1318 #define SFLASH_AT_PAGE_READ            0x07d2
1319 #define SFLASH_AT_BUF1_READ
1320 #define SFLASH_AT_BUF2_READ
1321 #define SFLASH_AT_STATUS            0x01d7
1322 #define SFLASH_AT_BUF1_WRITE            0x0384
1323 #define SFLASH_AT_BUF2_WRITE            0x0387
1324 #define SFLASH_AT_BUF1_ERASE_PROGRAM        0x0283
1325 #define SFLASH_AT_BUF2_ERASE_PROGRAM        0x0286
1326 #define SFLASH_AT_BUF1_PROGRAM            0x0288
1327 #define SFLASH_AT_BUF2_PROGRAM            0x0289
1328 #define SFLASH_AT_PAGE_ERASE            0x0281
1329 #define SFLASH_AT_BLOCK_ERASE            0x0250
1330 #define SFLASH_AT_BUF1_WRITE_ERASE_PROGRAM    0x0382
1331 #define SFLASH_AT_BUF2_WRITE_ERASE_PROGRAM    0x0385
1332 #define SFLASH_AT_BUF1_LOAD            0x0253
1333 #define SFLASH_AT_BUF2_LOAD            0x0255
1334 #define SFLASH_AT_BUF1_COMPARE            0x0260
1335 #define SFLASH_AT_BUF2_COMPARE            0x0261
1336 #define SFLASH_AT_BUF1_REPROGRAM        0x0258
1337 #define SFLASH_AT_BUF2_REPROGRAM        0x0259
1338 
1339 /* Status register bits for Atmel flashes */
1340 #define SFLASH_AT_READY                0x80
1341 #define SFLASH_AT_MISMATCH            0x40
1342 #define SFLASH_AT_ID_MASK            0x38
1343 #define SFLASH_AT_ID_SHIFT            3
1344 
1345 /* SPI register bits, corerev >= 37 */
1346 #define GSIO_START            0x80000000
1347 #define GSIO_BUSY            GSIO_START
1348 
1349 /*
1350  * These are the UART port assignments, expressed as offsets from the base
1351  * register.  These assignments should hold for any serial port based on
1352  * a 8250, 16450, or 16550(A).
1353  */
1354 
1355 #define UART_RX        0    /**< In:  Receive buffer (DLAB=0) */
1356 #define UART_TX        0    /**< Out: Transmit buffer (DLAB=0) */
1357 #define UART_DLL    0    /**< Out: Divisor Latch Low (DLAB=1) */
1358 #define UART_IER    1    /**< In/Out: Interrupt Enable Register (DLAB=0) */
1359 #define UART_DLM    1    /**< Out: Divisor Latch High (DLAB=1) */
1360 #define UART_IIR    2    /**< In: Interrupt Identity Register  */
1361 #define UART_FCR    2    /**< Out: FIFO Control Register */
1362 #define UART_LCR    3    /**< Out: Line Control Register */
1363 #define UART_MCR    4    /**< Out: Modem Control Register */
1364 #define UART_LSR    5    /**< In:  Line Status Register */
1365 #define UART_MSR    6    /**< In:  Modem Status Register */
1366 #define UART_SCR    7    /**< I/O: Scratch Register */
1367 #define UART_LCR_DLAB    0x80    /**< Divisor latch access bit */
1368 #define UART_LCR_WLEN8    0x03    /**< Word length: 8 bits */
1369 #define UART_MCR_OUT2    0x08    /**< MCR GPIO out 2 */
1370 #define UART_MCR_LOOP    0x10    /**< Enable loopback test mode */
1371 #define UART_LSR_RX_FIFO     0x80    /**< Receive FIFO error */
1372 #define UART_LSR_TDHR        0x40    /**< Data-hold-register empty */
1373 #define UART_LSR_THRE        0x20    /**< Transmit-hold-register empty */
1374 #define UART_LSR_BREAK        0x10    /**< Break interrupt */
1375 #define UART_LSR_FRAMING    0x08    /**< Framing error */
1376 #define UART_LSR_PARITY        0x04    /**< Parity error */
1377 #define UART_LSR_OVERRUN    0x02    /**< Overrun error */
1378 #define UART_LSR_RXRDY        0x01    /**< Receiver ready */
1379 #define UART_FCR_FIFO_ENABLE 1    /**< FIFO control register bit controlling FIFO enable/disable */
1380 
1381 /* Interrupt Identity Register (IIR) bits */
1382 #define UART_IIR_FIFO_MASK    0xc0    /**< IIR FIFO disable/enabled mask */
1383 #define UART_IIR_INT_MASK    0xf    /**< IIR interrupt ID source */
1384 #define UART_IIR_MDM_CHG    0x0    /**< Modem status changed */
1385 #define UART_IIR_NOINT        0x1    /**< No interrupt pending */
1386 #define UART_IIR_THRE        0x2    /**< THR empty */
1387 #define UART_IIR_RCVD_DATA    0x4    /**< Received data available */
1388 #define UART_IIR_RCVR_STATUS     0x6    /**< Receiver status */
1389 #define UART_IIR_CHAR_TIME     0xc    /**< Character time */
1390 
1391 /* Interrupt Enable Register (IER) bits */
1392 #define UART_IER_PTIME    128    /**< Programmable THRE Interrupt Mode Enable */
1393 #define UART_IER_EDSSI    8    /**< enable modem status interrupt */
1394 #define UART_IER_ELSI    4    /**< enable receiver line status interrupt */
1395 #define UART_IER_ETBEI  2    /**< enable transmitter holding register empty interrupt */
1396 #define UART_IER_ERBFI    1    /**< enable data available interrupt */
1397 
1398 /* pmustatus */
1399 #define PST_SLOW_WR_PENDING 0x0400
1400 #define PST_EXTLPOAVAIL    0x0100
1401 #define PST_WDRESET    0x0080
1402 #define    PST_INTPEND    0x0040
1403 #define    PST_SBCLKST    0x0030
1404 #define    PST_SBCLKST_ILP    0x0010
1405 #define    PST_SBCLKST_ALP    0x0020
1406 #define    PST_SBCLKST_HT    0x0030
1407 #define    PST_ALPAVAIL    0x0008
1408 #define    PST_HTAVAIL    0x0004
1409 #define    PST_RESINIT    0x0003
1410 #define    PST_ILPFASTLPO    0x00010000
1411 
1412 /* pmucapabilities */
1413 #define PCAP_REV_MASK    0x000000ff
1414 #define PCAP_RC_MASK    0x00001f00
1415 #define PCAP_RC_SHIFT    8
1416 #define PCAP_TC_MASK    0x0001e000
1417 #define PCAP_TC_SHIFT    13
1418 #define PCAP_PC_MASK    0x001e0000
1419 #define PCAP_PC_SHIFT    17
1420 #define PCAP_VC_MASK    0x01e00000
1421 #define PCAP_VC_SHIFT    21
1422 #define PCAP_CC_MASK    0x1e000000
1423 #define PCAP_CC_SHIFT    25
1424 #define PCAP5_PC_MASK    0x003e0000    /**< PMU corerev >= 5 */
1425 #define PCAP5_PC_SHIFT    17
1426 #define PCAP5_VC_MASK    0x07c00000
1427 #define PCAP5_VC_SHIFT    22
1428 #define PCAP5_CC_MASK    0xf8000000
1429 #define PCAP5_CC_SHIFT    27
1430 
1431 /* CoreCapabilitiesExtension */
1432 #define PCAP_EXT_USE_MUXED_ILP_CLK_MASK    0x04000000
1433 
1434 /* PMU Resource Request Timer registers */
1435 /* This is based on PmuRev0 */
1436 #define    PRRT_TIME_MASK    0x03ff
1437 #define    PRRT_INTEN    0x0400
1438 #define    PRRT_REQ_ACTIVE    0x0800
1439 #define    PRRT_ALP_REQ    0x1000
1440 #define    PRRT_HT_REQ    0x2000
1441 #define PRRT_HQ_REQ 0x4000
1442 
1443 /* PMU Int Control register bits */
1444 #define PMU_INTC_ALP_REQ    0x1
1445 #define PMU_INTC_HT_REQ        0x2
1446 #define PMU_INTC_HQ_REQ        0x4
1447 
1448 /* bit 0 of the PMU interrupt vector is asserted if this mask is enabled */
1449 #define RSRC_INTR_MASK_TIMER_INT_0 1
1450 
1451 /* PMU resource bit position */
1452 #define PMURES_BIT(bit)    (1 << (bit))
1453 
1454 /* PMU resource number limit */
1455 #define PMURES_MAX_RESNUM    30
1456 
1457 /* PMU chip control0 register */
1458 #define    PMU_CHIPCTL0        0
1459 #define PMU43143_CC0_SDIO_DRSTR_OVR    (1 << 31) /* sdio drive strength override enable */
1460 
1461 /* clock req types */
1462 #define PMU_CC1_CLKREQ_TYPE_SHIFT    19
1463 #define PMU_CC1_CLKREQ_TYPE_MASK    (1 << PMU_CC1_CLKREQ_TYPE_SHIFT)
1464 
1465 #define CLKREQ_TYPE_CONFIG_OPENDRAIN        0
1466 #define CLKREQ_TYPE_CONFIG_PUSHPULL        1
1467 
1468 /* PMU chip control1 register */
1469 #define    PMU_CHIPCTL1            1
1470 #define    PMU_CC1_RXC_DLL_BYPASS        0x00010000
1471 #define PMU_CC1_ENABLE_BBPLL_PWR_DOWN    0x00000010
1472 
1473 #define PMU_CC1_IF_TYPE_MASK           0x00000030
1474 #define PMU_CC1_IF_TYPE_RMII        0x00000000
1475 #define PMU_CC1_IF_TYPE_MII         0x00000010
1476 #define PMU_CC1_IF_TYPE_RGMII       0x00000020
1477 
1478 #define PMU_CC1_SW_TYPE_MASK        0x000000c0
1479 #define PMU_CC1_SW_TYPE_EPHY        0x00000000
1480 #define PMU_CC1_SW_TYPE_EPHYMII     0x00000040
1481 #define PMU_CC1_SW_TYPE_EPHYRMII    0x00000080
1482 #define PMU_CC1_SW_TYPE_RGMII       0x000000c0
1483 
1484 #define PMU_CC1_ENABLE_CLOSED_LOOP_MASK 0x00000080
1485 #define PMU_CC1_ENABLE_CLOSED_LOOP      0x00000000
1486 
1487 /* PMU chip control2 register */
1488 #define PMU_CC2_RFLDO3P3_PU_FORCE_ON        (1 << 15)
1489 #define PMU_CC2_RFLDO3P3_PU_CLEAR        0x00000000
1490 
1491 #define PMU_CC2_WL2CDIG_I_PMU_SLEEP        (1 << 16)
1492 #define    PMU_CHIPCTL2        2
1493 #define PMU_CC2_FORCE_SUBCORE_PWR_SWITCH_ON    (1 << 18)
1494 #define PMU_CC2_FORCE_PHY_PWR_SWITCH_ON        (1 << 19)
1495 #define PMU_CC2_FORCE_VDDM_PWR_SWITCH_ON    (1 << 20)
1496 #define PMU_CC2_FORCE_MEMLPLDO_PWR_SWITCH_ON    (1 << 21)
1497 #define PMU_CC2_MASK_WL_DEV_WAKE             (1 << 22)
1498 #define PMU_CC2_INV_GPIO_POLARITY_PMU_WAKE   (1 << 25)
1499 #define PMU_CC2_GCI2_WAKE                    (1 << 31)
1500 
1501 /* PMU chip control3 register */
1502 #define    PMU_CHIPCTL3        3
1503 #define PMU_CC3_ENABLE_SDIO_WAKEUP_SHIFT  19
1504 #define PMU_CC3_ENABLE_RF_SHIFT           22
1505 #define PMU_CC3_RF_DISABLE_IVALUE_SHIFT   23
1506 
1507 /* PMU chip control4 register */
1508 #define PMU_CHIPCTL4                    4
1509 
1510 /* 53537 series moved switch_type and gmac_if_type to CC4 [15:14] and [13:12] */
1511 #define PMU_CC4_IF_TYPE_MASK        0x00003000
1512 #define PMU_CC4_IF_TYPE_RMII        0x00000000
1513 #define PMU_CC4_IF_TYPE_MII        0x00001000
1514 #define PMU_CC4_IF_TYPE_RGMII        0x00002000
1515 
1516 #define PMU_CC4_SW_TYPE_MASK        0x0000c000
1517 #define PMU_CC4_SW_TYPE_EPHY        0x00000000
1518 #define PMU_CC4_SW_TYPE_EPHYMII        0x00004000
1519 #define PMU_CC4_SW_TYPE_EPHYRMII    0x00008000
1520 #define PMU_CC4_SW_TYPE_RGMII        0x0000c000
1521 #define PMU_CC4_DISABLE_LQ_AVAIL    (1<<27)
1522 
1523 /* PMU chip control5 register */
1524 #define PMU_CHIPCTL5                    5
1525 
1526 /* PMU chip control6 register */
1527 #define PMU_CHIPCTL6                    6
1528 #define PMU_CC6_ENABLE_CLKREQ_WAKEUP    (1 << 4)
1529 #define PMU_CC6_ENABLE_PMU_WAKEUP_ALP   (1 << 6)
1530 
1531 /* PMU chip control7 register */
1532 #define PMU_CHIPCTL7                7
1533 #define PMU_CC7_ENABLE_L2REFCLKPAD_PWRDWN    (1 << 25)
1534 #define PMU_CC7_ENABLE_MDIO_RESET_WAR        (1 << 27)
1535 /* 53537 series have gmca1 gmac_if_type in cc7 [7:6](defalut 0b01) */
1536 #define PMU_CC7_IF_TYPE_MASK        0x000000c0
1537 #define PMU_CC7_IF_TYPE_RMII        0x00000000
1538 #define PMU_CC7_IF_TYPE_MII        0x00000040
1539 #define PMU_CC7_IF_TYPE_RGMII        0x00000080
1540 
1541 #define PMU_CHIPCTL8            8
1542 #define PMU_CHIPCTL9            9
1543 
1544 /* PMU corerev and chip specific PLL controls.
1545  * PMU<rev>_PLL<num>_XX where <rev> is PMU corerev and <num> is an arbitrary number
1546  * to differentiate different PLLs controlled by the same PMU rev.
1547  */
1548 /* pllcontrol registers */
1549 /* PDIV, div_phy, div_arm, div_adc, dith_sel, ioff, kpd_scale, lsb_sel, mash_sel, lf_c & lf_r */
1550 #define    PMU0_PLL0_PLLCTL0        0
1551 #define    PMU0_PLL0_PC0_PDIV_MASK        1
1552 #define    PMU0_PLL0_PC0_PDIV_FREQ        25000
1553 #define PMU0_PLL0_PC0_DIV_ARM_MASK    0x00000038
1554 #define PMU0_PLL0_PC0_DIV_ARM_SHIFT    3
1555 #define PMU0_PLL0_PC0_DIV_ARM_BASE    8
1556 
1557 /* PC0_DIV_ARM for PLLOUT_ARM */
1558 #define PMU0_PLL0_PC0_DIV_ARM_110MHZ    0
1559 #define PMU0_PLL0_PC0_DIV_ARM_97_7MHZ    1
1560 #define PMU0_PLL0_PC0_DIV_ARM_88MHZ    2
1561 #define PMU0_PLL0_PC0_DIV_ARM_80MHZ    3 /* Default */
1562 #define PMU0_PLL0_PC0_DIV_ARM_73_3MHZ    4
1563 #define PMU0_PLL0_PC0_DIV_ARM_67_7MHZ    5
1564 #define PMU0_PLL0_PC0_DIV_ARM_62_9MHZ    6
1565 #define PMU0_PLL0_PC0_DIV_ARM_58_6MHZ    7
1566 
1567 /* Wildcard base, stop_mod, en_lf_tp, en_cal & lf_r2 */
1568 #define    PMU0_PLL0_PLLCTL1        1
1569 #define    PMU0_PLL0_PC1_WILD_INT_MASK    0xf0000000
1570 #define    PMU0_PLL0_PC1_WILD_INT_SHIFT    28
1571 #define    PMU0_PLL0_PC1_WILD_FRAC_MASK    0x0fffff00
1572 #define    PMU0_PLL0_PC1_WILD_FRAC_SHIFT    8
1573 #define    PMU0_PLL0_PC1_STOP_MOD        0x00000040
1574 
1575 /* Wildcard base, vco_calvar, vco_swc, vco_var_selref, vso_ical & vco_sel_avdd */
1576 #define    PMU0_PLL0_PLLCTL2        2
1577 #define    PMU0_PLL0_PC2_WILD_INT_MASK    0xf
1578 #define    PMU0_PLL0_PC2_WILD_INT_SHIFT    4
1579 
1580 /* pllcontrol registers */
1581 /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */
1582 #define PMU1_PLL0_PLLCTL0        0
1583 #define PMU1_PLL0_PC0_P1DIV_MASK    0x00f00000
1584 #define PMU1_PLL0_PC0_P1DIV_SHIFT    20
1585 #define PMU1_PLL0_PC0_P2DIV_MASK    0x0f000000
1586 #define PMU1_PLL0_PC0_P2DIV_SHIFT    24
1587 
1588 /* m<x>div */
1589 #define PMU1_PLL0_PLLCTL1        1
1590 #define PMU1_PLL0_PC1_M1DIV_MASK    0x000000ff
1591 #define PMU1_PLL0_PC1_M1DIV_SHIFT    0
1592 #define PMU1_PLL0_PC1_M2DIV_MASK    0x0000ff00
1593 #define PMU1_PLL0_PC1_M2DIV_SHIFT    8
1594 #define PMU1_PLL0_PC1_M3DIV_MASK    0x00ff0000
1595 #define PMU1_PLL0_PC1_M3DIV_SHIFT    16
1596 #define PMU1_PLL0_PC1_M4DIV_MASK    0xff000000
1597 #define PMU1_PLL0_PC1_M4DIV_SHIFT    24
1598 #define PMU1_PLL0_PC1_M4DIV_BY_9    9
1599 #define PMU1_PLL0_PC1_M4DIV_BY_18    0x12
1600 #define PMU1_PLL0_PC1_M4DIV_BY_36    0x24
1601 #define PMU1_PLL0_PC1_M4DIV_BY_60    0x3C
1602 
1603 #define DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT 8
1604 #define DOT11MAC_880MHZ_CLK_DIVISOR_MASK (0xFF << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT)
1605 #define DOT11MAC_880MHZ_CLK_DIVISOR_VAL  (0xE << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT)
1606 
1607 /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */
1608 #define PMU1_PLL0_PLLCTL2        2
1609 #define PMU1_PLL0_PC2_M5DIV_MASK    0x000000ff
1610 #define PMU1_PLL0_PC2_M5DIV_SHIFT    0
1611 #define PMU1_PLL0_PC2_M5DIV_BY_12    0xc
1612 #define PMU1_PLL0_PC2_M5DIV_BY_18    0x12
1613 #define PMU1_PLL0_PC2_M5DIV_BY_31    0x1f
1614 #define PMU1_PLL0_PC2_M5DIV_BY_36    0x24
1615 #define PMU1_PLL0_PC2_M5DIV_BY_42    0x2a
1616 #define PMU1_PLL0_PC2_M5DIV_BY_60    0x3c
1617 #define PMU1_PLL0_PC2_M6DIV_MASK    0x0000ff00
1618 #define PMU1_PLL0_PC2_M6DIV_SHIFT    8
1619 #define PMU1_PLL0_PC2_M6DIV_BY_18    0x12
1620 #define PMU1_PLL0_PC2_M6DIV_BY_36    0x24
1621 #define PMU1_PLL0_PC2_NDIV_MODE_MASK    0x000e0000
1622 #define PMU1_PLL0_PC2_NDIV_MODE_SHIFT    17
1623 #define PMU1_PLL0_PC2_NDIV_MODE_MASH    1
1624 #define PMU1_PLL0_PC2_NDIV_MODE_MFB    2    /**< recommended for 4319 */
1625 #define PMU1_PLL0_PC2_NDIV_INT_MASK    0x1ff00000
1626 #define PMU1_PLL0_PC2_NDIV_INT_SHIFT    20
1627 
1628 /* ndiv_frac */
1629 #define PMU1_PLL0_PLLCTL3        3
1630 #define PMU1_PLL0_PC3_NDIV_FRAC_MASK    0x00ffffff
1631 #define PMU1_PLL0_PC3_NDIV_FRAC_SHIFT    0
1632 
1633 /* pll_ctrl */
1634 #define PMU1_PLL0_PLLCTL4        4
1635 
1636 /* pll_ctrl, vco_rng, clkdrive_ch<x> */
1637 #define PMU1_PLL0_PLLCTL5        5
1638 #define PMU1_PLL0_PC5_CLK_DRV_MASK     0xffffff00
1639 #define PMU1_PLL0_PC5_CLK_DRV_SHIFT     8
1640 #define PMU1_PLL0_PC5_ASSERT_CH_MASK     0x3f000000
1641 #define PMU1_PLL0_PC5_ASSERT_CH_SHIFT     24
1642 #define PMU1_PLL0_PC5_DEASSERT_CH_MASK     0xff000000
1643 
1644 #define PMU1_PLL0_PLLCTL6        6
1645 #define PMU1_PLL0_PLLCTL7        7
1646 #define PMU1_PLL0_PLLCTL8        8
1647 
1648 #define PMU1_PLLCTL8_OPENLOOP_MASK    (1 << 1)
1649 #define PMU_PLL4350_OPENLOOP_MASK    (1 << 7)
1650 
1651 #define PMU1_PLL0_PLLCTL9        9
1652 
1653 #define PMU1_PLL0_PLLCTL10        10
1654 
1655 /* PMU rev 2 control words */
1656 #define PMU2_PHY_PLL_PLLCTL        4
1657 #define PMU2_SI_PLL_PLLCTL        10
1658 
1659 /* PMU rev 2 */
1660 /* pllcontrol registers */
1661 /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */
1662 #define PMU2_PLL_PLLCTL0        0
1663 #define PMU2_PLL_PC0_P1DIV_MASK     0x00f00000
1664 #define PMU2_PLL_PC0_P1DIV_SHIFT    20
1665 #define PMU2_PLL_PC0_P2DIV_MASK     0x0f000000
1666 #define PMU2_PLL_PC0_P2DIV_SHIFT    24
1667 
1668 /* m<x>div */
1669 #define PMU2_PLL_PLLCTL1        1
1670 #define PMU2_PLL_PC1_M1DIV_MASK     0x000000ff
1671 #define PMU2_PLL_PC1_M1DIV_SHIFT    0
1672 #define PMU2_PLL_PC1_M2DIV_MASK     0x0000ff00
1673 #define PMU2_PLL_PC1_M2DIV_SHIFT    8
1674 #define PMU2_PLL_PC1_M3DIV_MASK     0x00ff0000
1675 #define PMU2_PLL_PC1_M3DIV_SHIFT    16
1676 #define PMU2_PLL_PC1_M4DIV_MASK     0xff000000
1677 #define PMU2_PLL_PC1_M4DIV_SHIFT    24
1678 
1679 /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */
1680 #define PMU2_PLL_PLLCTL2        2
1681 #define PMU2_PLL_PC2_M5DIV_MASK     0x000000ff
1682 #define PMU2_PLL_PC2_M5DIV_SHIFT    0
1683 #define PMU2_PLL_PC2_M6DIV_MASK     0x0000ff00
1684 #define PMU2_PLL_PC2_M6DIV_SHIFT    8
1685 #define PMU2_PLL_PC2_NDIV_MODE_MASK    0x000e0000
1686 #define PMU2_PLL_PC2_NDIV_MODE_SHIFT    17
1687 #define PMU2_PLL_PC2_NDIV_INT_MASK    0x1ff00000
1688 #define PMU2_PLL_PC2_NDIV_INT_SHIFT    20
1689 
1690 /* ndiv_frac */
1691 #define PMU2_PLL_PLLCTL3        3
1692 #define PMU2_PLL_PC3_NDIV_FRAC_MASK    0x00ffffff
1693 #define PMU2_PLL_PC3_NDIV_FRAC_SHIFT    0
1694 
1695 /* pll_ctrl */
1696 #define PMU2_PLL_PLLCTL4        4
1697 
1698 /* pll_ctrl, vco_rng, clkdrive_ch<x> */
1699 #define PMU2_PLL_PLLCTL5        5
1700 #define PMU2_PLL_PC5_CLKDRIVE_CH1_MASK    0x00000f00
1701 #define PMU2_PLL_PC5_CLKDRIVE_CH1_SHIFT    8
1702 #define PMU2_PLL_PC5_CLKDRIVE_CH2_MASK    0x0000f000
1703 #define PMU2_PLL_PC5_CLKDRIVE_CH2_SHIFT    12
1704 #define PMU2_PLL_PC5_CLKDRIVE_CH3_MASK    0x000f0000
1705 #define PMU2_PLL_PC5_CLKDRIVE_CH3_SHIFT    16
1706 #define PMU2_PLL_PC5_CLKDRIVE_CH4_MASK    0x00f00000
1707 #define PMU2_PLL_PC5_CLKDRIVE_CH4_SHIFT    20
1708 #define PMU2_PLL_PC5_CLKDRIVE_CH5_MASK    0x0f000000
1709 #define PMU2_PLL_PC5_CLKDRIVE_CH5_SHIFT    24
1710 #define PMU2_PLL_PC5_CLKDRIVE_CH6_MASK    0xf0000000
1711 #define PMU2_PLL_PC5_CLKDRIVE_CH6_SHIFT    28
1712 
1713 /* PMU rev 5 (& 6) */
1714 #define    PMU5_PLL_P1P2_OFF        0
1715 #define    PMU5_PLL_P1_MASK        0x0f000000
1716 #define    PMU5_PLL_P1_SHIFT        24
1717 #define    PMU5_PLL_P2_MASK        0x00f00000
1718 #define    PMU5_PLL_P2_SHIFT        20
1719 #define    PMU5_PLL_M14_OFF        1
1720 #define    PMU5_PLL_MDIV_MASK        0x000000ff
1721 #define    PMU5_PLL_MDIV_WIDTH        8
1722 #define    PMU5_PLL_NM5_OFF        2
1723 #define    PMU5_PLL_NDIV_MASK        0xfff00000
1724 #define    PMU5_PLL_NDIV_SHIFT        20
1725 #define    PMU5_PLL_NDIV_MODE_MASK        0x000e0000
1726 #define    PMU5_PLL_NDIV_MODE_SHIFT    17
1727 #define    PMU5_PLL_FMAB_OFF        3
1728 #define    PMU5_PLL_MRAT_MASK        0xf0000000
1729 #define    PMU5_PLL_MRAT_SHIFT        28
1730 #define    PMU5_PLL_ABRAT_MASK        0x08000000
1731 #define    PMU5_PLL_ABRAT_SHIFT        27
1732 #define    PMU5_PLL_FDIV_MASK        0x07ffffff
1733 #define    PMU5_PLL_PLLCTL_OFF        4
1734 #define    PMU5_PLL_PCHI_OFF        5
1735 #define    PMU5_PLL_PCHI_MASK        0x0000003f
1736 
1737 /* pmu XtalFreqRatio */
1738 #define    PMU_XTALFREQ_REG_ILPCTR_MASK    0x00001FFF
1739 #define    PMU_XTALFREQ_REG_MEASURE_MASK    0x80000000
1740 #define    PMU_XTALFREQ_REG_MEASURE_SHIFT    31
1741 
1742 /* Divider allocation in 4716/47162/5356/5357 */
1743 #define    PMU5_MAINPLL_CPU        1
1744 #define    PMU5_MAINPLL_MEM        2
1745 #define    PMU5_MAINPLL_SI            3
1746 
1747 /* 4706 PMU */
1748 #define PMU4706_MAINPLL_PLL0    0
1749 #define PMU6_4706_PROCPLL_OFF    4    /**< The CPU PLL */
1750 #define PMU6_4706_PROC_P2DIV_MASK        0x000f0000
1751 #define PMU6_4706_PROC_P2DIV_SHIFT    16
1752 #define PMU6_4706_PROC_P1DIV_MASK        0x0000f000
1753 #define PMU6_4706_PROC_P1DIV_SHIFT    12
1754 #define PMU6_4706_PROC_NDIV_INT_MASK    0x00000ff8
1755 #define PMU6_4706_PROC_NDIV_INT_SHIFT    3
1756 #define PMU6_4706_PROC_NDIV_MODE_MASK        0x00000007
1757 #define PMU6_4706_PROC_NDIV_MODE_SHIFT    0
1758 
1759 #define PMU7_PLL_PLLCTL7                7
1760 #define PMU7_PLL_CTL7_M4DIV_MASK    0xff000000
1761 #define PMU7_PLL_CTL7_M4DIV_SHIFT     24
1762 #define PMU7_PLL_CTL7_M4DIV_BY_6    6
1763 #define PMU7_PLL_CTL7_M4DIV_BY_12    0xc
1764 #define PMU7_PLL_CTL7_M4DIV_BY_24    0x18
1765 #define PMU7_PLL_PLLCTL8                8
1766 #define PMU7_PLL_CTL8_M5DIV_MASK    0x000000ff
1767 #define PMU7_PLL_CTL8_M5DIV_SHIFT    0
1768 #define PMU7_PLL_CTL8_M5DIV_BY_8    8
1769 #define PMU7_PLL_CTL8_M5DIV_BY_12    0xc
1770 #define PMU7_PLL_CTL8_M5DIV_BY_24    0x18
1771 #define PMU7_PLL_CTL8_M6DIV_MASK    0x0000ff00
1772 #define PMU7_PLL_CTL8_M6DIV_SHIFT    8
1773 #define PMU7_PLL_CTL8_M6DIV_BY_12    0xc
1774 #define PMU7_PLL_CTL8_M6DIV_BY_24    0x18
1775 #define PMU7_PLL_PLLCTL11        11
1776 #define PMU7_PLL_PLLCTL11_MASK        0xffffff00
1777 #define PMU7_PLL_PLLCTL11_VAL        0x22222200
1778 
1779 /* PMU rev 15 */
1780 #define PMU15_PLL_PLLCTL0        0
1781 #define PMU15_PLL_PC0_CLKSEL_MASK    0x00000003
1782 #define PMU15_PLL_PC0_CLKSEL_SHIFT    0
1783 #define PMU15_PLL_PC0_FREQTGT_MASK    0x003FFFFC
1784 #define PMU15_PLL_PC0_FREQTGT_SHIFT    2
1785 #define PMU15_PLL_PC0_PRESCALE_MASK    0x00C00000
1786 #define PMU15_PLL_PC0_PRESCALE_SHIFT    22
1787 #define PMU15_PLL_PC0_KPCTRL_MASK    0x07000000
1788 #define PMU15_PLL_PC0_KPCTRL_SHIFT    24
1789 #define PMU15_PLL_PC0_FCNTCTRL_MASK    0x38000000
1790 #define PMU15_PLL_PC0_FCNTCTRL_SHIFT    27
1791 #define PMU15_PLL_PC0_FDCMODE_MASK    0x40000000
1792 #define PMU15_PLL_PC0_FDCMODE_SHIFT    30
1793 #define PMU15_PLL_PC0_CTRLBIAS_MASK    0x80000000
1794 #define PMU15_PLL_PC0_CTRLBIAS_SHIFT    31
1795 
1796 #define PMU15_PLL_PLLCTL1            1
1797 #define PMU15_PLL_PC1_BIAS_CTLM_MASK        0x00000060
1798 #define PMU15_PLL_PC1_BIAS_CTLM_SHIFT        5
1799 #define PMU15_PLL_PC1_BIAS_CTLM_RST_MASK    0x00000040
1800 #define PMU15_PLL_PC1_BIAS_CTLM_RST_SHIFT    6
1801 #define PMU15_PLL_PC1_BIAS_SS_DIVR_MASK        0x0001FF80
1802 #define PMU15_PLL_PC1_BIAS_SS_DIVR_SHIFT    7
1803 #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_MASK    0x03FE0000
1804 #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_SHIFT    17
1805 #define PMU15_PLL_PC1_BIAS_INTG_BW_MASK        0x0C000000
1806 #define PMU15_PLL_PC1_BIAS_INTG_BW_SHIFT    26
1807 #define PMU15_PLL_PC1_BIAS_INTG_BYP_MASK    0x10000000
1808 #define PMU15_PLL_PC1_BIAS_INTG_BYP_SHIFT    28
1809 #define PMU15_PLL_PC1_OPENLP_EN_MASK        0x40000000
1810 #define PMU15_PLL_PC1_OPENLP_EN_SHIFT        30
1811 
1812 #define PMU15_PLL_PLLCTL2            2
1813 #define PMU15_PLL_PC2_CTEN_MASK            0x00000001
1814 #define PMU15_PLL_PC2_CTEN_SHIFT        0
1815 
1816 #define PMU15_PLL_PLLCTL3            3
1817 #define PMU15_PLL_PC3_DITHER_EN_MASK        0x00000001
1818 #define PMU15_PLL_PC3_DITHER_EN_SHIFT        0
1819 #define PMU15_PLL_PC3_DCOCTLSP_MASK        0xFE000000
1820 #define PMU15_PLL_PC3_DCOCTLSP_SHIFT        25
1821 #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_MASK    0x01
1822 #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_SHIFT    0
1823 #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_MASK    0x02
1824 #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_SHIFT    1
1825 #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_MASK    0x04
1826 #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_SHIFT    2
1827 #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_MASK    0x18
1828 #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_SHIFT    3
1829 #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_MASK    0x60
1830 #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_SHIFT    5
1831 #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV1    0
1832 #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV2    1
1833 #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV3    2
1834 #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV5    3
1835 
1836 #define PMU15_PLL_PLLCTL4            4
1837 #define PMU15_PLL_PC4_FLLCLK1_DIV_MASK        0x00000007
1838 #define PMU15_PLL_PC4_FLLCLK1_DIV_SHIFT        0
1839 #define PMU15_PLL_PC4_FLLCLK2_DIV_MASK        0x00000038
1840 #define PMU15_PLL_PC4_FLLCLK2_DIV_SHIFT        3
1841 #define PMU15_PLL_PC4_FLLCLK3_DIV_MASK        0x000001C0
1842 #define PMU15_PLL_PC4_FLLCLK3_DIV_SHIFT        6
1843 #define PMU15_PLL_PC4_DBGMODE_MASK        0x00000E00
1844 #define PMU15_PLL_PC4_DBGMODE_SHIFT        9
1845 #define PMU15_PLL_PC4_FLL480_CTLSP_LK_MASK    0x00001000
1846 #define PMU15_PLL_PC4_FLL480_CTLSP_LK_SHIFT    12
1847 #define PMU15_PLL_PC4_FLL480_CTLSP_MASK        0x000FE000
1848 #define PMU15_PLL_PC4_FLL480_CTLSP_SHIFT    13
1849 #define PMU15_PLL_PC4_DINPOL_MASK        0x00100000
1850 #define PMU15_PLL_PC4_DINPOL_SHIFT        20
1851 #define PMU15_PLL_PC4_CLKOUT_PD_MASK        0x00200000
1852 #define PMU15_PLL_PC4_CLKOUT_PD_SHIFT        21
1853 #define PMU15_PLL_PC4_CLKDIV2_PD_MASK        0x00400000
1854 #define PMU15_PLL_PC4_CLKDIV2_PD_SHIFT        22
1855 #define PMU15_PLL_PC4_CLKDIV4_PD_MASK        0x00800000
1856 #define PMU15_PLL_PC4_CLKDIV4_PD_SHIFT        23
1857 #define PMU15_PLL_PC4_CLKDIV8_PD_MASK        0x01000000
1858 #define PMU15_PLL_PC4_CLKDIV8_PD_SHIFT        24
1859 #define PMU15_PLL_PC4_CLKDIV16_PD_MASK        0x02000000
1860 #define PMU15_PLL_PC4_CLKDIV16_PD_SHIFT        25
1861 #define PMU15_PLL_PC4_TEST_EN_MASK        0x04000000
1862 #define PMU15_PLL_PC4_TEST_EN_SHIFT        26
1863 
1864 #define PMU15_PLL_PLLCTL5            5
1865 #define PMU15_PLL_PC5_FREQTGT_MASK        0x000FFFFF
1866 #define PMU15_PLL_PC5_FREQTGT_SHIFT        0
1867 #define PMU15_PLL_PC5_DCOCTLSP_MASK        0x07F00000
1868 #define PMU15_PLL_PC5_DCOCTLSP_SHIFT        20
1869 #define PMU15_PLL_PC5_PRESCALE_MASK        0x18000000
1870 #define PMU15_PLL_PC5_PRESCALE_SHIFT        27
1871 
1872 #define PMU15_PLL_PLLCTL6        6
1873 #define PMU15_PLL_PC6_FREQTGT_MASK    0x000FFFFF
1874 #define PMU15_PLL_PC6_FREQTGT_SHIFT    0
1875 #define PMU15_PLL_PC6_DCOCTLSP_MASK    0x07F00000
1876 #define PMU15_PLL_PC6_DCOCTLSP_SHIFT    20
1877 #define PMU15_PLL_PC6_PRESCALE_MASK    0x18000000
1878 #define PMU15_PLL_PC6_PRESCALE_SHIFT    27
1879 
1880 #define PMU15_FREQTGT_480_DEFAULT    0x19AB1
1881 #define PMU15_FREQTGT_492_DEFAULT    0x1A4F5
1882 #define PMU15_ARM_96MHZ            96000000    /**< 96 Mhz */
1883 #define PMU15_ARM_98MHZ            98400000    /**< 98.4 Mhz */
1884 #define PMU15_ARM_97MHZ            97000000    /**< 97 Mhz */
1885 
1886 
1887 #define PMU17_PLLCTL2_NDIVTYPE_MASK        0x00000070
1888 #define PMU17_PLLCTL2_NDIVTYPE_SHIFT        4
1889 
1890 #define PMU17_PLLCTL2_NDIV_MODE_INT        0
1891 #define PMU17_PLLCTL2_NDIV_MODE_INT1B8        1
1892 #define PMU17_PLLCTL2_NDIV_MODE_MASH111        2
1893 #define PMU17_PLLCTL2_NDIV_MODE_MASH111B8    3
1894 
1895 #define PMU17_PLLCTL0_BBPLL_PWRDWN        0
1896 #define PMU17_PLLCTL0_BBPLL_DRST        3
1897 #define PMU17_PLLCTL0_BBPLL_DISBL_CLK        8
1898 
1899 /* PLL usage in 4716/47162 */
1900 #define    PMU4716_MAINPLL_PLL0        12
1901 
1902 /* PLL usage in 4335 */
1903 #define PMU4335_PLL0_PC2_P1DIV_MASK            0x000f0000
1904 #define PMU4335_PLL0_PC2_P1DIV_SHIFT        16
1905 #define PMU4335_PLL0_PC2_NDIV_INT_MASK        0xff800000
1906 #define PMU4335_PLL0_PC2_NDIV_INT_SHIFT        23
1907 #define PMU4335_PLL0_PC1_MDIV2_MASK            0x0000ff00
1908 #define PMU4335_PLL0_PC1_MDIV2_SHIFT        8
1909 
1910 /* PLL usage in 4347 */
1911 #define PMU4347_PLL0_PC2_P1DIV_MASK        0x000f0000
1912 #define PMU4347_PLL0_PC2_P1DIV_SHIFT        16
1913 #define PMU4347_PLL0_PC2_NDIV_INT_MASK        0x3ff00000
1914 #define PMU4347_PLL0_PC2_NDIV_INT_SHIFT        20
1915 #define PMU4347_PLL0_PC3_NDIV_FRAC_MASK        0x000fffff
1916 #define PMU4347_PLL0_PC3_NDIV_FRAC_SHIFT        0
1917 #define PMU4347_PLL1_PC5_P1DIV_MASK        0xc0000000
1918 #define PMU4347_PLL1_PC5_P1DIV_SHIFT        30
1919 #define PMU4347_PLL1_PC6_P1DIV_MASK        0x00000003
1920 #define PMU4347_PLL1_PC6_P1DIV_SHIFT        0
1921 #define PMU4347_PLL1_PC6_NDIV_INT_MASK        0x00000ffc
1922 #define PMU4347_PLL1_PC6_NDIV_INT_SHIFT        2
1923 #define PMU4347_PLL1_PC6_NDIV_FRAC_MASK        0xfffff000
1924 #define PMU4347_PLL1_PC6_NDIV_FRAC_SHIFT    12
1925 
1926 /* PLL usage in 5356/5357 */
1927 #define    PMU5356_MAINPLL_PLL0        0
1928 #define    PMU5357_MAINPLL_PLL0        0
1929 
1930 /* 4716/47162 resources */
1931 #define RES4716_PROC_PLL_ON        0x00000040
1932 #define RES4716_PROC_HT_AVAIL        0x00000080
1933 
1934 /* 4716/4717/4718 Chip specific ChipControl register bits */
1935 #define CCTRL_471X_I2S_PINS_ENABLE    0x0080 /* I2S pins off by default, shared w/ pflash */
1936 
1937 /* 5357 Chip specific ChipControl register bits */
1938 /* 2nd - 32-bit reg */
1939 #define CCTRL_5357_I2S_PINS_ENABLE    0x00040000 /* I2S pins enable */
1940 #define CCTRL_5357_I2CSPI_PINS_ENABLE    0x00080000 /* I2C/SPI pins enable */
1941 
1942 /* 5354 resources */
1943 #define RES5354_EXT_SWITCHER_PWM    0    /**< 0x00001 */
1944 #define RES5354_BB_SWITCHER_PWM        1    /**< 0x00002 */
1945 #define RES5354_BB_SWITCHER_BURST    2    /**< 0x00004 */
1946 #define RES5354_BB_EXT_SWITCHER_BURST    3    /**< 0x00008 */
1947 #define RES5354_ILP_REQUEST        4    /**< 0x00010 */
1948 #define RES5354_RADIO_SWITCHER_PWM    5    /**< 0x00020 */
1949 #define RES5354_RADIO_SWITCHER_BURST    6    /**< 0x00040 */
1950 #define RES5354_ROM_SWITCH        7    /**< 0x00080 */
1951 #define RES5354_PA_REF_LDO        8    /**< 0x00100 */
1952 #define RES5354_RADIO_LDO        9    /**< 0x00200 */
1953 #define RES5354_AFE_LDO            10    /**< 0x00400 */
1954 #define RES5354_PLL_LDO            11    /**< 0x00800 */
1955 #define RES5354_BG_FILTBYP        12    /**< 0x01000 */
1956 #define RES5354_TX_FILTBYP        13    /**< 0x02000 */
1957 #define RES5354_RX_FILTBYP        14    /**< 0x04000 */
1958 #define RES5354_XTAL_PU            15    /**< 0x08000 */
1959 #define RES5354_XTAL_EN            16    /**< 0x10000 */
1960 #define RES5354_BB_PLL_FILTBYP        17    /**< 0x20000 */
1961 #define RES5354_RF_PLL_FILTBYP        18    /**< 0x40000 */
1962 #define RES5354_BB_PLL_PU        19    /**< 0x80000 */
1963 
1964 /* 5357 Chip specific ChipControl register bits */
1965 #define CCTRL5357_EXTPA                 (1<<14) /* extPA in ChipControl 1, bit 14 */
1966 #define CCTRL5357_ANT_MUX_2o3        (1<<15) /* 2o3 in ChipControl 1, bit 15 */
1967 #define CCTRL5357_NFLASH        (1<<16) /* Nandflash in ChipControl 1, bit 16 */
1968 
1969 /* 43217 Chip specific ChipControl register bits */
1970 #define CCTRL43217_EXTPA_C0             (1<<13) /* core0 extPA in ChipControl 1, bit 13 */
1971 #define CCTRL43217_EXTPA_C1             (1<<8)  /* core1 extPA in ChipControl 1, bit 8 */
1972 
1973 /* 43228 Chip specific ChipControl register bits */
1974 #define CCTRL43228_EXTPA_C0             (1<<14) /* core1 extPA in ChipControl 1, bit 14 */
1975 #define CCTRL43228_EXTPA_C1             (1<<9)  /* core0 extPA in ChipControl 1, bit 1 */
1976 
1977 /* 4328 resources */
1978 #define RES4328_EXT_SWITCHER_PWM    0    /**< 0x00001 */
1979 #define RES4328_BB_SWITCHER_PWM        1    /**< 0x00002 */
1980 #define RES4328_BB_SWITCHER_BURST    2    /**< 0x00004 */
1981 #define RES4328_BB_EXT_SWITCHER_BURST    3    /**< 0x00008 */
1982 #define RES4328_ILP_REQUEST        4    /**< 0x00010 */
1983 #define RES4328_RADIO_SWITCHER_PWM    5    /**< 0x00020 */
1984 #define RES4328_RADIO_SWITCHER_BURST    6    /**< 0x00040 */
1985 #define RES4328_ROM_SWITCH        7    /**< 0x00080 */
1986 #define RES4328_PA_REF_LDO        8    /**< 0x00100 */
1987 #define RES4328_RADIO_LDO        9    /**< 0x00200 */
1988 #define RES4328_AFE_LDO            10    /**< 0x00400 */
1989 #define RES4328_PLL_LDO            11    /**< 0x00800 */
1990 #define RES4328_BG_FILTBYP        12    /**< 0x01000 */
1991 #define RES4328_TX_FILTBYP        13    /**< 0x02000 */
1992 #define RES4328_RX_FILTBYP        14    /**< 0x04000 */
1993 #define RES4328_XTAL_PU            15    /**< 0x08000 */
1994 #define RES4328_XTAL_EN            16    /**< 0x10000 */
1995 #define RES4328_BB_PLL_FILTBYP        17    /**< 0x20000 */
1996 #define RES4328_RF_PLL_FILTBYP        18    /**< 0x40000 */
1997 #define RES4328_BB_PLL_PU        19    /**< 0x80000 */
1998 
1999 /* 4325 A0/A1 resources */
2000 #define RES4325_BUCK_BOOST_BURST    0    /**< 0x00000001 */
2001 #define RES4325_CBUCK_BURST        1    /**< 0x00000002 */
2002 #define RES4325_CBUCK_PWM        2    /**< 0x00000004 */
2003 #define RES4325_CLDO_CBUCK_BURST    3    /**< 0x00000008 */
2004 #define RES4325_CLDO_CBUCK_PWM        4    /**< 0x00000010 */
2005 #define RES4325_BUCK_BOOST_PWM        5    /**< 0x00000020 */
2006 #define RES4325_ILP_REQUEST        6    /**< 0x00000040 */
2007 #define RES4325_ABUCK_BURST        7    /**< 0x00000080 */
2008 #define RES4325_ABUCK_PWM        8    /**< 0x00000100 */
2009 #define RES4325_LNLDO1_PU        9    /**< 0x00000200 */
2010 #define RES4325_OTP_PU            10    /**< 0x00000400 */
2011 #define RES4325_LNLDO3_PU        11    /**< 0x00000800 */
2012 #define RES4325_LNLDO4_PU        12    /**< 0x00001000 */
2013 #define RES4325_XTAL_PU            13    /**< 0x00002000 */
2014 #define RES4325_ALP_AVAIL        14    /**< 0x00004000 */
2015 #define RES4325_RX_PWRSW_PU        15    /**< 0x00008000 */
2016 #define RES4325_TX_PWRSW_PU        16    /**< 0x00010000 */
2017 #define RES4325_RFPLL_PWRSW_PU        17    /**< 0x00020000 */
2018 #define RES4325_LOGEN_PWRSW_PU        18    /**< 0x00040000 */
2019 #define RES4325_AFE_PWRSW_PU        19    /**< 0x00080000 */
2020 #define RES4325_BBPLL_PWRSW_PU        20    /**< 0x00100000 */
2021 #define RES4325_HT_AVAIL        21    /**< 0x00200000 */
2022 
2023 /* 4325 B0/C0 resources */
2024 #define RES4325B0_CBUCK_LPOM        1    /**< 0x00000002 */
2025 #define RES4325B0_CBUCK_BURST        2    /**< 0x00000004 */
2026 #define RES4325B0_CBUCK_PWM        3    /**< 0x00000008 */
2027 #define RES4325B0_CLDO_PU        4    /**< 0x00000010 */
2028 
2029 /* 4325 C1 resources */
2030 #define RES4325C1_LNLDO2_PU        12    /**< 0x00001000 */
2031 
2032 /* 4325 chip-specific ChipStatus register bits */
2033 #define CST4325_SPROM_OTP_SEL_MASK    0x00000003
2034 #define CST4325_DEFCIS_SEL        0    /**< OTP is powered up, use def. CIS, no SPROM */
2035 #define CST4325_SPROM_SEL        1    /**< OTP is powered up, SPROM is present */
2036 #define CST4325_OTP_SEL            2    /**< OTP is powered up, no SPROM */
2037 #define CST4325_OTP_PWRDN        3    /**< OTP is powered down, SPROM is present */
2038 #define CST4325_SDIO_USB_MODE_MASK    0x00000004
2039 #define CST4325_SDIO_USB_MODE_SHIFT    2
2040 #define CST4325_RCAL_VALID_MASK        0x00000008
2041 #define CST4325_RCAL_VALID_SHIFT    3
2042 #define CST4325_RCAL_VALUE_MASK        0x000001f0
2043 #define CST4325_RCAL_VALUE_SHIFT    4
2044 #define CST4325_PMUTOP_2B_MASK         0x00000200    /**< 1 for 2b, 0 for to 2a */
2045 #define CST4325_PMUTOP_2B_SHIFT       9
2046 
2047 #define RES4329_RESERVED0        0    /**< 0x00000001 */
2048 #define RES4329_CBUCK_LPOM        1    /**< 0x00000002 */
2049 #define RES4329_CBUCK_BURST        2    /**< 0x00000004 */
2050 #define RES4329_CBUCK_PWM        3    /**< 0x00000008 */
2051 #define RES4329_CLDO_PU            4    /**< 0x00000010 */
2052 #define RES4329_PALDO_PU        5    /**< 0x00000020 */
2053 #define RES4329_ILP_REQUEST        6    /**< 0x00000040 */
2054 #define RES4329_RESERVED7        7    /**< 0x00000080 */
2055 #define RES4329_RESERVED8        8    /**< 0x00000100 */
2056 #define RES4329_LNLDO1_PU        9    /**< 0x00000200 */
2057 #define RES4329_OTP_PU            10    /**< 0x00000400 */
2058 #define RES4329_RESERVED11        11    /**< 0x00000800 */
2059 #define RES4329_LNLDO2_PU        12    /**< 0x00001000 */
2060 #define RES4329_XTAL_PU            13    /**< 0x00002000 */
2061 #define RES4329_ALP_AVAIL        14    /**< 0x00004000 */
2062 #define RES4329_RX_PWRSW_PU        15    /**< 0x00008000 */
2063 #define RES4329_TX_PWRSW_PU        16    /**< 0x00010000 */
2064 #define RES4329_RFPLL_PWRSW_PU        17    /**< 0x00020000 */
2065 #define RES4329_LOGEN_PWRSW_PU        18    /**< 0x00040000 */
2066 #define RES4329_AFE_PWRSW_PU        19    /**< 0x00080000 */
2067 #define RES4329_BBPLL_PWRSW_PU        20    /**< 0x00100000 */
2068 #define RES4329_HT_AVAIL        21    /**< 0x00200000 */
2069 
2070 #define CST4329_SPROM_OTP_SEL_MASK    0x00000003
2071 #define CST4329_DEFCIS_SEL        0    /**< OTP is powered up, use def. CIS, no SPROM */
2072 #define CST4329_SPROM_SEL        1    /**< OTP is powered up, SPROM is present */
2073 #define CST4329_OTP_SEL            2    /**< OTP is powered up, no SPROM */
2074 #define CST4329_OTP_PWRDN        3    /**< OTP is powered down, SPROM is present */
2075 #define CST4329_SPI_SDIO_MODE_MASK    0x00000004
2076 #define CST4329_SPI_SDIO_MODE_SHIFT    2
2077 
2078 /* 4312 chip-specific ChipStatus register bits */
2079 #define CST4312_SPROM_OTP_SEL_MASK    0x00000003
2080 #define CST4312_DEFCIS_SEL        0    /**< OTP is powered up, use def. CIS, no SPROM */
2081 #define CST4312_SPROM_SEL        1    /**< OTP is powered up, SPROM is present */
2082 #define CST4312_OTP_SEL            2    /**< OTP is powered up, no SPROM */
2083 #define CST4312_OTP_BAD            3    /**< OTP is broken, SPROM is present */
2084 
2085 /* 4312 resources (all PMU chips with little memory constraint) */
2086 #define RES4312_SWITCHER_BURST        0    /**< 0x00000001 */
2087 #define RES4312_SWITCHER_PWM        1    /**< 0x00000002 */
2088 #define RES4312_PA_REF_LDO        2    /**< 0x00000004 */
2089 #define RES4312_CORE_LDO_BURST        3    /**< 0x00000008 */
2090 #define RES4312_CORE_LDO_PWM        4    /**< 0x00000010 */
2091 #define RES4312_RADIO_LDO        5    /**< 0x00000020 */
2092 #define RES4312_ILP_REQUEST        6    /**< 0x00000040 */
2093 #define RES4312_BG_FILTBYP        7    /**< 0x00000080 */
2094 #define RES4312_TX_FILTBYP        8    /**< 0x00000100 */
2095 #define RES4312_RX_FILTBYP        9    /**< 0x00000200 */
2096 #define RES4312_XTAL_PU            10    /**< 0x00000400 */
2097 #define RES4312_ALP_AVAIL        11    /**< 0x00000800 */
2098 #define RES4312_BB_PLL_FILTBYP        12    /**< 0x00001000 */
2099 #define RES4312_RF_PLL_FILTBYP        13    /**< 0x00002000 */
2100 #define RES4312_HT_AVAIL        14    /**< 0x00004000 */
2101 
2102 /* 4322 resources */
2103 #define RES4322_RF_LDO            0
2104 #define RES4322_ILP_REQUEST        1
2105 #define RES4322_XTAL_PU            2
2106 #define RES4322_ALP_AVAIL        3
2107 #define RES4322_SI_PLL_ON        4
2108 #define RES4322_HT_SI_AVAIL        5
2109 #define RES4322_PHY_PLL_ON        6
2110 #define RES4322_HT_PHY_AVAIL        7
2111 #define RES4322_OTP_PU            8
2112 
2113 /* 4322 chip-specific ChipStatus register bits */
2114 #define CST4322_XTAL_FREQ_20_40MHZ    0x00000020
2115 #define CST4322_SPROM_OTP_SEL_MASK    0x000000c0
2116 #define CST4322_SPROM_OTP_SEL_SHIFT    6
2117 #define CST4322_NO_SPROM_OTP        0    /**< no OTP, no SPROM */
2118 #define CST4322_SPROM_PRESENT        1    /**< SPROM is present */
2119 #define CST4322_OTP_PRESENT        2    /**< OTP is present */
2120 #define CST4322_PCI_OR_USB        0x00000100
2121 #define CST4322_BOOT_MASK        0x00000600
2122 #define CST4322_BOOT_SHIFT        9
2123 #define CST4322_BOOT_FROM_SRAM        0    /**< boot from SRAM, ARM in reset */
2124 #define CST4322_BOOT_FROM_ROM        1    /**< boot from ROM */
2125 #define CST4322_BOOT_FROM_FLASH        2    /**< boot from FLASH */
2126 #define CST4322_BOOT_FROM_INVALID    3
2127 #define CST4322_ILP_DIV_EN        0x00000800
2128 #define CST4322_FLASH_TYPE_MASK        0x00001000
2129 #define CST4322_FLASH_TYPE_SHIFT    12
2130 #define CST4322_FLASH_TYPE_SHIFT_ST    0    /**< ST serial FLASH */
2131 #define CST4322_FLASH_TYPE_SHIFT_ATMEL    1    /**< ATMEL flash */
2132 #define CST4322_ARM_TAP_SEL        0x00002000
2133 #define CST4322_RES_INIT_MODE_MASK    0x0000c000
2134 #define CST4322_RES_INIT_MODE_SHIFT    14
2135 #define CST4322_RES_INIT_MODE_ILPAVAIL    0    /**< resinitmode: ILP available */
2136 #define CST4322_RES_INIT_MODE_ILPREQ    1    /**< resinitmode: ILP request */
2137 #define CST4322_RES_INIT_MODE_ALPAVAIL    2    /**< resinitmode: ALP available */
2138 #define CST4322_RES_INIT_MODE_HTAVAIL    3    /**< resinitmode: HT available */
2139 #define CST4322_PCIPLLCLK_GATING    0x00010000
2140 #define CST4322_CLK_SWITCH_PCI_TO_ALP    0x00020000
2141 #define CST4322_PCI_CARDBUS_MODE    0x00040000
2142 
2143 /* 43224 chip-specific ChipControl register bits */
2144 #define CCTRL43224_GPIO_TOGGLE          0x8000 /* gpio[3:0] pins as btcoex or s/w gpio */
2145 #define CCTRL_43224A0_12MA_LED_DRIVE    0x00F000F0 /* 12 mA drive strength */
2146 #define CCTRL_43224B0_12MA_LED_DRIVE    0xF0    /* 12 mA drive strength for later 43224s */
2147 
2148 /* 43236 resources */
2149 #define RES43236_REGULATOR        0
2150 #define RES43236_ILP_REQUEST        1
2151 #define RES43236_XTAL_PU        2
2152 #define RES43236_ALP_AVAIL        3
2153 #define RES43236_SI_PLL_ON        4
2154 #define RES43236_HT_SI_AVAIL        5
2155 
2156 /* 43236 chip-specific ChipControl register bits */
2157 #define CCTRL43236_BT_COEXIST        (1<<0)    /**< 0 disable */
2158 #define CCTRL43236_SECI            (1<<1)    /**< 0 SECI is disabled (JATG functional) */
2159 #define CCTRL43236_EXT_LNA        (1<<2)    /**< 0 disable */
2160 #define CCTRL43236_ANT_MUX_2o3          (1<<3)    /**< 2o3 mux, chipcontrol bit 3 */
2161 #define CCTRL43236_GSIO            (1<<4)    /**< 0 disable */
2162 
2163 /* 43236 Chip specific ChipStatus register bits */
2164 #define CST43236_SFLASH_MASK        0x00000040
2165 #define CST43236_OTP_SEL_MASK        0x00000080
2166 #define CST43236_OTP_SEL_SHIFT        7
2167 #define CST43236_HSIC_MASK        0x00000100    /**< USB/HSIC */
2168 #define CST43236_BP_CLK            0x00000200    /**< 120/96Mbps */
2169 #define CST43236_BOOT_MASK        0x00001800
2170 #define CST43236_BOOT_SHIFT        11
2171 #define CST43236_BOOT_FROM_SRAM        0    /**< boot from SRAM, ARM in reset */
2172 #define CST43236_BOOT_FROM_ROM        1    /**< boot from ROM */
2173 #define CST43236_BOOT_FROM_FLASH    2    /**< boot from FLASH */
2174 #define CST43236_BOOT_FROM_INVALID    3
2175 
2176 /* 43237 resources */
2177 #define RES43237_REGULATOR        0
2178 #define RES43237_ILP_REQUEST        1
2179 #define RES43237_XTAL_PU        2
2180 #define RES43237_ALP_AVAIL        3
2181 #define RES43237_SI_PLL_ON        4
2182 #define RES43237_HT_SI_AVAIL        5
2183 
2184 /* 43237 chip-specific ChipControl register bits */
2185 #define CCTRL43237_BT_COEXIST        (1<<0)    /**< 0 disable */
2186 #define CCTRL43237_SECI            (1<<1)    /**< 0 SECI is disabled (JATG functional) */
2187 #define CCTRL43237_EXT_LNA        (1<<2)    /**< 0 disable */
2188 #define CCTRL43237_ANT_MUX_2o3          (1<<3)    /**< 2o3 mux, chipcontrol bit 3 */
2189 #define CCTRL43237_GSIO            (1<<4)    /**< 0 disable */
2190 
2191 /* 43237 Chip specific ChipStatus register bits */
2192 #define CST43237_SFLASH_MASK        0x00000040
2193 #define CST43237_OTP_SEL_MASK        0x00000080
2194 #define CST43237_OTP_SEL_SHIFT        7
2195 #define CST43237_HSIC_MASK        0x00000100    /**< USB/HSIC */
2196 #define CST43237_BP_CLK            0x00000200    /**< 120/96Mbps */
2197 #define CST43237_BOOT_MASK        0x00001800
2198 #define CST43237_BOOT_SHIFT        11
2199 #define CST43237_BOOT_FROM_SRAM        0    /**< boot from SRAM, ARM in reset */
2200 #define CST43237_BOOT_FROM_ROM        1    /**< boot from ROM */
2201 #define CST43237_BOOT_FROM_FLASH    2    /**< boot from FLASH */
2202 #define CST43237_BOOT_FROM_INVALID    3
2203 
2204 /* 43239 resources */
2205 #define RES43239_OTP_PU            9
2206 #define RES43239_MACPHY_CLKAVAIL    23
2207 #define RES43239_HT_AVAIL        24
2208 
2209 /* 43239 Chip specific ChipStatus register bits */
2210 #define CST43239_SPROM_MASK            0x00000002
2211 #define CST43239_SFLASH_MASK        0x00000004
2212 #define    CST43239_RES_INIT_MODE_SHIFT    7
2213 #define    CST43239_RES_INIT_MODE_MASK        0x000001f0
2214 #define CST43239_CHIPMODE_SDIOD(cs)    ((cs) & (1 << 15))    /**< SDIO || gSPI */
2215 #define CST43239_CHIPMODE_USB20D(cs)    (~(cs) & (1 << 15))    /**< USB || USBDA */
2216 #define CST43239_CHIPMODE_SDIO(cs)    (((cs) & (1 << 0)) == 0)    /**< SDIO */
2217 #define CST43239_CHIPMODE_GSPI(cs)    (((cs) & (1 << 0)) == (1 << 0))    /**< gSPI */
2218 
2219 /* 4324 resources */
2220 /* 43242 use same PMU as 4324 */
2221 #define RES4324_LPLDO_PU            0
2222 #define RES4324_RESET_PULLDN_DIS        1
2223 #define RES4324_PMU_BG_PU            2
2224 #define RES4324_HSIC_LDO_PU            3
2225 #define RES4324_CBUCK_LPOM_PU            4
2226 #define RES4324_CBUCK_PFM_PU            5
2227 #define RES4324_CLDO_PU                6
2228 #define RES4324_LPLDO2_LVM            7
2229 #define RES4324_LNLDO1_PU            8
2230 #define RES4324_LNLDO2_PU            9
2231 #define RES4324_LDO3P3_PU            10
2232 #define RES4324_OTP_PU                11
2233 #define RES4324_XTAL_PU                12
2234 #define RES4324_BBPLL_PU            13
2235 #define RES4324_LQ_AVAIL            14
2236 #define RES4324_WL_CORE_READY            17
2237 #define RES4324_ILP_REQ                18
2238 #define RES4324_ALP_AVAIL            19
2239 #define RES4324_PALDO_PU            20
2240 #define RES4324_RADIO_PU            21
2241 #define RES4324_SR_CLK_STABLE            22
2242 #define RES4324_SR_SAVE_RESTORE            23
2243 #define RES4324_SR_PHY_PWRSW            24
2244 #define RES4324_SR_PHY_PIC            25
2245 #define RES4324_SR_SUBCORE_PWRSW        26
2246 #define RES4324_SR_SUBCORE_PIC            27
2247 #define RES4324_SR_MEM_PM0            28
2248 #define RES4324_HT_AVAIL            29
2249 #define RES4324_MACPHY_CLKAVAIL            30
2250 
2251 /* 4324 Chip specific ChipStatus register bits */
2252 #define CST4324_SPROM_MASK            0x00000080
2253 #define CST4324_SFLASH_MASK            0x00400000
2254 #define    CST4324_RES_INIT_MODE_SHIFT    10
2255 #define    CST4324_RES_INIT_MODE_MASK    0x00000c00
2256 #define CST4324_CHIPMODE_MASK        0x7
2257 #define CST4324_CHIPMODE_SDIOD(cs)    ((~(cs)) & (1 << 2))    /**< SDIO || gSPI */
2258 #define CST4324_CHIPMODE_USB20D(cs)    (((cs) & CST4324_CHIPMODE_MASK) == 0x6)    /**< USB || USBDA */
2259 
2260 /* 43242 Chip specific ChipStatus register bits */
2261 #define CST43242_SFLASH_MASK                    0x00000008
2262 #define CST43242_SR_HALT            (1<<25)
2263 #define CST43242_SR_CHIP_STATUS_2        27 /* bit 27 */
2264 
2265 /* 4331 resources */
2266 #define RES4331_REGULATOR        0
2267 #define RES4331_ILP_REQUEST        1
2268 #define RES4331_XTAL_PU            2
2269 #define RES4331_ALP_AVAIL        3
2270 #define RES4331_SI_PLL_ON        4
2271 #define RES4331_HT_SI_AVAIL        5
2272 
2273 /* 4331 chip-specific ChipControl register bits */
2274 #define CCTRL4331_BT_COEXIST        (1<<0)    /**< 0 disable */
2275 #define CCTRL4331_SECI            (1<<1)    /**< 0 SECI is disabled (JATG functional) */
2276 #define CCTRL4331_EXT_LNA_G        (1<<2)    /**< 0 disable */
2277 #define CCTRL4331_SPROM_GPIO13_15       (1<<3)    /**< sprom/gpio13-15 mux */
2278 #define CCTRL4331_EXTPA_EN        (1<<4)    /**< 0 ext pa disable, 1 ext pa enabled */
2279 #define CCTRL4331_GPIOCLK_ON_SPROMCS    (1<<5)    /**< set drive out GPIO_CLK on sprom_cs pin */
2280 #define CCTRL4331_PCIE_MDIO_ON_SPROMCS    (1<<6)    /**< use sprom_cs pin as PCIE mdio interface */
2281 #define CCTRL4331_EXTPA_ON_GPIO2_5    (1<<7)    /* aband extpa will be at gpio2/5 and sprom_dout */
2282 #define CCTRL4331_OVR_PIPEAUXCLKEN    (1<<8)    /**< override core control on pipe_AuxClkEnable */
2283 #define CCTRL4331_OVR_PIPEAUXPWRDOWN    (1<<9)    /**< override core control on pipe_AuxPowerDown */
2284 #define CCTRL4331_PCIE_AUXCLKEN        (1<<10)    /**< pcie_auxclkenable */
2285 #define CCTRL4331_PCIE_PIPE_PLLDOWN    (1<<11)    /**< pcie_pipe_pllpowerdown */
2286 #define CCTRL4331_EXTPA_EN2        (1<<12)    /**< 0 ext pa disable, 1 ext pa enabled */
2287 #define CCTRL4331_EXT_LNA_A        (1<<13)    /**< 0 disable */
2288 #define CCTRL4331_BT_SHD0_ON_GPIO4    (1<<16)    /**< enable bt_shd0 at gpio4 */
2289 #define CCTRL4331_BT_SHD1_ON_GPIO5    (1<<17)    /**< enable bt_shd1 at gpio5 */
2290 #define CCTRL4331_EXTPA_ANA_EN        (1<<24)    /**< 0 ext pa disable, 1 ext pa enabled */
2291 
2292 /* 4331 Chip specific ChipStatus register bits */
2293 #define    CST4331_XTAL_FREQ        0x00000001    /**< crystal frequency 20/40Mhz */
2294 #define    CST4331_SPROM_OTP_SEL_MASK    0x00000006
2295 #define    CST4331_SPROM_OTP_SEL_SHIFT    1
2296 #define    CST4331_SPROM_PRESENT        0x00000002
2297 #define    CST4331_OTP_PRESENT        0x00000004
2298 #define    CST4331_LDO_RF            0x00000008
2299 #define    CST4331_LDO_PAR            0x00000010
2300 
2301 /* 4315 resource */
2302 #define RES4315_CBUCK_LPOM        1    /**< 0x00000002 */
2303 #define RES4315_CBUCK_BURST        2    /**< 0x00000004 */
2304 #define RES4315_CBUCK_PWM        3    /**< 0x00000008 */
2305 #define RES4315_CLDO_PU            4    /**< 0x00000010 */
2306 #define RES4315_PALDO_PU        5    /**< 0x00000020 */
2307 #define RES4315_ILP_REQUEST        6    /**< 0x00000040 */
2308 #define RES4315_LNLDO1_PU        9    /**< 0x00000200 */
2309 #define RES4315_OTP_PU            10    /**< 0x00000400 */
2310 #define RES4315_LNLDO2_PU        12    /**< 0x00001000 */
2311 #define RES4315_XTAL_PU            13    /**< 0x00002000 */
2312 #define RES4315_ALP_AVAIL        14    /**< 0x00004000 */
2313 #define RES4315_RX_PWRSW_PU        15    /**< 0x00008000 */
2314 #define RES4315_TX_PWRSW_PU        16    /**< 0x00010000 */
2315 #define RES4315_RFPLL_PWRSW_PU        17    /**< 0x00020000 */
2316 #define RES4315_LOGEN_PWRSW_PU        18    /**< 0x00040000 */
2317 #define RES4315_AFE_PWRSW_PU        19    /**< 0x00080000 */
2318 #define RES4315_BBPLL_PWRSW_PU        20    /**< 0x00100000 */
2319 #define RES4315_HT_AVAIL        21    /**< 0x00200000 */
2320 
2321 /* 4315 chip-specific ChipStatus register bits */
2322 #define CST4315_SPROM_OTP_SEL_MASK    0x00000003    /**< gpio [7:6], SDIO CIS selection */
2323 #define CST4315_DEFCIS_SEL        0x00000000    /**< use default CIS, OTP is powered up */
2324 #define CST4315_SPROM_SEL        0x00000001    /**< use SPROM, OTP is powered up */
2325 #define CST4315_OTP_SEL            0x00000002    /**< use OTP, OTP is powered up */
2326 #define CST4315_OTP_PWRDN        0x00000003    /**< use SPROM, OTP is powered down */
2327 #define CST4315_SDIO_MODE        0x00000004    /**< gpio [8], sdio/usb mode */
2328 #define CST4315_RCAL_VALID        0x00000008
2329 #define CST4315_RCAL_VALUE_MASK        0x000001f0
2330 #define CST4315_RCAL_VALUE_SHIFT    4
2331 #define CST4315_PALDO_EXTPNP        0x00000200 /**< PALDO is configured with external PNP */
2332 #define CST4315_CBUCK_MODE_MASK        0x00000c00
2333 #define CST4315_CBUCK_MODE_BURST    0x00000400
2334 #define CST4315_CBUCK_MODE_LPBURST    0x00000c00
2335 
2336 /* 4319 resources */
2337 #define RES4319_CBUCK_LPOM        1    /**< 0x00000002 */
2338 #define RES4319_CBUCK_BURST        2    /**< 0x00000004 */
2339 #define RES4319_CBUCK_PWM        3    /**< 0x00000008 */
2340 #define RES4319_CLDO_PU            4    /**< 0x00000010 */
2341 #define RES4319_PALDO_PU        5    /**< 0x00000020 */
2342 #define RES4319_ILP_REQUEST        6    /**< 0x00000040 */
2343 #define RES4319_LNLDO1_PU        9    /**< 0x00000200 */
2344 #define RES4319_OTP_PU            10    /**< 0x00000400 */
2345 #define RES4319_LNLDO2_PU        12    /**< 0x00001000 */
2346 #define RES4319_XTAL_PU            13    /**< 0x00002000 */
2347 #define RES4319_ALP_AVAIL        14    /**< 0x00004000 */
2348 #define RES4319_RX_PWRSW_PU        15    /**< 0x00008000 */
2349 #define RES4319_TX_PWRSW_PU        16    /**< 0x00010000 */
2350 #define RES4319_RFPLL_PWRSW_PU        17    /**< 0x00020000 */
2351 #define RES4319_LOGEN_PWRSW_PU        18    /**< 0x00040000 */
2352 #define RES4319_AFE_PWRSW_PU        19    /**< 0x00080000 */
2353 #define RES4319_BBPLL_PWRSW_PU        20    /**< 0x00100000 */
2354 #define RES4319_HT_AVAIL        21    /**< 0x00200000 */
2355 
2356 /* 4319 chip-specific ChipStatus register bits */
2357 #define    CST4319_SPI_CPULESSUSB        0x00000001
2358 #define    CST4319_SPI_CLK_POL        0x00000002
2359 #define    CST4319_SPI_CLK_PH        0x00000008
2360 #define    CST4319_SPROM_OTP_SEL_MASK    0x000000c0    /**< gpio [7:6], SDIO CIS selection */
2361 #define    CST4319_SPROM_OTP_SEL_SHIFT    6
2362 #define    CST4319_DEFCIS_SEL        0x00000000    /**< use default CIS, OTP is powered up */
2363 #define    CST4319_SPROM_SEL        0x00000040    /**< use SPROM, OTP is powered up */
2364 #define    CST4319_OTP_SEL            0x00000080      /* use OTP, OTP is powered up */
2365 #define    CST4319_OTP_PWRDN        0x000000c0      /* use SPROM, OTP is powered down */
2366 #define    CST4319_SDIO_USB_MODE        0x00000100    /**< gpio [8], sdio/usb mode */
2367 #define    CST4319_REMAP_SEL_MASK        0x00000600
2368 #define    CST4319_ILPDIV_EN        0x00000800
2369 #define    CST4319_XTAL_PD_POL        0x00001000
2370 #define    CST4319_LPO_SEL            0x00002000
2371 #define    CST4319_RES_INIT_MODE        0x0000c000
2372 #define    CST4319_PALDO_EXTPNP        0x00010000 /**< PALDO is configured with external PNP */
2373 #define    CST4319_CBUCK_MODE_MASK        0x00060000
2374 #define CST4319_CBUCK_MODE_BURST    0x00020000
2375 #define CST4319_CBUCK_MODE_LPBURST    0x00060000
2376 #define    CST4319_RCAL_VALID        0x01000000
2377 #define    CST4319_RCAL_VALUE_MASK        0x3e000000
2378 #define    CST4319_RCAL_VALUE_SHIFT    25
2379 
2380 #define PMU1_PLL0_CHIPCTL0        0
2381 #define PMU1_PLL0_CHIPCTL1        1
2382 #define PMU1_PLL0_CHIPCTL2        2
2383 #define CCTL_4319USB_XTAL_SEL_MASK    0x00180000
2384 #define CCTL_4319USB_XTAL_SEL_SHIFT    19
2385 #define CCTL_4319USB_48MHZ_PLL_SEL    1
2386 #define CCTL_4319USB_24MHZ_PLL_SEL    2
2387 
2388 /* PMU resources for 4336 */
2389 #define    RES4336_CBUCK_LPOM        0
2390 #define    RES4336_CBUCK_BURST        1
2391 #define    RES4336_CBUCK_LP_PWM        2
2392 #define    RES4336_CBUCK_PWM        3
2393 #define    RES4336_CLDO_PU            4
2394 #define    RES4336_DIS_INT_RESET_PD    5
2395 #define    RES4336_ILP_REQUEST        6
2396 #define    RES4336_LNLDO_PU        7
2397 #define    RES4336_LDO3P3_PU        8
2398 #define    RES4336_OTP_PU            9
2399 #define    RES4336_XTAL_PU            10
2400 #define    RES4336_ALP_AVAIL        11
2401 #define    RES4336_RADIO_PU        12
2402 #define    RES4336_BG_PU            13
2403 #define    RES4336_VREG1p4_PU_PU        14
2404 #define    RES4336_AFE_PWRSW_PU        15
2405 #define    RES4336_RX_PWRSW_PU        16
2406 #define    RES4336_TX_PWRSW_PU        17
2407 #define    RES4336_BB_PWRSW_PU        18
2408 #define    RES4336_SYNTH_PWRSW_PU        19
2409 #define    RES4336_MISC_PWRSW_PU        20
2410 #define    RES4336_LOGEN_PWRSW_PU        21
2411 #define    RES4336_BBPLL_PWRSW_PU        22
2412 #define    RES4336_MACPHY_CLKAVAIL        23
2413 #define    RES4336_HT_AVAIL        24
2414 #define    RES4336_RSVD            25
2415 
2416 /* 4336 chip-specific ChipStatus register bits */
2417 #define    CST4336_SPI_MODE_MASK        0x00000001
2418 #define    CST4336_SPROM_PRESENT        0x00000002
2419 #define    CST4336_OTP_PRESENT        0x00000004
2420 #define    CST4336_ARMREMAP_0        0x00000008
2421 #define    CST4336_ILPDIV_EN_MASK        0x00000010
2422 #define    CST4336_ILPDIV_EN_SHIFT        4
2423 #define    CST4336_XTAL_PD_POL_MASK    0x00000020
2424 #define    CST4336_XTAL_PD_POL_SHIFT    5
2425 #define    CST4336_LPO_SEL_MASK        0x00000040
2426 #define    CST4336_LPO_SEL_SHIFT        6
2427 #define    CST4336_RES_INIT_MODE_MASK    0x00000180
2428 #define    CST4336_RES_INIT_MODE_SHIFT    7
2429 #define    CST4336_CBUCK_MODE_MASK        0x00000600
2430 #define    CST4336_CBUCK_MODE_SHIFT    9
2431 
2432 /* 4336 Chip specific PMU ChipControl register bits */
2433 #define PCTL_4336_SERIAL_ENAB    (1  << 24)
2434 
2435 /* 4330 resources */
2436 #define    RES4330_CBUCK_LPOM        0
2437 #define    RES4330_CBUCK_BURST        1
2438 #define    RES4330_CBUCK_LP_PWM        2
2439 #define    RES4330_CBUCK_PWM        3
2440 #define    RES4330_CLDO_PU            4
2441 #define    RES4330_DIS_INT_RESET_PD    5
2442 #define    RES4330_ILP_REQUEST        6
2443 #define    RES4330_LNLDO_PU        7
2444 #define    RES4330_LDO3P3_PU        8
2445 #define    RES4330_OTP_PU            9
2446 #define    RES4330_XTAL_PU            10
2447 #define    RES4330_ALP_AVAIL        11
2448 #define    RES4330_RADIO_PU        12
2449 #define    RES4330_BG_PU            13
2450 #define    RES4330_VREG1p4_PU_PU        14
2451 #define    RES4330_AFE_PWRSW_PU        15
2452 #define    RES4330_RX_PWRSW_PU        16
2453 #define    RES4330_TX_PWRSW_PU        17
2454 #define    RES4330_BB_PWRSW_PU        18
2455 #define    RES4330_SYNTH_PWRSW_PU        19
2456 #define    RES4330_MISC_PWRSW_PU        20
2457 #define    RES4330_LOGEN_PWRSW_PU        21
2458 #define    RES4330_BBPLL_PWRSW_PU        22
2459 #define    RES4330_MACPHY_CLKAVAIL        23
2460 #define    RES4330_HT_AVAIL        24
2461 #define    RES4330_5gRX_PWRSW_PU        25
2462 #define    RES4330_5gTX_PWRSW_PU        26
2463 #define    RES4330_5g_LOGEN_PWRSW_PU    27
2464 
2465 /* 4330 chip-specific ChipStatus register bits */
2466 #define CST4330_CHIPMODE_SDIOD(cs)    (((cs) & 0x7) < 6)    /**< SDIO || gSPI */
2467 #define CST4330_CHIPMODE_USB20D(cs)    (((cs) & 0x7) >= 6)    /**< USB || USBDA */
2468 #define CST4330_CHIPMODE_SDIO(cs)    (((cs) & 0x4) == 0)    /**< SDIO */
2469 #define CST4330_CHIPMODE_GSPI(cs)    (((cs) & 0x6) == 4)    /**< gSPI */
2470 #define CST4330_CHIPMODE_USB(cs)    (((cs) & 0x7) == 6)    /**< USB packet-oriented */
2471 #define CST4330_CHIPMODE_USBDA(cs)    (((cs) & 0x7) == 7)    /**< USB Direct Access */
2472 #define    CST4330_OTP_PRESENT        0x00000010
2473 #define    CST4330_LPO_AUTODET_EN        0x00000020
2474 #define    CST4330_ARMREMAP_0        0x00000040
2475 #define    CST4330_SPROM_PRESENT        0x00000080    /**< takes priority over OTP if both set */
2476 #define    CST4330_ILPDIV_EN        0x00000100
2477 #define    CST4330_LPO_SEL            0x00000200
2478 #define    CST4330_RES_INIT_MODE_SHIFT    10
2479 #define    CST4330_RES_INIT_MODE_MASK    0x00000c00
2480 #define CST4330_CBUCK_MODE_SHIFT    12
2481 #define CST4330_CBUCK_MODE_MASK        0x00003000
2482 #define    CST4330_CBUCK_POWER_OK        0x00004000
2483 #define    CST4330_BB_PLL_LOCKED        0x00008000
2484 #define SOCDEVRAM_BP_ADDR        0x1E000000
2485 #define SOCDEVRAM_ARM_ADDR        0x00800000
2486 
2487 /* 4330 Chip specific PMU ChipControl register bits */
2488 #define PCTL_4330_SERIAL_ENAB    (1  << 24)
2489 
2490 /* 4330 Chip specific ChipControl register bits */
2491 #define CCTRL_4330_GPIO_SEL        0x00000001    /* 1=select GPIOs to be muxed out */
2492 #define CCTRL_4330_ERCX_SEL        0x00000002    /* 1=select ERCX BT coex to be muxed out */
2493 #define CCTRL_4330_SDIO_HOST_WAKE    0x00000004    /* SDIO: 1=configure GPIO0 for host wake */
2494 #define CCTRL_4330_JTAG_DISABLE    0x00000008    /* 1=disable JTAG interface on mux'd pins */
2495 
2496 #define PMU_VREG0_ADDR                0
2497 #define PMU_VREG0_I_SR_CNTL_EN_SHIFT        0
2498 #define PMU_VREG0_DISABLE_PULLD_BT_SHIFT    2
2499 #define PMU_VREG0_DISABLE_PULLD_WL_SHIFT    3
2500 #define PMU_VREG0_CBUCKFSW_ADJ_SHIFT        7
2501 #define PMU_VREG0_CBUCKFSW_ADJ_MASK            0x1F
2502 #define PMU_VREG0_RAMP_SEL_SHIFT            13
2503 #define PMU_VREG0_RAMP_SEL_MASK                0x7
2504 #define PMU_VREG0_VFB_RSEL_SHIFT            17
2505 #define PMU_VREG0_VFB_RSEL_MASK                3
2506 
2507 #define PMU_VREG4_ADDR            4
2508 
2509 #define PMU_VREG4_CLDO_PWM_SHIFT    4
2510 #define PMU_VREG4_CLDO_PWM_MASK        0x7
2511 
2512 #define PMU_VREG4_LPLDO1_SHIFT        15
2513 #define PMU_VREG4_LPLDO1_MASK        0x7
2514 #define PMU_VREG4_LPLDO1_1p20V        0
2515 #define PMU_VREG4_LPLDO1_1p15V        1
2516 #define PMU_VREG4_LPLDO1_1p10V        2
2517 #define PMU_VREG4_LPLDO1_1p25V        3
2518 #define PMU_VREG4_LPLDO1_1p05V        4
2519 #define PMU_VREG4_LPLDO1_1p00V        5
2520 #define PMU_VREG4_LPLDO1_0p95V        6
2521 #define PMU_VREG4_LPLDO1_0p90V        7
2522 
2523 /* 4350/4345 VREG4 settings */
2524 #define PMU4350_VREG4_LPLDO1_1p10V    0
2525 #define PMU4350_VREG4_LPLDO1_1p15V    1
2526 #define PMU4350_VREG4_LPLDO1_1p21V    2
2527 #define PMU4350_VREG4_LPLDO1_1p24V    3
2528 #define PMU4350_VREG4_LPLDO1_0p90V    4
2529 #define PMU4350_VREG4_LPLDO1_0p96V    5
2530 #define PMU4350_VREG4_LPLDO1_1p01V    6
2531 #define PMU4350_VREG4_LPLDO1_1p04V    7
2532 
2533 #define PMU_VREG4_LPLDO2_LVM_SHIFT    18
2534 #define PMU_VREG4_LPLDO2_LVM_MASK    0x7
2535 #define PMU_VREG4_LPLDO2_HVM_SHIFT    21
2536 #define PMU_VREG4_LPLDO2_HVM_MASK    0x7
2537 #define PMU_VREG4_LPLDO2_LVM_HVM_MASK    0x3f
2538 #define PMU_VREG4_LPLDO2_1p00V        0
2539 #define PMU_VREG4_LPLDO2_1p15V        1
2540 #define PMU_VREG4_LPLDO2_1p20V        2
2541 #define PMU_VREG4_LPLDO2_1p10V        3
2542 #define PMU_VREG4_LPLDO2_0p90V        4    /**< 4 - 7 is 0.90V */
2543 
2544 #define PMU_VREG4_HSICLDO_BYPASS_SHIFT    27
2545 #define PMU_VREG4_HSICLDO_BYPASS_MASK    0x1
2546 
2547 #define PMU_VREG5_ADDR            5
2548 #define PMU_VREG5_HSICAVDD_PD_SHIFT    6
2549 #define PMU_VREG5_HSICAVDD_PD_MASK    0x1
2550 #define PMU_VREG5_HSICDVDD_PD_SHIFT    11
2551 #define PMU_VREG5_HSICDVDD_PD_MASK    0x1
2552 
2553 /* 4334 resources */
2554 #define RES4334_LPLDO_PU        0
2555 #define RES4334_RESET_PULLDN_DIS    1
2556 #define RES4334_PMU_BG_PU        2
2557 #define RES4334_HSIC_LDO_PU        3
2558 #define RES4334_CBUCK_LPOM_PU        4
2559 #define RES4334_CBUCK_PFM_PU        5
2560 #define RES4334_CLDO_PU            6
2561 #define RES4334_LPLDO2_LVM        7
2562 #define RES4334_LNLDO_PU        8
2563 #define RES4334_LDO3P3_PU        9
2564 #define RES4334_OTP_PU            10
2565 #define RES4334_XTAL_PU            11
2566 #define RES4334_WL_PWRSW_PU        12
2567 #define RES4334_LQ_AVAIL        13
2568 #define RES4334_LOGIC_RET        14
2569 #define RES4334_MEM_SLEEP        15
2570 #define RES4334_MACPHY_RET        16
2571 #define RES4334_WL_CORE_READY        17
2572 #define RES4334_ILP_REQ            18
2573 #define RES4334_ALP_AVAIL        19
2574 #define RES4334_MISC_PWRSW_PU        20
2575 #define RES4334_SYNTH_PWRSW_PU        21
2576 #define RES4334_RX_PWRSW_PU        22
2577 #define RES4334_RADIO_PU        23
2578 #define RES4334_WL_PMU_PU        24
2579 #define RES4334_VCO_LDO_PU        25
2580 #define RES4334_AFE_LDO_PU        26
2581 #define RES4334_RX_LDO_PU        27
2582 #define RES4334_TX_LDO_PU        28
2583 #define RES4334_HT_AVAIL        29
2584 #define RES4334_MACPHY_CLK_AVAIL    30
2585 
2586 /* 4334 chip-specific ChipStatus register bits */
2587 #define CST4334_CHIPMODE_MASK        7
2588 #define CST4334_SDIO_MODE        0x00000000
2589 #define CST4334_SPI_MODE        0x00000004
2590 #define CST4334_HSIC_MODE        0x00000006
2591 #define CST4334_BLUSB_MODE        0x00000007
2592 #define CST4334_CHIPMODE_HSIC(cs)    (((cs) & CST4334_CHIPMODE_MASK) == CST4334_HSIC_MODE)
2593 #define CST4334_OTP_PRESENT        0x00000010
2594 #define CST4334_LPO_AUTODET_EN        0x00000020
2595 #define CST4334_ARMREMAP_0        0x00000040
2596 #define CST4334_SPROM_PRESENT        0x00000080
2597 #define CST4334_ILPDIV_EN_MASK        0x00000100
2598 #define CST4334_ILPDIV_EN_SHIFT        8
2599 #define CST4334_LPO_SEL_MASK        0x00000200
2600 #define CST4334_LPO_SEL_SHIFT        9
2601 #define CST4334_RES_INIT_MODE_MASK    0x00000C00
2602 #define CST4334_RES_INIT_MODE_SHIFT    10
2603 
2604 /* 4334 Chip specific PMU ChipControl register bits */
2605 #define PCTL_4334_GPIO3_ENAB    (1  << 3)
2606 
2607 /* 4334 Chip control */
2608 #define CCTRL4334_PMU_WAKEUP_GPIO1    (1  << 0)
2609 #define CCTRL4334_PMU_WAKEUP_HSIC    (1  << 1)
2610 #define CCTRL4334_PMU_WAKEUP_AOS    (1  << 2)
2611 #define CCTRL4334_HSIC_WAKE_MODE    (1  << 3)
2612 #define CCTRL4334_HSIC_INBAND_GPIO1    (1  << 4)
2613 #define CCTRL4334_HSIC_LDO_PU        (1  << 23)
2614 
2615 /* 4334 Chip control 3 */
2616 #define CCTRL4334_BLOCK_EXTRNL_WAKE        (1  << 4)
2617 #define CCTRL4334_SAVERESTORE_FIX        (1  << 5)
2618 
2619 /* 43341 Chip control 3 */
2620 #define CCTRL43341_BLOCK_EXTRNL_WAKE        (1  << 13)
2621 #define CCTRL43341_SAVERESTORE_FIX        (1  << 14)
2622 #define CCTRL43341_BT_ISO_SEL            (1  << 16)
2623 
2624 /* 4334 Chip specific ChipControl1 register bits */
2625 #define CCTRL1_4334_GPIO_SEL        (1 << 0)    /* 1=select GPIOs to be muxed out */
2626 #define CCTRL1_4334_ERCX_SEL        (1 << 1)    /* 1=select ERCX BT coex to be muxed out */
2627 #define CCTRL1_4334_SDIO_HOST_WAKE (1 << 2)  /* SDIO: 1=configure GPIO0 for host wake */
2628 #define CCTRL1_4334_JTAG_DISABLE    (1 << 3)    /* 1=disable JTAG interface on mux'd pins */
2629 #define CCTRL1_4334_UART_ON_4_5    (1 << 28) /**< 1=UART_TX/UART_RX muxed on GPIO_4/5 (4334B0/1) */
2630 
2631 /* 4324 Chip specific ChipControl1 register bits */
2632 #define CCTRL1_4324_GPIO_SEL            (1 << 0)    /* 1=select GPIOs to be muxed out */
2633 #define CCTRL1_4324_SDIO_HOST_WAKE (1 << 2)  /* SDIO: 1=configure GPIO0 for host wake */
2634 
2635 /* 43143 chip-specific ChipStatus register bits based on Confluence documentation */
2636 /* register contains strap values sampled during POR */
2637 #define CST43143_REMAP_TO_ROM     (3 << 0)    /* 00=Boot SRAM, 01=Boot ROM, 10=Boot SFLASH */
2638 #define CST43143_SDIO_EN     (1 << 2)    /* 0 = USB Enab, SDIO pins are GPIO or I2S */
2639 #define CST43143_SDIO_ISO     (1 << 3)    /* 1 = SDIO isolated */
2640 #define CST43143_USB_CPU_LESS     (1 << 4)   /* 1 = CPULess mode Enabled */
2641 #define CST43143_CBUCK_MODE     (3 << 6)   /* Indicates what controller mode CBUCK is in */
2642 #define CST43143_POK_CBUCK     (1 << 8)   /* 1 = 1.2V CBUCK voltage ready */
2643 #define CST43143_PMU_OVRSPIKE     (1 << 9)
2644 #define CST43143_PMU_OVRTEMP     (0xF << 10)
2645 #define CST43143_SR_FLL_CAL_DONE (1 << 14)
2646 #define CST43143_USB_PLL_LOCKDET (1 << 15)
2647 #define CST43143_PMU_PLL_LOCKDET (1 << 16)
2648 #define CST43143_CHIPMODE_SDIOD(cs)    (((cs) & CST43143_SDIO_EN) != 0) /* SDIO */
2649 
2650 /* 43143 Chip specific ChipControl register bits */
2651 /* 00: SECI is disabled (JATG functional), 01: 2 wire, 10: 4 wire  */
2652 #define CCTRL_43143_SECI        (1<<0)
2653 #define CCTRL_43143_BT_LEGACY        (1<<1)
2654 #define CCTRL_43143_I2S_MODE        (1<<2)    /**< 0: SDIO enabled */
2655 #define CCTRL_43143_I2S_MASTER        (1<<3)    /**< 0: I2S MCLK input disabled */
2656 #define CCTRL_43143_I2S_FULL        (1<<4)    /**< 0: I2S SDIN and SPDIF_TX inputs disabled */
2657 #define CCTRL_43143_GSIO        (1<<5)    /**< 0: sFlash enabled */
2658 #define CCTRL_43143_RF_SWCTRL_MASK    (7<<6)    /**< 0: disabled */
2659 #define CCTRL_43143_RF_SWCTRL_0        (1<<6)
2660 #define CCTRL_43143_RF_SWCTRL_1        (2<<6)
2661 #define CCTRL_43143_RF_SWCTRL_2        (4<<6)
2662 #define CCTRL_43143_RF_XSWCTRL        (1<<9)    /**< 0: UART enabled */
2663 #define CCTRL_43143_HOST_WAKE0        (1<<11)    /**< 1: SDIO separate interrupt output from GPIO4 */
2664 #define CCTRL_43143_HOST_WAKE1        (1<<12)    /* 1: SDIO separate interrupt output from GPIO16 */
2665 
2666 /* 43143 resources, based on pmu_params.xls V1.19 */
2667 #define RES43143_EXT_SWITCHER_PWM    0    /**< 0x00001 */
2668 #define RES43143_XTAL_PU        1    /**< 0x00002 */
2669 #define RES43143_ILP_REQUEST        2    /**< 0x00004 */
2670 #define RES43143_ALP_AVAIL        3    /**< 0x00008 */
2671 #define RES43143_WL_CORE_READY        4    /**< 0x00010 */
2672 #define RES43143_BBPLL_PWRSW_PU        5    /**< 0x00020 */
2673 #define RES43143_HT_AVAIL        6    /**< 0x00040 */
2674 #define RES43143_RADIO_PU        7    /**< 0x00080 */
2675 #define RES43143_MACPHY_CLK_AVAIL    8    /**< 0x00100 */
2676 #define RES43143_OTP_PU            9    /**< 0x00200 */
2677 #define RES43143_LQ_AVAIL        10    /**< 0x00400 */
2678 
2679 #define PMU43143_XTAL_CORE_SIZE_MASK    0x3F
2680 
2681 /* 4313 resources */
2682 #define    RES4313_BB_PU_RSRC        0
2683 #define    RES4313_ILP_REQ_RSRC        1
2684 #define    RES4313_XTAL_PU_RSRC        2
2685 #define    RES4313_ALP_AVAIL_RSRC        3
2686 #define    RES4313_RADIO_PU_RSRC        4
2687 #define    RES4313_BG_PU_RSRC        5
2688 #define    RES4313_VREG1P4_PU_RSRC        6
2689 #define    RES4313_AFE_PWRSW_RSRC        7
2690 #define    RES4313_RX_PWRSW_RSRC        8
2691 #define    RES4313_TX_PWRSW_RSRC        9
2692 #define    RES4313_BB_PWRSW_RSRC        10
2693 #define    RES4313_SYNTH_PWRSW_RSRC    11
2694 #define    RES4313_MISC_PWRSW_RSRC        12
2695 #define    RES4313_BB_PLL_PWRSW_RSRC    13
2696 #define    RES4313_HT_AVAIL_RSRC        14
2697 #define    RES4313_MACPHY_CLK_AVAIL_RSRC    15
2698 
2699 /* 4313 chip-specific ChipStatus register bits */
2700 #define    CST4313_SPROM_PRESENT            1
2701 #define    CST4313_OTP_PRESENT            2
2702 #define    CST4313_SPROM_OTP_SEL_MASK        0x00000002
2703 #define    CST4313_SPROM_OTP_SEL_SHIFT        0
2704 
2705 /* 4313 Chip specific ChipControl register bits */
2706 #define CCTRL_4313_12MA_LED_DRIVE    0x00000007    /* 12 mA drive strengh for later 4313 */
2707 
2708 /* PMU respources for 4314 */
2709 #define RES4314_LPLDO_PU        0
2710 #define RES4314_PMU_SLEEP_DIS        1
2711 #define RES4314_PMU_BG_PU        2
2712 #define RES4314_CBUCK_LPOM_PU        3
2713 #define RES4314_CBUCK_PFM_PU        4
2714 #define RES4314_CLDO_PU            5
2715 #define RES4314_LPLDO2_LVM        6
2716 #define RES4314_WL_PMU_PU        7
2717 #define RES4314_LNLDO_PU        8
2718 #define RES4314_LDO3P3_PU        9
2719 #define RES4314_OTP_PU            10
2720 #define RES4314_XTAL_PU            11
2721 #define RES4314_WL_PWRSW_PU        12
2722 #define RES4314_LQ_AVAIL        13
2723 #define RES4314_LOGIC_RET        14
2724 #define RES4314_MEM_SLEEP        15
2725 #define RES4314_MACPHY_RET        16
2726 #define RES4314_WL_CORE_READY        17
2727 #define RES4314_ILP_REQ            18
2728 #define RES4314_ALP_AVAIL        19
2729 #define RES4314_MISC_PWRSW_PU        20
2730 #define RES4314_SYNTH_PWRSW_PU        21
2731 #define RES4314_RX_PWRSW_PU        22
2732 #define RES4314_RADIO_PU        23
2733 #define RES4314_VCO_LDO_PU        24
2734 #define RES4314_AFE_LDO_PU        25
2735 #define RES4314_RX_LDO_PU        26
2736 #define RES4314_TX_LDO_PU        27
2737 #define RES4314_HT_AVAIL        28
2738 #define RES4314_MACPHY_CLK_AVAIL    29
2739 
2740 /* 4314 chip-specific ChipStatus register bits */
2741 #define CST4314_OTP_ENABLED        0x00200000
2742 
2743 /* 43228 resources */
2744 #define RES43228_NOT_USED        0
2745 #define RES43228_ILP_REQUEST        1
2746 #define RES43228_XTAL_PU        2
2747 #define RES43228_ALP_AVAIL        3
2748 #define RES43228_PLL_EN            4
2749 #define RES43228_HT_PHY_AVAIL        5
2750 
2751 /* 43228 chipstatus  reg bits */
2752 #define CST43228_ILP_DIV_EN        0x1
2753 #define    CST43228_OTP_PRESENT        0x2
2754 #define    CST43228_SERDES_REFCLK_PADSEL    0x4
2755 #define    CST43228_SDIO_MODE        0x8
2756 #define    CST43228_SDIO_OTP_PRESENT    0x10
2757 #define    CST43228_SDIO_RESET        0x20
2758 
2759 /* 4706 chipstatus reg bits */
2760 #define    CST4706_PKG_OPTION        (1<<0) /* 0: full-featured package 1: low-cost package */
2761 #define    CST4706_SFLASH_PRESENT    (1<<1) /* 0: parallel, 1: serial flash is present */
2762 #define    CST4706_SFLASH_TYPE        (1<<2) /* 0: 8b-p/ST-s flash, 1: 16b-p/Atmal-s flash */
2763 #define    CST4706_MIPS_BENDIAN    (1<<3) /* 0: little,  1: big endian */
2764 #define    CST4706_PCIE1_DISABLE    (1<<5) /* PCIE1 enable strap pin */
2765 
2766 /* 4706 flashstrconfig reg bits */
2767 #define FLSTRCF4706_MASK        0x000000ff
2768 #define FLSTRCF4706_SF1            0x00000001    /**< 2nd serial flash present */
2769 #define FLSTRCF4706_PF1            0x00000002    /**< 2nd parallel flash present */
2770 #define FLSTRCF4706_SF1_TYPE    0x00000004    /**< 2nd serial flash type : 0 : ST, 1 : Atmel */
2771 #define FLSTRCF4706_NF1            0x00000008    /**< 2nd NAND flash present */
2772 #define FLSTRCF4706_1ST_MADDR_SEG_MASK        0x000000f0    /**< Valid value mask */
2773 #define FLSTRCF4706_1ST_MADDR_SEG_4MB        0x00000010    /**< 4MB */
2774 #define FLSTRCF4706_1ST_MADDR_SEG_8MB        0x00000020    /**< 8MB */
2775 #define FLSTRCF4706_1ST_MADDR_SEG_16MB        0x00000030    /**< 16MB */
2776 #define FLSTRCF4706_1ST_MADDR_SEG_32MB        0x00000040    /**< 32MB */
2777 #define FLSTRCF4706_1ST_MADDR_SEG_64MB        0x00000050    /**< 64MB */
2778 #define FLSTRCF4706_1ST_MADDR_SEG_128MB        0x00000060    /**< 128MB */
2779 #define FLSTRCF4706_1ST_MADDR_SEG_256MB        0x00000070    /**< 256MB */
2780 
2781 /* 4360 Chip specific ChipControl register bits */
2782 #define CCTRL4360_I2C_MODE            (1 << 0)
2783 #define CCTRL4360_UART_MODE            (1 << 1)
2784 #define CCTRL4360_SECI_MODE            (1 << 2)
2785 #define CCTRL4360_BTSWCTRL_MODE            (1 << 3)
2786 #define CCTRL4360_DISCRETE_FEMCTRL_MODE        (1 << 4)
2787 #define CCTRL4360_DIGITAL_PACTRL_MODE        (1 << 5)
2788 #define CCTRL4360_BTSWCTRL_AND_DIGPA_PRESENT    (1 << 6)
2789 #define CCTRL4360_EXTRA_GPIO_MODE        (1 << 7)
2790 #define CCTRL4360_EXTRA_FEMCTRL_MODE        (1 << 8)
2791 #define CCTRL4360_BT_LGCY_MODE            (1 << 9)
2792 #define CCTRL4360_CORE2FEMCTRL4_ON        (1 << 21)
2793 #define CCTRL4360_SECI_ON_GPIO01        (1 << 24)
2794 
2795 /* 4360 Chip specific Regulator Control register bits */
2796 #define RCTRL4360_RFLDO_PWR_DOWN        (1 << 1)
2797 
2798 /* 4360 PMU resources and chip status bits */
2799 #define RES4360_REGULATOR          0
2800 #define RES4360_ILP_AVAIL          1
2801 #define RES4360_ILP_REQ            2
2802 #define RES4360_XTAL_LDO_PU        3
2803 #define RES4360_XTAL_PU            4
2804 #define RES4360_ALP_AVAIL          5
2805 #define RES4360_BBPLLPWRSW_PU      6
2806 #define RES4360_HT_AVAIL           7
2807 #define RES4360_OTP_PU             8
2808 #define RES4360_AVB_PLL_PWRSW_PU   9
2809 #define RES4360_PCIE_TL_CLK_AVAIL  10
2810 
2811 #define CST4360_XTAL_40MZ                  0x00000001
2812 #define CST4360_SFLASH                     0x00000002
2813 #define CST4360_SPROM_PRESENT              0x00000004
2814 #define CST4360_SFLASH_TYPE                0x00000004
2815 #define CST4360_OTP_ENABLED                0x00000008
2816 #define CST4360_REMAP_ROM                  0x00000010
2817 #define CST4360_RSRC_INIT_MODE_MASK        0x00000060
2818 #define CST4360_RSRC_INIT_MODE_SHIFT       5
2819 #define CST4360_ILP_DIVEN                  0x00000080
2820 #define CST4360_MODE_USB                   0x00000100
2821 #define CST4360_SPROM_SIZE_MASK            0x00000600
2822 #define CST4360_SPROM_SIZE_SHIFT           9
2823 #define CST4360_BBPLL_LOCK                 0x00000800
2824 #define CST4360_AVBBPLL_LOCK               0x00001000
2825 #define CST4360_USBBBPLL_LOCK              0x00002000
2826 #define CST4360_RSRC_INIT_MODE(cs)    ((cs & CST4360_RSRC_INIT_MODE_MASK) >> \
2827                     CST4360_RSRC_INIT_MODE_SHIFT)
2828 
2829 #define CCTRL_4360_UART_SEL    0x2
2830 #define CST4360_RSRC_INIT_MODE(cs)    ((cs & CST4360_RSRC_INIT_MODE_MASK) >> \
2831                     CST4360_RSRC_INIT_MODE_SHIFT)
2832 
2833 #define PMU4360_CC1_GPIO7_OVRD               (1<<23) /* GPIO7 override */
2834 
2835 
2836 /* 43602 PMU resources based on pmu_params.xls version v0.95 */
2837 #define RES43602_LPLDO_PU        0
2838 #define RES43602_REGULATOR        1
2839 #define RES43602_PMU_SLEEP        2
2840 #define RES43602_RSVD_3            3
2841 #define RES43602_XTALLDO_PU        4
2842 #define RES43602_SERDES_PU        5
2843 #define RES43602_BBPLL_PWRSW_PU        6
2844 #define RES43602_SR_CLK_START        7
2845 #define RES43602_SR_PHY_PWRSW        8
2846 #define RES43602_SR_SUBCORE_PWRSW    9
2847 #define RES43602_XTAL_PU        10
2848 #define    RES43602_PERST_OVR        11
2849 #define RES43602_SR_CLK_STABLE        12
2850 #define RES43602_SR_SAVE_RESTORE    13
2851 #define RES43602_SR_SLEEP        14
2852 #define RES43602_LQ_START        15
2853 #define RES43602_LQ_AVAIL        16
2854 #define RES43602_WL_CORE_RDY        17
2855 #define RES43602_ILP_REQ        18
2856 #define RES43602_ALP_AVAIL        19
2857 #define RES43602_RADIO_PU        20
2858 #define RES43602_RFLDO_PU        21
2859 #define RES43602_HT_START        22
2860 #define RES43602_HT_AVAIL        23
2861 #define RES43602_MACPHY_CLKAVAIL    24
2862 #define RES43602_PARLDO_PU        25
2863 #define RES43602_RSVD_26        26
2864 
2865 /* 43602 chip status bits */
2866 #define CST43602_SPROM_PRESENT             (1<<1)
2867 #define CST43602_SPROM_SIZE                (1<<10) /* 0 = 16K, 1 = 4K */
2868 #define CST43602_BBPLL_LOCK                (1<<11)
2869 #define CST43602_RF_LDO_OUT_OK             (1<<15) /* RF LDO output OK */
2870 
2871 #define PMU43602_CC1_GPIO12_OVRD           (1<<28) /* GPIO12 override */
2872 
2873 #define PMU43602_CC2_PCIE_CLKREQ_L_WAKE_EN (1<<1)  /* creates gated_pcie_wake, pmu_wakeup logic */
2874 #define PMU43602_CC2_PCIE_PERST_L_WAKE_EN  (1<<2)  /* creates gated_pcie_wake, pmu_wakeup logic */
2875 #define PMU43602_CC2_ENABLE_L2REFCLKPAD_PWRDWN (1<<3)
2876 #define PMU43602_CC2_PMU_WAKE_ALP_AVAIL_EN (1<<5)  /* enable pmu_wakeup to request for ALP_AVAIL */
2877 #define PMU43602_CC2_PERST_L_EXTEND_EN     (1<<9)  /* extend perst_l until rsc PERST_OVR comes up */
2878 #define PMU43602_CC2_FORCE_EXT_LPO         (1<<19) /* 1=ext LPO clock is the final LPO clock */
2879 #define PMU43602_CC2_XTAL32_SEL            (1<<30) /* 0=ext_clock, 1=xtal */
2880 
2881 #define CC_SR1_43602_SR_ASM_ADDR    (0x0)
2882 
2883 /* PLL CTL register values for open loop, used during S/R operation */
2884 #define PMU43602_PLL_CTL6_VAL        0x68000528
2885 #define PMU43602_PLL_CTL7_VAL        0x6
2886 
2887 #define PMU43602_CC3_ARMCR4_DBG_CLK    (1 << 29)
2888 
2889 /* 4365 PMU resources */
2890 #define RES4365_REGULATOR_PU            0
2891 #define RES4365_XTALLDO_PU            1
2892 #define RES4365_XTAL_PU                2
2893 #define RES4365_CPU_PLLLDO_PU            3
2894 #define RES4365_CPU_PLL_PU            4
2895 #define RES4365_WL_CORE_RDY            5
2896 #define RES4365_ILP_REQ                6
2897 #define RES4365_ALP_AVAIL            7
2898 #define RES4365_HT_AVAIL            8
2899 #define RES4365_BB_PLLLDO_PU            9
2900 #define RES4365_BB_PLL_PU            10
2901 #define RES4365_MINIMU_PU            11
2902 #define RES4365_RADIO_PU            12
2903 #define RES4365_MACPHY_CLK_AVAIL        13
2904 
2905 /* 4349 related */
2906 #define RES4349_LPLDO_PU            0
2907 #define RES4349_BG_PU                1
2908 #define RES4349_PMU_SLEEP            2
2909 #define RES4349_PALDO3P3_PU            3
2910 #define RES4349_CBUCK_LPOM_PU        4
2911 #define RES4349_CBUCK_PFM_PU        5
2912 #define RES4349_COLD_START_WAIT        6
2913 #define RES4349_RSVD_7                7
2914 #define RES4349_LNLDO_PU            8
2915 #define RES4349_XTALLDO_PU            9
2916 #define RES4349_LDO3P3_PU            10
2917 #define RES4349_OTP_PU                11
2918 #define RES4349_XTAL_PU                12
2919 #define RES4349_SR_CLK_START        13
2920 #define RES4349_LQ_AVAIL            14
2921 #define RES4349_LQ_START            15
2922 #define RES4349_PERST_OVR            16
2923 #define RES4349_WL_CORE_RDY            17
2924 #define RES4349_ILP_REQ                18
2925 #define RES4349_ALP_AVAIL            19
2926 #define RES4349_MINI_PMU            20
2927 #define RES4349_RADIO_PU            21
2928 #define RES4349_SR_CLK_STABLE        22
2929 #define RES4349_SR_SAVE_RESTORE        23
2930 #define RES4349_SR_PHY_PWRSW        24
2931 #define RES4349_SR_VDDM_PWRSW        25
2932 #define RES4349_SR_SUBCORE_PWRSW    26
2933 #define RES4349_SR_SLEEP            27
2934 #define RES4349_HT_START            28
2935 #define RES4349_HT_AVAIL            29
2936 #define RES4349_MACPHY_CLKAVAIL        30
2937 
2938 /* SR Control0 bits */
2939 #define CC_SR0_4349_SR_ENG_EN_MASK                 0x1
2940 #define CC_SR0_4349_SR_ENG_EN_SHIFT             0
2941 #define CC_SR0_4349_SR_ENG_CLK_EN        (1 << 1)
2942 #define CC_SR0_4349_SR_RSRC_TRIGGER        (0xC << 2)
2943 #define CC_SR0_4349_SR_WD_MEM_MIN_DIV        (0x3 << 6)
2944 #define CC_SR0_4349_SR_MEM_STBY_ALLOW_MSK    (1 << 16)
2945 #define CC_SR0_4349_SR_MEM_STBY_ALLOW_SHIFT    16
2946 #define CC_SR0_4349_SR_ENABLE_ILP        (1 << 17)
2947 #define CC_SR0_4349_SR_ENABLE_ALP        (1 << 18)
2948 #define CC_SR0_4349_SR_ENABLE_HT        (1 << 19)
2949 #define CC_SR0_4349_SR_ALLOW_PIC        (3 << 20)
2950 #define CC_SR0_4349_SR_PMU_MEM_DISABLE        (1 << 30)
2951 
2952 /* SR Control0 bits */
2953 #define CC_SR0_4349_SR_ENG_EN_MASK                 0x1
2954 #define CC_SR0_4349_SR_ENG_EN_SHIFT             0
2955 #define CC_SR0_4349_SR_ENG_CLK_EN        (1 << 1)
2956 #define CC_SR0_4349_SR_RSRC_TRIGGER        (0xC << 2)
2957 #define CC_SR0_4349_SR_WD_MEM_MIN_DIV        (0x3 << 6)
2958 #define CC_SR0_4349_SR_MEM_STBY_ALLOW        (1 << 16)
2959 #define CC_SR0_4349_SR_ENABLE_ILP        (1 << 17)
2960 #define CC_SR0_4349_SR_ENABLE_ALP        (1 << 18)
2961 #define CC_SR0_4349_SR_ENABLE_HT        (1 << 19)
2962 #define CC_SR0_4349_SR_ALLOW_PIC        (3 << 20)
2963 #define CC_SR0_4349_SR_PMU_MEM_DISABLE        (1 << 30)
2964 
2965 /* SR binary offset is at 8K */
2966 #define CC_SR1_4349_SR_ASM_ADDR        (0x10)
2967 
2968 #define CST4349_CHIPMODE_SDIOD(cs)    (((cs) & (1 << 6)) != 0)    /* SDIO */
2969 #define CST4349_CHIPMODE_PCIE(cs)    (((cs) & (1 << 7)) != 0)    /* PCIE */
2970 
2971 #define CST4349_SPROM_PRESENT        0x00000010
2972 
2973 #define    VREG4_4349_MEMLPLDO_PWRUP_MASK        (1 << 31)
2974 #define    VREG4_4349_MEMLPLDO_PWRUP_SHIFT        (31)
2975 #define VREG4_4349_LPLDO1_OUTPUT_VOLT_ADJ_MASK    (0x7 << 15)
2976 #define VREG4_4349_LPLDO1_OUTPUT_VOLT_ADJ_SHIFT    (15)
2977 #define CC2_4349_PHY_PWRSE_RST_CNT_MASK        (0xF << 0)
2978 #define CC2_4349_PHY_PWRSE_RST_CNT_SHIFT    (0)
2979 #define CC2_4349_VDDM_PWRSW_EN_MASK        (1 << 20)
2980 #define CC2_4349_VDDM_PWRSW_EN_SHIFT        (20)
2981 #define CC2_4349_MEMLPLDO_PWRSW_EN_MASK        (1 << 21)
2982 #define CC2_4349_MEMLPLDO_PWRSW_EN_SHIFT    (21)
2983 #define CC2_4349_SDIO_AOS_WAKEUP_MASK        (1 << 24)
2984 #define CC2_4349_SDIO_AOS_WAKEUP_SHIFT        (24)
2985 #define CC2_4349_PMUWAKE_EN_MASK        (1 << 31)
2986 #define CC2_4349_PMUWAKE_EN_SHIFT        (31)
2987 
2988 #define CC5_4349_MAC_PHY_CLK_8_DIV              (1 << 27)
2989 
2990 #define CC6_4349_PCIE_CLKREQ_WAKEUP_MASK    (1 << 4)
2991 #define CC6_4349_PCIE_CLKREQ_WAKEUP_SHIFT    (4)
2992 #define CC6_4349_PMU_WAKEUP_ALPAVAIL_MASK    (1 << 6)
2993 #define CC6_4349_PMU_WAKEUP_ALPAVAIL_SHIFT    (6)
2994 #define CC6_4349_PMU_EN_EXT_PERST_MASK        (1 << 13)
2995 #define CC6_4349_PMU_EN_L2_DEASSERT_MASK    (1 << 14)
2996 #define CC6_4349_PMU_EN_L2_DEASSERT_SHIF    (14)
2997 #define CC6_4349_PMU_ENABLE_L2REFCLKPAD_PWRDWN    (1 << 15)
2998 #define CC6_4349_PMU_EN_MDIO_MASK        (1 << 16)
2999 #define CC6_4349_PMU_EN_ASSERT_L2_MASK        (1 << 25)
3000 
3001 
3002 /* 4349 GCI function sel values */
3003 /*
3004  * Reference
3005  * http://hwnbu-twiki.sj.broadcom.com/bin/view/Mwgroup/ToplevelArchitecture4349B0#Function_Sel
3006  */
3007 #define CC4349_FNSEL_HWDEF        (0)
3008 #define CC4349_FNSEL_SAMEASPIN        (1)
3009 #define CC4349_FNSEL_GPIO        (2)
3010 #define CC4349_FNSEL_FAST_UART        (3)
3011 #define CC4349_FNSEL_GCI0        (4)
3012 #define CC4349_FNSEL_GCI1        (5)
3013 #define CC4349_FNSEL_DGB_UART        (6)
3014 #define CC4349_FNSEL_I2C        (7)
3015 #define CC4349_FNSEL_SPROM        (8)
3016 #define CC4349_FNSEL_MISC0        (9)
3017 #define CC4349_FNSEL_MISC1        (10)
3018 #define CC4349_FNSEL_MISC2        (11)
3019 #define CC4349_FNSEL_IND        (12)
3020 #define CC4349_FNSEL_PDN        (13)
3021 #define CC4349_FNSEL_PUP        (14)
3022 #define CC4349_FNSEL_TRISTATE        (15)
3023 
3024 /* 4364 related */
3025 #define RES4364_LPLDO_PU                0
3026 #define RES4364_BG_PU                    1
3027 #define RES4364_MEMLPLDO_PU                2
3028 #define RES4364_PALDO3P3_PU                3
3029 #define RES4364_CBUCK_1P2                4
3030 #define RES4364_CBUCK_1V8                5
3031 #define RES4364_COLD_START_WAIT                6
3032 #define RES4364_SR_3x3_VDDM_PWRSW            7
3033 #define RES4364_3x3_MACPHY_CLKAVAIL            8
3034 #define RES4364_XTALLDO_PU                9
3035 #define RES4364_LDO3P3_PU                10
3036 #define RES4364_OTP_PU                    11
3037 #define RES4364_XTAL_PU                    12
3038 #define RES4364_SR_CLK_START                13
3039 #define RES4364_3x3_RADIO_PU                14
3040 #define RES4364_RF_LDO                    15
3041 #define RES4364_PERST_OVR                16
3042 #define RES4364_WL_CORE_RDY                17
3043 #define RES4364_ILP_REQ                    18
3044 #define RES4364_ALP_AVAIL                19
3045 #define RES4364_1x1_MINI_PMU                20
3046 #define RES4364_1x1_RADIO_PU                21
3047 #define RES4364_SR_CLK_STABLE                22
3048 #define RES4364_SR_SAVE_RESTORE                23
3049 #define RES4364_SR_PHY_PWRSW                24
3050 #define RES4364_SR_VDDM_PWRSW                25
3051 #define RES4364_SR_SUBCORE_PWRSW            26
3052 #define RES4364_SR_SLEEP                27
3053 #define RES4364_HT_START                28
3054 #define RES4364_HT_AVAIL                29
3055 #define RES4364_MACPHY_CLKAVAIL                30
3056 
3057 /* 4349 GPIO */
3058 #define CC4349_PIN_GPIO_00        (0)
3059 #define CC4349_PIN_GPIO_01        (1)
3060 #define CC4349_PIN_GPIO_02        (2)
3061 #define CC4349_PIN_GPIO_03        (3)
3062 #define CC4349_PIN_GPIO_04        (4)
3063 #define CC4349_PIN_GPIO_05        (5)
3064 #define CC4349_PIN_GPIO_06        (6)
3065 #define CC4349_PIN_GPIO_07        (7)
3066 #define CC4349_PIN_GPIO_08        (8)
3067 #define CC4349_PIN_GPIO_09        (9)
3068 #define CC4349_PIN_GPIO_10        (10)
3069 #define CC4349_PIN_GPIO_11        (11)
3070 #define CC4349_PIN_GPIO_12        (12)
3071 #define CC4349_PIN_GPIO_13        (13)
3072 #define CC4349_PIN_GPIO_14        (14)
3073 #define CC4349_PIN_GPIO_15        (15)
3074 #define CC4349_PIN_GPIO_16        (16)
3075 #define CC4349_PIN_GPIO_17        (17)
3076 #define CC4349_PIN_GPIO_18        (18)
3077 #define CC4349_PIN_GPIO_19        (19)
3078 
3079 /* Mask used to decide whether HOSTWAKE MUX to be performed or not */
3080 #define MUXENAB4349_HOSTWAKE_MASK    (0x000000f0) /* configure GPIO for SDIO host_wake */
3081 #define MUXENAB4349_HOSTWAKE_SHIFT    4
3082 #define MUXENAB4349_GETIX(val, name) \
3083     ((((val) & MUXENAB4349_ ## name ## _MASK) >> MUXENAB4349_ ## name ## _SHIFT) - 1)
3084 
3085 #define CR4_4364_RAM_BASE            (0x160000)
3086 
3087 /* SR binary offset is at 8K */
3088 #define CC_SR1_4364_SR_CORE0_ASM_ADDR            (0x10)
3089 #define CC_SR1_4364_SR_CORE1_ASM_ADDR            (0x10)
3090 
3091 #define CC_SR0_4364_SR_ENG_EN_MASK            0x1
3092 #define CC_SR0_4364_SR_ENG_EN_SHIFT            0
3093 #define CC_SR0_4364_SR_ENG_CLK_EN            (1 << 1)
3094 #define CC_SR0_4364_SR_RSRC_TRIGGER            (0xC << 2)
3095 #define CC_SR0_4364_SR_WD_MEM_MIN_DIV            (0x3 << 6)
3096 #define CC_SR0_4364_SR_MEM_STBY_ALLOW_MSK        (1 << 16)
3097 #define CC_SR0_4364_SR_MEM_STBY_ALLOW_SHIFT        16
3098 #define CC_SR0_4364_SR_ENABLE_ILP            (1 << 17)
3099 #define CC_SR0_4364_SR_ENABLE_ALP            (1 << 18)
3100 #define CC_SR0_4364_SR_ENABLE_HT            (1 << 19)
3101 #define CC_SR0_4364_SR_ALLOW_PIC            (3 << 20)
3102 #define CC_SR0_4364_SR_PMU_MEM_DISABLE            (1 << 30)
3103 
3104 #define PMU_4364_CC1_ENABLE_BBPLL_PWR_DWN        (0x1 << 4)
3105 #define PMU_4364_CC1_BBPLL_ARESET_LQ_TIME        (0x1 << 8)
3106 #define PMU_4364_CC1_BBPLL_ARESET_HT_UPTIME        (0x1 << 10)
3107 #define PMU_4364_CC1_BBPLL_DRESET_LQ_UPTIME        (0x1 << 12)
3108 #define PMU_4364_CC1_BBPLL_DRESET_HT_UPTIME        (0x4 << 16)
3109 #define PMU_4364_CC1_SUBCORE_PWRSW_UP_DELAY        (0x8 << 20)
3110 #define PMU_4364_CC1_SUBCORE_PWRSW_RESET_CNT        (0x4 << 24)
3111 
3112 #define PMU_4364_CC2_PHY_PWRSW_RESET_CNT        (0x2 << 0)
3113 #define PMU_4364_CC2_PHY_PWRSW_RESET_MASK        (0x7)
3114 #define PMU_4364_CC2_SEL_CHIPC_IF_FOR_SR        (1 << 21)
3115 
3116 #define PMU_4364_CC3_MEMLPLDO3x3_PWRSW_FORCE_MASK    (1 << 23)
3117 #define PMU_4364_CC3_MEMLPLDO1x1_PWRSW_FORCE_MASK    (1 << 24)
3118 #define PMU_4364_CC3_CBUCK1P2_PU_SR_VDDM_REQ_ON        (1 << 25)
3119 #define PMU_4364_CC3_MEMLPLDO3x3_PWRSW_FORCE_OFF    (0)
3120 #define PMU_4364_CC3_MEMLPLDO1x1_PWRSW_FORCE_OFF    (0)
3121 
3122 
3123 #define PMU_4364_CC5_DISABLE_BBPLL_CLKOUT6_DIV2_MASK    (1 << 26)
3124 #define PMU_4364_CC5_ENABLE_ARMCR4_DEBUG_CLK_MASK    (1 << 4)
3125 #define PMU_4364_CC5_DISABLE_BBPLL_CLKOUT6_DIV2        (1 << 26)
3126 #define PMU_4364_CC5_ENABLE_ARMCR4_DEBUG_CLK_OFF    (0)
3127 
3128 #define PMU_4364_CC6_MDI_RESET_MASK            (1 << 16)
3129 #define PMU_4364_CC6_USE_CLK_REQ_MASK            (1 << 18)
3130 #define PMU_4364_CC6_HIGHER_CLK_REQ_ALP_MASK        (1 << 20)
3131 #define PMU_4364_CC6_HT_AVAIL_REQ_ALP_AVAIL_MASK    (1 << 21)
3132 #define PMU_4364_CC6_PHY_CLK_REQUESTS_ALP_AVAIL_MASK    (1 << 22)
3133 #define PMU_4364_CC6_MDI_RESET                (1 << 16)
3134 #define PMU_4364_CC6_USE_CLK_REQ            (1 << 18)
3135 
3136 #define PMU_4364_CC6_HIGHER_CLK_REQ_ALP            (1 << 20)
3137 #define PMU_4364_CC6_HT_AVAIL_REQ_ALP_AVAIL        (1 << 21)
3138 #define PMU_4364_CC6_PHY_CLK_REQUESTS_ALP_AVAIL        (1 << 22)
3139 
3140 #define PMU_4364_VREG0_DISABLE_BT_PULL_DOWN        (1 << 2)
3141 #define PMU_4364_VREG1_DISABLE_WL_PULL_DOWN        (1 << 2)
3142 
3143 #define PMU_VREG_0                    (0x0)
3144 #define PMU_VREG_1                    (0x1)
3145 #define PMU_VREG_3                    (0x3)
3146 #define PMU_VREG_4                    (0x4)
3147 #define PMU_VREG_5                    (0x5)
3148 #define PMU_VREG_6                    (0x6)
3149 
3150 #define PMU_4364_VREG3_DISABLE_WPT_REG_ON_PULL_DOWN    (1 << 11)
3151 
3152 #define PMU_4364_VREG4_MEMLPLDO_PU_ON            (1 << 31)
3153 #define PMU_4364_VREG4_LPLPDO_ADJ            (3 << 16)
3154 #define PMU_4364_VREG4_LPLPDO_ADJ_MASK            (3 << 16)
3155 #define PMU_4364_VREG5_MAC_CLK_1x1_AUTO            (0x1 << 18)
3156 #define PMU_4364_VREG5_SR_AUTO                (0x1 << 20)
3157 #define PMU_4364_VREG5_BT_PWM_MASK            (0x1 << 21)
3158 #define PMU_4364_VREG5_BT_AUTO                (0x1 << 22)
3159 #define PMU_4364_VREG5_WL2CLB_DVFS_EN_MASK        (0x1 << 23)
3160 #define PMU_4364_VREG5_BT_PWMK                (0)
3161 #define PMU_4364_VREG5_WL2CLB_DVFS_EN            (0)
3162 
3163 #define PMU_4364_VREG6_BBPLL_AUTO            (0x1 << 17)
3164 #define PMU_4364_VREG6_MINI_PMU_PWM            (0x1 << 18)
3165 #define PMU_4364_VREG6_LNLDO_AUTO            (0x1 << 21)
3166 #define PMU_4364_VREG6_PCIE_PWRDN_0_AUTO        (0x1 << 23)
3167 #define PMU_4364_VREG6_PCIE_PWRDN_1_AUTO        (0x1 << 25)
3168 #define PMU_4364_VREG6_MAC_CLK_3x3_PWM            (0x1 << 27)
3169 #define PMU_4364_VREG6_ENABLE_FINE_CTRL            (0x1 << 30)
3170 
3171 #define PMU_4364_PLL0_DISABLE_CHANNEL6            (0x1 << 18)
3172 
3173 #define CC_GCI1_REG                    (0x1)
3174 #define CC_GCI1_4364_IND_STATE_FOR_GPIO9_11        (0x0ccccccc)
3175 #define CC2_4364_SDIO_AOS_WAKEUP_MASK            (1 << 24)
3176 #define CC2_4364_SDIO_AOS_WAKEUP_SHIFT            (24)
3177 
3178 #define CC6_4364_PCIE_CLKREQ_WAKEUP_MASK        (1 << 4)
3179 #define CC6_4364_PCIE_CLKREQ_WAKEUP_SHIFT        (4)
3180 #define CC6_4364_PMU_WAKEUP_ALPAVAIL_MASK        (1 << 6)
3181 #define CC6_4364_PMU_WAKEUP_ALPAVAIL_SHIFT        (6)
3182 
3183 #define CST4364_CHIPMODE_SDIOD(cs)    (((cs) & (1 << 6)) != 0)    /* SDIO */
3184 #define CST4364_CHIPMODE_PCIE(cs)    (((cs) & (1 << 7)) != 0)    /* PCIE */
3185 #define CST4364_SPROM_PRESENT        0x00000010
3186 
3187 #define PMU_4364_MACCORE_0_RES_REQ_MASK            0x3FCBF7FF
3188 #define PMU_4364_MACCORE_1_RES_REQ_MASK            0x7FFB3647
3189 
3190 
3191 #define PMU1_PLL0_SWITCH_MACCLOCK_120MHZ            (0)
3192 #define PMU1_PLL0_SWITCH_MACCLOCK_160MHZ            (1)
3193 #define TSF_CLK_FRAC_L_4364_120MHZ                    0x8889
3194 #define TSF_CLK_FRAC_H_4364_120MHZ                    0x8
3195 #define TSF_CLK_FRAC_L_4364_160MHZ                    0x6666
3196 #define TSF_CLK_FRAC_H_4364_160MHZ                    0x6
3197 #define PMU1_PLL0_PC1_M2DIV_VALUE_120MHZ            8
3198 #define PMU1_PLL0_PC1_M2DIV_VALUE_160MHZ            6
3199 
3200 #define CST4347_CHIPMODE_SDIOD(cs)    (((cs) & (1 << 6)) != 0)    /* SDIO */
3201 #define CST4347_CHIPMODE_PCIE(cs)    (((cs) & (1 << 7)) != 0)    /* PCIE */
3202 #define CST4347_SPROM_PRESENT        0x00000010
3203 
3204 /* 43430 PMU resources based on pmu_params.xls */
3205 #define RES43430_LPLDO_PU                0
3206 #define RES43430_BG_PU                    1
3207 #define RES43430_PMU_SLEEP                2
3208 #define RES43430_RSVD_3                    3
3209 #define RES43430_CBUCK_LPOM_PU            4
3210 #define RES43430_CBUCK_PFM_PU            5
3211 #define RES43430_COLD_START_WAIT        6
3212 #define RES43430_RSVD_7                    7
3213 #define RES43430_LNLDO_PU                8
3214 #define RES43430_RSVD_9                    9
3215 #define RES43430_LDO3P3_PU                10
3216 #define RES43430_OTP_PU                    11
3217 #define RES43430_XTAL_PU                12
3218 #define RES43430_SR_CLK_START            13
3219 #define RES43430_LQ_AVAIL                14
3220 #define RES43430_LQ_START                15
3221 #define RES43430_RSVD_16                16
3222 #define RES43430_WL_CORE_RDY            17
3223 #define RES43430_ILP_REQ                18
3224 #define RES43430_ALP_AVAIL                19
3225 #define RES43430_MINI_PMU                20
3226 #define RES43430_RADIO_PU                21
3227 #define RES43430_SR_CLK_STABLE            22
3228 #define RES43430_SR_SAVE_RESTORE        23
3229 #define RES43430_SR_PHY_PWRSW            24
3230 #define RES43430_SR_VDDM_PWRSW            25
3231 #define RES43430_SR_SUBCORE_PWRSW        26
3232 #define RES43430_SR_SLEEP                27
3233 #define RES43430_HT_START                28
3234 #define RES43430_HT_AVAIL                29
3235 #define RES43430_MACPHY_CLK_AVAIL        30
3236 
3237 /* 43430 chip status bits */
3238 #define CST43430_SDIO_MODE                0x00000001
3239 #define CST43430_GSPI_MODE                0x00000002
3240 #define CST43430_RSRC_INIT_MODE_0        0x00000080
3241 #define CST43430_RSRC_INIT_MODE_1        0x00000100
3242 #define CST43430_SEL0_SDIO                0x00000200
3243 #define CST43430_SEL1_SDIO                0x00000400
3244 #define CST43430_SEL2_SDIO                0x00000800
3245 #define CST43430_BBPLL_LOCKED            0x00001000
3246 #define CST43430_DBG_INST_DETECT        0x00004000
3247 #define CST43430_CLB2WL_BT_READY        0x00020000
3248 #define CST43430_JTAG_MODE                0x00100000
3249 #define CST43430_HOST_IFACE                0x00400000
3250 #define CST43430_TRIM_EN                0x00800000
3251 #define CST43430_DIN_PACKAGE_OPTION        0x10000000
3252 
3253 #define PMU43430_PLL0_PC2_P1DIV_MASK    0x0000000f
3254 #define PMU43430_PLL0_PC2_P1DIV_SHIFT    0
3255 #define PMU43430_PLL0_PC2_NDIV_INT_MASK    0x0000ff80
3256 #define PMU43430_PLL0_PC2_NDIV_INT_SHIFT    7
3257 #define PMU43430_PLL0_PC4_MDIV2_MASK    0x0000ff00
3258 #define PMU43430_PLL0_PC4_MDIV2_SHIFT    8
3259 
3260 /* 43430 chip SR definitions */
3261 #define SRAM_43430_SR_ASM_ADDR            0x7f800
3262 #define CC_SR1_43430_SR_ASM_ADDR        ((SRAM_43430_SR_ASM_ADDR - 0x60000) >> 8)
3263 
3264 /* 43430 PMU Chip Control bits */
3265 #define CC2_43430_SDIO_AOS_WAKEUP_MASK            (1 << 24)
3266 #define CC2_43430_SDIO_AOS_WAKEUP_SHIFT            (24)
3267 
3268 
3269 #define PMU_MACCORE_0_RES_REQ_TIMER        0x1d000000
3270 #define PMU_MACCORE_0_RES_REQ_MASK        0x5FF2364F
3271 
3272 #define PMU_MACCORE_1_RES_REQ_TIMER        0x1d000000
3273 #define PMU_MACCORE_1_RES_REQ_MASK        0x5FF2364F
3274 
3275 /* defines to detect active host interface in use */
3276 #define CHIP_HOSTIF_PCIEMODE    0x1
3277 #define CHIP_HOSTIF_USBMODE    0x2
3278 #define CHIP_HOSTIF_SDIOMODE    0x4
3279 #define CHIP_HOSTIF_PCIE(sih)    (si_chip_hostif(sih) == CHIP_HOSTIF_PCIEMODE)
3280 #define CHIP_HOSTIF_USB(sih)    (si_chip_hostif(sih) == CHIP_HOSTIF_USBMODE)
3281 #define CHIP_HOSTIF_SDIO(sih)    (si_chip_hostif(sih) == CHIP_HOSTIF_SDIOMODE)
3282 
3283 /* 4335 resources */
3284 #define RES4335_LPLDO_PO           0
3285 #define RES4335_PMU_BG_PU          1
3286 #define RES4335_PMU_SLEEP          2
3287 #define RES4335_RSVD_3             3
3288 #define RES4335_CBUCK_LPOM_PU        4
3289 #define RES4335_CBUCK_PFM_PU        5
3290 #define RES4335_RSVD_6             6
3291 #define RES4335_RSVD_7             7
3292 #define RES4335_LNLDO_PU           8
3293 #define RES4335_XTALLDO_PU         9
3294 #define RES4335_LDO3P3_PU            10
3295 #define RES4335_OTP_PU                11
3296 #define RES4335_XTAL_PU                12
3297 #define RES4335_SR_CLK_START       13
3298 #define RES4335_LQ_AVAIL            14
3299 #define RES4335_LQ_START           15
3300 #define RES4335_RSVD_16            16
3301 #define RES4335_WL_CORE_RDY        17
3302 #define RES4335_ILP_REQ                18
3303 #define RES4335_ALP_AVAIL            19
3304 #define RES4335_MINI_PMU           20
3305 #define RES4335_RADIO_PU            21
3306 #define RES4335_SR_CLK_STABLE        22
3307 #define RES4335_SR_SAVE_RESTORE        23
3308 #define RES4335_SR_PHY_PWRSW        24
3309 #define RES4335_SR_VDDM_PWRSW      25
3310 #define RES4335_SR_SUBCORE_PWRSW    26
3311 #define RES4335_SR_SLEEP           27
3312 #define RES4335_HT_START           28
3313 #define RES4335_HT_AVAIL            29
3314 #define RES4335_MACPHY_CLKAVAIL        30
3315 
3316 /* 4335 Chip specific ChipStatus register bits */
3317 #define CST4335_SPROM_MASK            0x00000020
3318 #define CST4335_SFLASH_MASK            0x00000040
3319 #define    CST4335_RES_INIT_MODE_SHIFT    7
3320 #define    CST4335_RES_INIT_MODE_MASK    0x00000180
3321 #define CST4335_CHIPMODE_MASK        0xF
3322 #define CST4335_CHIPMODE_SDIOD(cs)    (((cs) & (1 << 0)) != 0)    /* SDIO */
3323 #define CST4335_CHIPMODE_GSPI(cs)    (((cs) & (1 << 1)) != 0)    /* gSPI */
3324 #define CST4335_CHIPMODE_USB20D(cs)    (((cs) & (1 << 2)) != 0)    /**< HSIC || USBDA */
3325 #define CST4335_CHIPMODE_PCIE(cs)    (((cs) & (1 << 3)) != 0)    /* PCIE */
3326 
3327 /* 4335 Chip specific ChipControl1 register bits */
3328 #define CCTRL1_4335_GPIO_SEL        (1 << 0)    /* 1=select GPIOs to be muxed out */
3329 #define CCTRL1_4335_SDIO_HOST_WAKE (1 << 2)  /* SDIO: 1=configure GPIO0 for host wake */
3330 
3331 /* 4335 Chip specific ChipControl2 register bits */
3332 #define CCTRL2_4335_AOSBLOCK        (1 << 30)
3333 #define CCTRL2_4335_PMUWAKE        (1 << 31)
3334 #define PATCHTBL_SIZE            (0x800)
3335 #define CR4_4335_RAM_BASE                    (0x180000)
3336 #define CR4_4345_LT_C0_RAM_BASE              (0x1b0000)
3337 #define CR4_4345_GE_C0_RAM_BASE              (0x198000)
3338 #define CR4_4349_RAM_BASE                    (0x180000)
3339 #define CR4_4349_RAM_BASE_FROM_REV_9         (0x160000)
3340 #define CR4_4350_RAM_BASE                    (0x180000)
3341 #define CR4_4360_RAM_BASE                    (0x0)
3342 #define CR4_43602_RAM_BASE                   (0x180000)
3343 #define CA7_4365_RAM_BASE                    (0x200000)
3344 
3345 #define CR4_4347_RAM_BASE                    (0x170000)
3346 #define CR4_4362_RAM_BASE                    (0x170000)
3347 
3348 /* 4335 chip OTP present & OTP select bits. */
3349 #define SPROM4335_OTP_SELECT    0x00000010
3350 #define SPROM4335_OTP_PRESENT    0x00000020
3351 
3352 /* 4335 GCI specific bits. */
3353 #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_PRESENT    (1 << 24)
3354 #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_TYPE    25
3355 #define CC4335_GCI_FUNC_SEL_PAD_SDIO    0x00707770
3356 
3357 /* SFLASH clkdev specific bits. */
3358 #define CC4335_SFLASH_CLKDIV_MASK    0x1F000000
3359 #define CC4335_SFLASH_CLKDIV_SHIFT    25
3360 
3361 /* 4335 OTP bits for SFLASH. */
3362 #define CC4335_SROM_OTP_SFLASH    40
3363 #define CC4335_SROM_OTP_SFLASH_PRESENT    0x1
3364 #define CC4335_SROM_OTP_SFLASH_TYPE    0x2
3365 #define CC4335_SROM_OTP_SFLASH_CLKDIV_MASK    0x003C
3366 #define CC4335_SROM_OTP_SFLASH_CLKDIV_SHIFT    2
3367 
3368 
3369 /* 4335 chip OTP present & OTP select bits. */
3370 #define SPROM4335_OTP_SELECT    0x00000010
3371 #define SPROM4335_OTP_PRESENT    0x00000020
3372 
3373 /* 4335 GCI specific bits. */
3374 #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_PRESENT    (1 << 24)
3375 #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_TYPE    25
3376 #define CC4335_GCI_FUNC_SEL_PAD_SDIO    0x00707770
3377 
3378 /* SFLASH clkdev specific bits. */
3379 #define CC4335_SFLASH_CLKDIV_MASK    0x1F000000
3380 #define CC4335_SFLASH_CLKDIV_SHIFT    25
3381 
3382 /* 4335 OTP bits for SFLASH. */
3383 #define CC4335_SROM_OTP_SFLASH    40
3384 #define CC4335_SROM_OTP_SFLASH_PRESENT    0x1
3385 #define CC4335_SROM_OTP_SFLASH_TYPE    0x2
3386 #define CC4335_SROM_OTP_SFLASH_CLKDIV_MASK    0x003C
3387 #define CC4335_SROM_OTP_SFLASH_CLKDIV_SHIFT    2
3388 
3389 /* 4335 resources--END */
3390 
3391 /* 43012 PMU resources based on pmu_params.xls  - Start */
3392 #define RES43012_MEMLPLDO_PU            0
3393 #define RES43012_PMU_SLEEP            1
3394 #define RES43012_FAST_LPO            2
3395 #define RES43012_BTLPO_3P3            3
3396 #define RES43012_SR_POK                4
3397 #define RES43012_DUMMY_PWRSW            5
3398 #define RES43012_DUMMY_LDO3P3            6
3399 #define RES43012_DUMMY_BT_LDO3P3        7
3400 #define RES43012_DUMMY_RADIO            8
3401 #define RES43012_VDDB_VDDRET            9
3402 #define RES43012_HV_LDO3P3            10
3403 #define RES43012_OTP_PU                11
3404 #define RES43012_XTAL_PU            12
3405 #define RES43012_SR_CLK_START            13
3406 #define RES43012_XTAL_STABLE            14
3407 #define RES43012_FCBS                15
3408 #define RES43012_CBUCK_MODE            16
3409 #define RES43012_WL_CORE_RDY            17
3410 #define RES43012_ILP_REQ            18
3411 #define RES43012_ALP_AVAIL            19
3412 #define RES43012_RADIO_LDO            20
3413 #define RES43012_MINI_PMU            21
3414 #define RES43012_DUMMY                22
3415 #define RES43012_SR_SAVE_RESTORE        23
3416 #define RES43012_SR_PHY_PWRSW            24
3417 #define RES43012_SR_VDDB_CLDO            25
3418 #define RES43012_SR_SUBCORE_PWRSW        26
3419 #define RES43012_SR_SLEEP            27
3420 #define RES43012_HT_START            28
3421 #define RES43012_HT_AVAIL            29
3422 #define RES43012_MACPHY_CLK_AVAIL        30
3423 #define CST43012_SPROM_PRESENT        0x00000010
3424 
3425 /* PLL usage in 43012 */
3426 #define PMU43012_PLL0_PC0_NDIV_INT_MASK            0x0000003f
3427 #define PMU43012_PLL0_PC0_NDIV_INT_SHIFT        0
3428 #define PMU43012_PLL0_PC0_NDIV_FRAC_MASK        0xfffffc00
3429 #define PMU43012_PLL0_PC0_NDIV_FRAC_SHIFT        10
3430 #define PMU43012_PLL0_PC3_PDIV_MASK            0x00003c00
3431 #define PMU43012_PLL0_PC3_PDIV_SHIFT            10
3432 #define PMU43012_PLL_NDIV_FRAC_BITS            20
3433 #define PMU43012_PLL_P_DIV_SCALE_BITS            10
3434 
3435 #define CCTL_43012_ARM_OFFCOUNT_MASK            0x00000003
3436 #define CCTL_43012_ARM_OFFCOUNT_SHIFT            0
3437 #define CCTL_43012_ARM_ONCOUNT_MASK            0x0000000c
3438 #define CCTL_43012_ARM_ONCOUNT_SHIFT            2
3439 
3440 /* PMU Rev >= 30 */
3441 #define PMU30_ALPCLK_ONEMHZ_ENAB            0x80000000
3442 
3443 /* 43012 PMU Chip Control Registers */
3444 #define PMUCCTL02_43012_SUBCORE_PWRSW_FORCE_ON        0x00000010
3445 #define PMUCCTL02_43012_PHY_PWRSW_FORCE_ON        0x00000040
3446 #define PMUCCTL02_43012_LHL_TIMER_SELECT        0x00000800
3447 #define PMUCCTL02_43012_RFLDO3P3_PU_FORCE_ON        0x00008000
3448 #define PMUCCTL02_43012_WL2CDIG_I_PMU_SLEEP_ENAB    0x00010000
3449 
3450 #define PMUCCTL04_43012_BBPLL_ENABLE_PWRDN            0x00100000
3451 #define PMUCCTL04_43012_BBPLL_ENABLE_PWROFF            0x00200000
3452 #define PMUCCTL04_43012_FORCE_BBPLL_ARESET            0x00400000
3453 #define PMUCCTL04_43012_FORCE_BBPLL_DRESET            0x00800000
3454 #define PMUCCTL04_43012_FORCE_BBPLL_PWRDN            0x01000000
3455 #define PMUCCTL04_43012_FORCE_BBPLL_ISOONHIGH            0x02000000
3456 #define PMUCCTL04_43012_FORCE_BBPLL_PWROFF            0x04000000
3457 #define PMUCCTL04_43012_DISABLE_LQ_AVAIL            0x08000000
3458 #define PMUCCTL04_43012_DISABLE_HT_AVAIL            0x10000000
3459 #define PMUCCTL04_43012_USE_LOCK                0x20000000
3460 #define PMUCCTL04_43012_OPEN_LOOP_ENABLE            0x40000000
3461 #define PMUCCTL04_43012_FORCE_OPEN_LOOP                0x80000000
3462 #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_MASK        0x00000FC0
3463 #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_SHIFT    6
3464 #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_MASK        0x00FC0000
3465 #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_SHIFT    18
3466 #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_MASK        0x07000000
3467 #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_SHIFT        24
3468 #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK    0x0003F000
3469 #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT    12
3470 #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_MASK    0x00000038
3471 #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_SHIFT    3
3472 #define PMUCCTL13_43012_FCBS_UP_TRIG_EN            0x00000400
3473 
3474 #define PMUCCTL14_43012_ARMCM3_RESET_INITVAL        0x00000001
3475 #define PMUCCTL14_43012_DOT11MAC_CLKEN_INITVAL        0x00000020
3476 #define PMUCCTL14_43012_SDIOD_RESET_INIVAL        0x00000400
3477 #define PMUCCTL14_43012_SDIO_CLK_DMN_RESET_INITVAL    0x00001000
3478 #define PMUCCTL14_43012_SOCRAM_CLKEN_INITVAL        0x00004000
3479 #define PMUCCTL14_43012_M2MDMA_RESET_INITVAL        0x00008000
3480 #define PMUCCTL14_43012_DISABLE_LQ_AVAIL        0x08000000
3481 
3482 
3483 /* 4345 Chip specific ChipStatus register bits */
3484 #define CST4345_SPROM_MASK        0x00000020
3485 #define CST4345_SFLASH_MASK        0x00000040
3486 #define CST4345_RES_INIT_MODE_SHIFT    7
3487 #define CST4345_RES_INIT_MODE_MASK    0x00000180
3488 #define CST4345_CHIPMODE_MASK        0x4000F
3489 #define CST4345_CHIPMODE_SDIOD(cs)    (((cs) & (1 << 0)) != 0)    /* SDIO */
3490 #define CST4345_CHIPMODE_GSPI(cs)    (((cs) & (1 << 1)) != 0)    /* gSPI */
3491 #define CST4345_CHIPMODE_HSIC(cs)    (((cs) & (1 << 2)) != 0)    /* HSIC */
3492 #define CST4345_CHIPMODE_PCIE(cs)    (((cs) & (1 << 3)) != 0)    /* PCIE */
3493 #define CST4345_CHIPMODE_USB20D(cs)    (((cs) & (1 << 18)) != 0)    /* USBDA */
3494 
3495 /* 4350 Chipcommon ChipStatus bits */
3496 #define CST4350_SDIO_MODE        0x00000001
3497 #define CST4350_HSIC20D_MODE        0x00000002
3498 #define CST4350_BP_ON_HSIC_CLK        0x00000004
3499 #define CST4350_PCIE_MODE        0x00000008
3500 #define CST4350_USB20D_MODE        0x00000010
3501 #define CST4350_USB30D_MODE        0x00000020
3502 #define CST4350_SPROM_PRESENT        0x00000040
3503 #define CST4350_RSRC_INIT_MODE_0    0x00000080
3504 #define CST4350_RSRC_INIT_MODE_1    0x00000100
3505 #define CST4350_SEL0_SDIO        0x00000200
3506 #define CST4350_SEL1_SDIO        0x00000400
3507 #define CST4350_SDIO_PAD_MODE        0x00000800
3508 #define CST4350_BBPLL_LOCKED        0x00001000
3509 #define CST4350_USBPLL_LOCKED        0x00002000
3510 #define CST4350_LINE_STATE        0x0000C000
3511 #define CST4350_SERDES_PIPE_PLLLOCK    0x00010000
3512 #define CST4350_BT_READY        0x00020000
3513 #define CST4350_SFLASH_PRESENT        0x00040000
3514 #define CST4350_CPULESS_ENABLE        0x00080000
3515 #define CST4350_STRAP_HOST_IFC_1    0x00100000
3516 #define CST4350_STRAP_HOST_IFC_2    0x00200000
3517 #define CST4350_STRAP_HOST_IFC_3    0x00400000
3518 #define CST4350_RAW_SPROM_PRESENT    0x00800000
3519 #define CST4350_APP_CLK_SWITCH_SEL_RDBACK    0x01000000
3520 #define CST4350_RAW_RSRC_INIT_MODE_0    0x02000000
3521 #define CST4350_SDIO_PAD_VDDIO        0x04000000
3522 #define CST4350_GSPI_MODE        0x08000000
3523 #define CST4350_PACKAGE_OPTION        0xF0000000
3524 #define CST4350_PACKAGE_SHIFT        28
3525 
3526 /* package option for 4350 */
3527 #define CST4350_PACKAGE_WLCSP        0x0
3528 #define CST4350_PACKAGE_PCIE        0x1
3529 #define CST4350_PACKAGE_WLBGA        0x2
3530 #define CST4350_PACKAGE_DBG        0x3
3531 #define CST4350_PACKAGE_USB        0x4
3532 #define CST4350_PACKAGE_USB_HSIC    0x4
3533 
3534 #define CST4350_PKG_MODE(cs)    ((cs & CST4350_PACKAGE_OPTION) >> CST4350_PACKAGE_SHIFT)
3535 
3536 #define CST4350_PKG_WLCSP(cs)        (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_WLCSP))
3537 #define CST4350_PKG_PCIE(cs)        (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_PCIE))
3538 #define CST4350_PKG_WLBGA(cs)        (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_WLBGA))
3539 #define CST4350_PKG_USB(cs)        (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_USB))
3540 #define CST4350_PKG_USB_HSIC(cs)    (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_USB_HSIC))
3541 
3542 /* 4350C0 USB PACKAGE using raw_sprom_present to indicate 40mHz xtal */
3543 #define CST4350_PKG_USB_40M(cs)        (cs & CST4350_RAW_SPROM_PRESENT)
3544 
3545 #define CST4350_CHIPMODE_SDIOD(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_SDIOD))
3546 #define CST4350_CHIPMODE_USB20D(cs)    ((CST4350_IFC_MODE(cs)) == (CST4350_IFC_MODE_USB20D))
3547 #define CST4350_CHIPMODE_HSIC20D(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_HSIC20D))
3548 #define CST4350_CHIPMODE_HSIC30D(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_HSIC30D))
3549 #define CST4350_CHIPMODE_USB30D(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_USB30D))
3550 #define CST4350_CHIPMODE_USB30D_WL(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_USB30D_WL))
3551 #define CST4350_CHIPMODE_PCIE(cs)    (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_PCIE))
3552 
3553 /* strap_host_ifc strap value */
3554 #define CST4350_HOST_IFC_MASK        0x00700000
3555 #define CST4350_HOST_IFC_SHIFT        20
3556 
3557 /* host_ifc raw mode */
3558 #define CST4350_IFC_MODE_SDIOD            0x0
3559 #define CST4350_IFC_MODE_HSIC20D        0x1
3560 #define CST4350_IFC_MODE_HSIC30D        0x2
3561 #define CST4350_IFC_MODE_PCIE            0x3
3562 #define CST4350_IFC_MODE_USB20D            0x4
3563 #define CST4350_IFC_MODE_USB30D            0x5
3564 #define CST4350_IFC_MODE_USB30D_WL        0x6
3565 #define CST4350_IFC_MODE_USB30D_BT        0x7
3566 
3567 #define CST4350_IFC_MODE(cs)    ((cs & CST4350_HOST_IFC_MASK) >> CST4350_HOST_IFC_SHIFT)
3568 
3569 /* 4350 PMU resources */
3570 #define RES4350_LPLDO_PU    0
3571 #define RES4350_PMU_BG_PU    1
3572 #define RES4350_PMU_SLEEP    2
3573 #define RES4350_RSVD_3        3
3574 #define RES4350_CBUCK_LPOM_PU    4
3575 #define RES4350_CBUCK_PFM_PU    5
3576 #define RES4350_COLD_START_WAIT    6
3577 #define RES4350_RSVD_7        7
3578 #define RES4350_LNLDO_PU    8
3579 #define RES4350_XTALLDO_PU    9
3580 #define RES4350_LDO3P3_PU    10
3581 #define RES4350_OTP_PU        11
3582 #define RES4350_XTAL_PU        12
3583 #define RES4350_SR_CLK_START    13
3584 #define RES4350_LQ_AVAIL    14
3585 #define RES4350_LQ_START    15
3586 #define RES4350_PERST_OVR    16
3587 #define RES4350_WL_CORE_RDY    17
3588 #define RES4350_ILP_REQ        18
3589 #define RES4350_ALP_AVAIL    19
3590 #define RES4350_MINI_PMU    20
3591 #define RES4350_RADIO_PU    21
3592 #define RES4350_SR_CLK_STABLE    22
3593 #define RES4350_SR_SAVE_RESTORE    23
3594 #define RES4350_SR_PHY_PWRSW    24
3595 #define RES4350_SR_VDDM_PWRSW    25
3596 #define RES4350_SR_SUBCORE_PWRSW    26
3597 #define RES4350_SR_SLEEP    27
3598 #define RES4350_HT_START    28
3599 #define RES4350_HT_AVAIL    29
3600 #define RES4350_MACPHY_CLKAVAIL    30
3601 
3602 #define MUXENAB4350_UART_MASK        (0x0000000f)
3603 #define MUXENAB4350_UART_SHIFT        0
3604 #define MUXENAB4350_HOSTWAKE_MASK    (0x000000f0)    /**< configure GPIO for host_wake */
3605 #define MUXENAB4350_HOSTWAKE_SHIFT    4
3606 #define MUXENAB4349_UART_MASK           (0xf)
3607 
3608 
3609 #define CC4350_GPIO_COUNT        16
3610 
3611 /* 4350 GCI function sel values */
3612 #define CC4350_FNSEL_HWDEF        (0)
3613 #define CC4350_FNSEL_SAMEASPIN        (1)
3614 #define CC4350_FNSEL_UART        (2)
3615 #define CC4350_FNSEL_SFLASH        (3)
3616 #define CC4350_FNSEL_SPROM        (4)
3617 #define CC4350_FNSEL_I2C        (5)
3618 #define CC4350_FNSEL_MISC0        (6)
3619 #define CC4350_FNSEL_GCI        (7)
3620 #define CC4350_FNSEL_MISC1        (8)
3621 #define CC4350_FNSEL_MISC2        (9)
3622 #define CC4350_FNSEL_PWDOG         (10)
3623 #define CC4350_FNSEL_IND        (12)
3624 #define CC4350_FNSEL_PDN        (13)
3625 #define CC4350_FNSEL_PUP        (14)
3626 #define CC4350_FNSEL_TRISTATE        (15)
3627 #define CC4350C_FNSEL_UART        (3)
3628 
3629 
3630 /* 4350 GPIO */
3631 #define CC4350_PIN_GPIO_00        (0)
3632 #define CC4350_PIN_GPIO_01        (1)
3633 #define CC4350_PIN_GPIO_02        (2)
3634 #define CC4350_PIN_GPIO_03        (3)
3635 #define CC4350_PIN_GPIO_04        (4)
3636 #define CC4350_PIN_GPIO_05        (5)
3637 #define CC4350_PIN_GPIO_06        (6)
3638 #define CC4350_PIN_GPIO_07        (7)
3639 #define CC4350_PIN_GPIO_08        (8)
3640 #define CC4350_PIN_GPIO_09        (9)
3641 #define CC4350_PIN_GPIO_10        (10)
3642 #define CC4350_PIN_GPIO_11        (11)
3643 #define CC4350_PIN_GPIO_12        (12)
3644 #define CC4350_PIN_GPIO_13        (13)
3645 #define CC4350_PIN_GPIO_14        (14)
3646 #define CC4350_PIN_GPIO_15        (15)
3647 
3648 #define CC4350_RSVD_16_SHIFT        16
3649 
3650 #define CC2_4350_PHY_PWRSW_UPTIME_MASK        (0xf << 0)
3651 #define CC2_4350_PHY_PWRSW_UPTIME_SHIFT        (0)
3652 #define CC2_4350_VDDM_PWRSW_UPDELAY_MASK    (0xf << 4)
3653 #define CC2_4350_VDDM_PWRSW_UPDELAY_SHIFT    (4)
3654 #define CC2_4350_VDDM_PWRSW_UPTIME_MASK        (0xf << 8)
3655 #define CC2_4350_VDDM_PWRSW_UPTIME_SHIFT    (8)
3656 #define CC2_4350_SBC_PWRSW_DNDELAY_MASK        (0x3 << 12)
3657 #define CC2_4350_SBC_PWRSW_DNDELAY_SHIFT    (12)
3658 #define CC2_4350_PHY_PWRSW_DNDELAY_MASK        (0x3 << 14)
3659 #define CC2_4350_PHY_PWRSW_DNDELAY_SHIFT    (14)
3660 #define CC2_4350_VDDM_PWRSW_DNDELAY_MASK    (0x3 << 16)
3661 #define CC2_4350_VDDM_PWRSW_DNDELAY_SHIFT    (16)
3662 #define CC2_4350_VDDM_PWRSW_EN_MASK        (1 << 20)
3663 #define CC2_4350_VDDM_PWRSW_EN_SHIFT        (20)
3664 #define CC2_4350_MEMLPLDO_PWRSW_EN_MASK        (1 << 21)
3665 #define CC2_4350_MEMLPLDO_PWRSW_EN_SHIFT    (21)
3666 #define CC2_4350_SDIO_AOS_WAKEUP_MASK        (1 << 24)
3667 #define CC2_4350_SDIO_AOS_WAKEUP_SHIFT        (24)
3668 
3669 /* Applies to 4335/4350/4345 */
3670 #define CC3_SR_CLK_SR_MEM_MASK            (1 << 0)
3671 #define CC3_SR_CLK_SR_MEM_SHIFT            (0)
3672 #define CC3_SR_BIT1_TBD_MASK            (1 << 1)
3673 #define CC3_SR_BIT1_TBD_SHIFT            (1)
3674 #define CC3_SR_ENGINE_ENABLE_MASK        (1 << 2)
3675 #define CC3_SR_ENGINE_ENABLE_SHIFT        (2)
3676 #define CC3_SR_BIT3_TBD_MASK            (1 << 3)
3677 #define CC3_SR_BIT3_TBD_SHIFT            (3)
3678 #define CC3_SR_MINDIV_FAST_CLK_MASK        (0xF << 4)
3679 #define CC3_SR_MINDIV_FAST_CLK_SHIFT        (4)
3680 #define CC3_SR_R23_SR2_RISE_EDGE_TRIG_MASK    (1 << 8)
3681 #define CC3_SR_R23_SR2_RISE_EDGE_TRIG_SHIFT    (8)
3682 #define CC3_SR_R23_SR2_FALL_EDGE_TRIG_MASK    (1 << 9)
3683 #define CC3_SR_R23_SR2_FALL_EDGE_TRIG_SHIFT    (9)
3684 #define CC3_SR_R23_SR_RISE_EDGE_TRIG_MASK    (1 << 10)
3685 #define CC3_SR_R23_SR_RISE_EDGE_TRIG_SHIFT    (10)
3686 #define CC3_SR_R23_SR_FALL_EDGE_TRIG_MASK    (1 << 11)
3687 #define CC3_SR_R23_SR_FALL_EDGE_TRIG_SHIFT    (11)
3688 #define CC3_SR_NUM_CLK_HIGH_MASK        (0x7 << 12)
3689 #define CC3_SR_NUM_CLK_HIGH_SHIFT        (12)
3690 #define CC3_SR_BIT15_TBD_MASK            (1 << 15)
3691 #define CC3_SR_BIT15_TBD_SHIFT            (15)
3692 #define CC3_SR_PHY_FUNC_PIC_MASK        (1 << 16)
3693 #define CC3_SR_PHY_FUNC_PIC_SHIFT        (16)
3694 #define CC3_SR_BIT17_19_TBD_MASK        (0x7 << 17)
3695 #define CC3_SR_BIT17_19_TBD_SHIFT        (17)
3696 #define CC3_SR_CHIP_TRIGGER_1_MASK        (1 << 20)
3697 #define CC3_SR_CHIP_TRIGGER_1_SHIFT        (20)
3698 #define CC3_SR_CHIP_TRIGGER_2_MASK        (1 << 21)
3699 #define CC3_SR_CHIP_TRIGGER_2_SHIFT        (21)
3700 #define CC3_SR_CHIP_TRIGGER_3_MASK        (1 << 22)
3701 #define CC3_SR_CHIP_TRIGGER_3_SHIFT        (22)
3702 #define CC3_SR_CHIP_TRIGGER_4_MASK        (1 << 23)
3703 #define CC3_SR_CHIP_TRIGGER_4_SHIFT        (23)
3704 #define CC3_SR_ALLOW_SBC_FUNC_PIC_MASK        (1 << 24)
3705 #define CC3_SR_ALLOW_SBC_FUNC_PIC_SHIFT        (24)
3706 #define CC3_SR_BIT25_26_TBD_MASK        (0x3 << 25)
3707 #define CC3_SR_BIT25_26_TBD_SHIFT        (25)
3708 #define CC3_SR_ALLOW_SBC_STBY_MASK        (1 << 27)
3709 #define CC3_SR_ALLOW_SBC_STBY_SHIFT        (27)
3710 #define CC3_SR_GPIO_MUX_MASK            (0xF << 28)
3711 #define CC3_SR_GPIO_MUX_SHIFT            (28)
3712 
3713 /* Applies to 4335/4350/4345 */
3714 #define CC4_SR_INIT_ADDR_MASK        (0x3FF0000)
3715 #define     CC4_4350_SR_ASM_ADDR    (0x30)
3716 #define CC4_4350_C0_SR_ASM_ADDR        (0x0)
3717 #define     CC4_4335_SR_ASM_ADDR    (0x48)
3718 #define     CC4_4345_SR_ASM_ADDR    (0x48)
3719 #define CC4_SR_INIT_ADDR_SHIFT        (16)
3720 
3721 #define CC4_4350_EN_SR_CLK_ALP_MASK    (1 << 30)
3722 #define CC4_4350_EN_SR_CLK_ALP_SHIFT    (30)
3723 #define CC4_4350_EN_SR_CLK_HT_MASK    (1 << 31)
3724 #define CC4_4350_EN_SR_CLK_HT_SHIFT    (31)
3725 
3726 #define VREG4_4350_MEMLPDO_PU_MASK    (1 << 31)
3727 #define VREG4_4350_MEMLPDO_PU_SHIFT    31
3728 
3729 #define VREG6_4350_SR_EXT_CLKDIR_MASK    (1 << 20)
3730 #define VREG6_4350_SR_EXT_CLKDIR_SHIFT    20
3731 #define VREG6_4350_SR_EXT_CLKDIV_MASK    (0x3 << 21)
3732 #define VREG6_4350_SR_EXT_CLKDIV_SHIFT    21
3733 #define VREG6_4350_SR_EXT_CLKEN_MASK    (1 << 23)
3734 #define VREG6_4350_SR_EXT_CLKEN_SHIFT    23
3735 
3736 #define CC5_4350_PMU_EN_ASSERT_MASK    (1 << 13)
3737 #define CC5_4350_PMU_EN_ASSERT_SHIFT    (13)
3738 
3739 #define CC6_4350_PCIE_CLKREQ_WAKEUP_MASK    (1 << 4)
3740 #define CC6_4350_PCIE_CLKREQ_WAKEUP_SHIFT    (4)
3741 #define CC6_4350_PMU_WAKEUP_ALPAVAIL_MASK    (1 << 6)
3742 #define CC6_4350_PMU_WAKEUP_ALPAVAIL_SHIFT    (6)
3743 #define CC6_4350_PMU_EN_EXT_PERST_MASK        (1 << 17)
3744 #define CC6_4350_PMU_EN_EXT_PERST_SHIFT        (17)
3745 #define CC6_4350_PMU_EN_WAKEUP_MASK        (1 << 18)
3746 #define CC6_4350_PMU_EN_WAKEUP_SHIFT        (18)
3747 
3748 #define CC7_4350_PMU_EN_ASSERT_L2_MASK    (1 << 26)
3749 #define CC7_4350_PMU_EN_ASSERT_L2_SHIFT    (26)
3750 #define CC7_4350_PMU_EN_MDIO_MASK    (1 << 27)
3751 #define CC7_4350_PMU_EN_MDIO_SHIFT    (27)
3752 
3753 #define CC6_4345_PMU_EN_PERST_DEASSERT_MASK        (1 << 13)
3754 #define CC6_4345_PMU_EN_PERST_DEASSERT_SHIF        (13)
3755 #define CC6_4345_PMU_EN_L2_DEASSERT_MASK        (1 << 14)
3756 #define CC6_4345_PMU_EN_L2_DEASSERT_SHIF        (14)
3757 #define CC6_4345_PMU_EN_ASSERT_L2_MASK        (1 << 15)
3758 #define CC6_4345_PMU_EN_ASSERT_L2_SHIFT        (15)
3759 #define CC6_4345_PMU_EN_MDIO_MASK        (1 << 24)
3760 #define CC6_4345_PMU_EN_MDIO_SHIFT        (24)
3761 
3762 /* GCI chipcontrol register indices */
3763 #define CC_GCI_CHIPCTRL_00    (0)
3764 #define CC_GCI_CHIPCTRL_01    (1)
3765 #define CC_GCI_CHIPCTRL_02    (2)
3766 #define CC_GCI_CHIPCTRL_03    (3)
3767 #define CC_GCI_CHIPCTRL_04    (4)
3768 #define CC_GCI_CHIPCTRL_05    (5)
3769 #define CC_GCI_CHIPCTRL_06    (6)
3770 #define CC_GCI_CHIPCTRL_07    (7)
3771 #define CC_GCI_CHIPCTRL_08    (8)
3772 #define CC_GCI_CHIPCTRL_09    (9)
3773 #define CC_GCI_CHIPCTRL_10    (10)
3774 #define CC_GCI_CHIPCTRL_10    (10)
3775 #define CC_GCI_CHIPCTRL_11    (11)
3776 #define CC_GCI_XTAL_BUFSTRG_NFC (0xff << 12)
3777 
3778 #define CC_GCI_06_JTAG_SEL_SHIFT    4
3779 #define CC_GCI_06_JTAG_SEL_MASK        (1 << 4)
3780 
3781 #define CC_GCI_NUMCHIPCTRLREGS(cap1)    ((cap1 & 0xF00) >> 8)
3782 
3783 /* GCI chipstatus register indices */
3784 #define GCI_CHIPSTATUS_00    (0)
3785 #define GCI_CHIPSTATUS_01    (1)
3786 #define GCI_CHIPSTATUS_02    (2)
3787 #define GCI_CHIPSTATUS_03    (3)
3788 #define GCI_CHIPSTATUS_04    (4)
3789 #define GCI_CHIPSTATUS_05    (5)
3790 #define GCI_CHIPSTATUS_06    (6)
3791 #define GCI_CHIPSTATUS_07    (7)
3792 #define GCI_CHIPSTATUS_08    (8)
3793 
3794 /* 43021 GCI chipstatus registers */
3795 #define GCI43012_CHIPSTATUS_07_BBPLL_LOCK_MASK    (1 << 3)
3796 
3797 /* 4345 PMU resources */
3798 #define RES4345_LPLDO_PU        0
3799 #define RES4345_PMU_BG_PU        1
3800 #define RES4345_PMU_SLEEP        2
3801 #define RES4345_HSICLDO_PU        3
3802 #define RES4345_CBUCK_LPOM_PU        4
3803 #define RES4345_CBUCK_PFM_PU        5
3804 #define RES4345_COLD_START_WAIT        6
3805 #define RES4345_RSVD_7            7
3806 #define RES4345_LNLDO_PU        8
3807 #define RES4345_XTALLDO_PU        9
3808 #define RES4345_LDO3P3_PU        10
3809 #define RES4345_OTP_PU            11
3810 #define RES4345_XTAL_PU            12
3811 #define RES4345_SR_CLK_START        13
3812 #define RES4345_LQ_AVAIL        14
3813 #define RES4345_LQ_START        15
3814 #define RES4345_PERST_OVR        16
3815 #define RES4345_WL_CORE_RDY        17
3816 #define RES4345_ILP_REQ            18
3817 #define RES4345_ALP_AVAIL        19
3818 #define RES4345_MINI_PMU        20
3819 #define RES4345_RADIO_PU        21
3820 #define RES4345_SR_CLK_STABLE        22
3821 #define RES4345_SR_SAVE_RESTORE        23
3822 #define RES4345_SR_PHY_PWRSW        24
3823 #define RES4345_SR_VDDM_PWRSW        25
3824 #define RES4345_SR_SUBCORE_PWRSW    26
3825 #define RES4345_SR_SLEEP        27
3826 #define RES4345_HT_START        28
3827 #define RES4345_HT_AVAIL        29
3828 #define RES4345_MACPHY_CLK_AVAIL    30
3829 
3830 /* 43012 pins
3831  * note: only the values set as default/used are added here.
3832  */
3833 #define CC43012_PIN_GPIO_00        (0)
3834 #define CC43012_PIN_GPIO_01        (1)
3835 #define CC43012_PIN_GPIO_02        (2)
3836 #define CC43012_PIN_GPIO_03        (3)
3837 #define CC43012_PIN_GPIO_04        (4)
3838 #define CC43012_PIN_GPIO_05        (5)
3839 #define CC43012_PIN_GPIO_06        (6)
3840 #define CC43012_PIN_GPIO_07        (7)
3841 #define CC43012_PIN_GPIO_08        (8)
3842 #define CC43012_PIN_GPIO_09        (9)
3843 #define CC43012_PIN_GPIO_10        (10)
3844 #define CC43012_PIN_GPIO_11        (11)
3845 #define CC43012_PIN_GPIO_12        (12)
3846 #define CC43012_PIN_GPIO_13        (13)
3847 #define CC43012_PIN_GPIO_14        (14)
3848 #define CC43012_PIN_GPIO_15        (15)
3849 
3850 /* 43012 GCI function sel values */
3851 #define CC43012_FNSEL_HWDEF        (0)
3852 #define CC43012_FNSEL_SAMEASPIN    (1)
3853 #define CC43012_FNSEL_GPIO0        (2)
3854 #define CC43012_FNSEL_GPIO1        (3)
3855 #define CC43012_FNSEL_GCI0        (4)
3856 #define CC43012_FNSEL_GCI1        (5)
3857 #define CC43012_FNSEL_DBG_UART    (6)
3858 #define CC43012_FNSEL_I2C        (7)
3859 #define CC43012_FNSEL_BT_SFLASH    (8)
3860 #define CC43012_FNSEL_MISC0        (9)
3861 #define CC43012_FNSEL_MISC1        (10)
3862 #define CC43012_FNSEL_MISC2        (11)
3863 #define CC43012_FNSEL_IND        (12)
3864 #define CC43012_FNSEL_PDN        (13)
3865 #define CC43012_FNSEL_PUP        (14)
3866 #define CC43012_FNSEL_TRI        (15)
3867 
3868 /* 4335 pins
3869 * note: only the values set as default/used are added here.
3870 */
3871 #define CC4335_PIN_GPIO_00        (0)
3872 #define CC4335_PIN_GPIO_01        (1)
3873 #define CC4335_PIN_GPIO_02        (2)
3874 #define CC4335_PIN_GPIO_03        (3)
3875 #define CC4335_PIN_GPIO_04        (4)
3876 #define CC4335_PIN_GPIO_05        (5)
3877 #define CC4335_PIN_GPIO_06        (6)
3878 #define CC4335_PIN_GPIO_07        (7)
3879 #define CC4335_PIN_GPIO_08        (8)
3880 #define CC4335_PIN_GPIO_09        (9)
3881 #define CC4335_PIN_GPIO_10        (10)
3882 #define CC4335_PIN_GPIO_11        (11)
3883 #define CC4335_PIN_GPIO_12        (12)
3884 #define CC4335_PIN_GPIO_13        (13)
3885 #define CC4335_PIN_GPIO_14        (14)
3886 #define CC4335_PIN_GPIO_15        (15)
3887 #define CC4335_PIN_SDIO_CLK        (16)
3888 #define CC4335_PIN_SDIO_CMD        (17)
3889 #define CC4335_PIN_SDIO_DATA0    (18)
3890 #define CC4335_PIN_SDIO_DATA1    (19)
3891 #define CC4335_PIN_SDIO_DATA2    (20)
3892 #define CC4335_PIN_SDIO_DATA3    (21)
3893 #define CC4335_PIN_RF_SW_CTRL_6    (22)
3894 #define CC4335_PIN_RF_SW_CTRL_7    (23)
3895 #define CC4335_PIN_RF_SW_CTRL_8    (24)
3896 #define CC4335_PIN_RF_SW_CTRL_9    (25)
3897 /* Last GPIO Pad */
3898 #define CC4335_PIN_GPIO_LAST    (31)
3899 
3900 /* 4335 GCI function sel values
3901 */
3902 #define CC4335_FNSEL_HWDEF        (0)
3903 #define CC4335_FNSEL_SAMEASPIN    (1)
3904 #define CC4335_FNSEL_GPIO0        (2)
3905 #define CC4335_FNSEL_GPIO1        (3)
3906 #define CC4335_FNSEL_GCI0        (4)
3907 #define CC4335_FNSEL_GCI1        (5)
3908 #define CC4335_FNSEL_UART        (6)
3909 #define CC4335_FNSEL_SFLASH        (7)
3910 #define CC4335_FNSEL_SPROM        (8)
3911 #define CC4335_FNSEL_MISC0        (9)
3912 #define CC4335_FNSEL_MISC1        (10)
3913 #define CC4335_FNSEL_MISC2        (11)
3914 #define CC4335_FNSEL_IND        (12)
3915 #define CC4335_FNSEL_PDN        (13)
3916 #define CC4335_FNSEL_PUP        (14)
3917 #define CC4335_FNSEL_TRI        (15)
3918 
3919 /* GCI Core Control Reg */
3920 #define    GCI_CORECTRL_SR_MASK    (1 << 0)    /**< SECI block Reset */
3921 #define    GCI_CORECTRL_RSL_MASK    (1 << 1)    /**< ResetSECILogic */
3922 #define    GCI_CORECTRL_ES_MASK    (1 << 2)    /**< EnableSECI */
3923 #define    GCI_CORECTRL_FSL_MASK    (1 << 3)    /**< Force SECI Out Low */
3924 #define    GCI_CORECTRL_SOM_MASK    (7 << 4)    /**< SECI Op Mode */
3925 #define    GCI_CORECTRL_US_MASK    (1 << 7)    /**< Update SECI */
3926 #define    GCI_CORECTRL_BOS_MASK    (1 << 8)    /**< Break On Sleep */
3927 
3928 /* 4345 pins
3929 * note: only the values set as default/used are added here.
3930 */
3931 #define CC4345_PIN_GPIO_00        (0)
3932 #define CC4345_PIN_GPIO_01        (1)
3933 #define CC4345_PIN_GPIO_02        (2)
3934 #define CC4345_PIN_GPIO_03        (3)
3935 #define CC4345_PIN_GPIO_04        (4)
3936 #define CC4345_PIN_GPIO_05        (5)
3937 #define CC4345_PIN_GPIO_06        (6)
3938 #define CC4345_PIN_GPIO_07        (7)
3939 #define CC4345_PIN_GPIO_08        (8)
3940 #define CC4345_PIN_GPIO_09        (9)
3941 #define CC4345_PIN_GPIO_10        (10)
3942 #define CC4345_PIN_GPIO_11        (11)
3943 #define CC4345_PIN_GPIO_12        (12)
3944 #define CC4345_PIN_GPIO_13        (13)
3945 #define CC4345_PIN_GPIO_14        (14)
3946 #define CC4345_PIN_GPIO_15        (15)
3947 #define CC4345_PIN_GPIO_16        (16)
3948 #define CC4345_PIN_SDIO_CLK        (17)
3949 #define CC4345_PIN_SDIO_CMD        (18)
3950 #define CC4345_PIN_SDIO_DATA0    (19)
3951 #define CC4345_PIN_SDIO_DATA1    (20)
3952 #define CC4345_PIN_SDIO_DATA2    (21)
3953 #define CC4345_PIN_SDIO_DATA3    (22)
3954 #define CC4345_PIN_RF_SW_CTRL_0    (23)
3955 #define CC4345_PIN_RF_SW_CTRL_1    (24)
3956 #define CC4345_PIN_RF_SW_CTRL_2    (25)
3957 #define CC4345_PIN_RF_SW_CTRL_3    (26)
3958 #define CC4345_PIN_RF_SW_CTRL_4    (27)
3959 #define CC4345_PIN_RF_SW_CTRL_5    (28)
3960 #define CC4345_PIN_RF_SW_CTRL_6    (29)
3961 #define CC4345_PIN_RF_SW_CTRL_7    (30)
3962 #define CC4345_PIN_RF_SW_CTRL_8    (31)
3963 #define CC4345_PIN_RF_SW_CTRL_9    (32)
3964 
3965 /* 4345 GCI function sel values
3966 */
3967 #define CC4345_FNSEL_HWDEF        (0)
3968 #define CC4345_FNSEL_SAMEASPIN        (1)
3969 #define CC4345_FNSEL_GPIO0        (2)
3970 #define CC4345_FNSEL_GPIO1        (3)
3971 #define CC4345_FNSEL_GCI0        (4)
3972 #define CC4345_FNSEL_GCI1        (5)
3973 #define CC4345_FNSEL_UART        (6)
3974 #define CC4345_FNSEL_SFLASH        (7)
3975 #define CC4345_FNSEL_SPROM        (8)
3976 #define CC4345_FNSEL_MISC0        (9)
3977 #define CC4345_FNSEL_MISC1        (10)
3978 #define CC4345_FNSEL_MISC2        (11)
3979 #define CC4345_FNSEL_IND        (12)
3980 #define CC4345_FNSEL_PDN        (13)
3981 #define CC4345_FNSEL_PUP        (14)
3982 #define CC4345_FNSEL_TRI        (15)
3983 
3984 #define MUXENAB4345_UART_MASK        (0x0000000f)
3985 #define MUXENAB4345_UART_SHIFT        0
3986 #define MUXENAB4345_HOSTWAKE_MASK    (0x000000f0)
3987 #define MUXENAB4345_HOSTWAKE_SHIFT    4
3988 
3989 /* 4349 Group (4349, 4355, 4359) GCI AVS function sel values */
3990 #define CC4349_GRP_GCI_AVS_CTRL_MASK   (0xffe00000)
3991 #define CC4349_GRP_GCI_AVS_CTRL_SHIFT  (21)
3992 #define CC4349_GRP_GCI_AVS_CTRL_ENAB   (1 << 5)
3993 
3994 /* 4345 GCI AVS function sel values */
3995 #define CC4345_GCI_AVS_CTRL_MASK   (0xfc)
3996 #define CC4345_GCI_AVS_CTRL_SHIFT  (2)
3997 #define CC4345_GCI_AVS_CTRL_ENAB   (1 << 5)
3998 
3999 /* 43430 Pin */
4000 #define CC43430_PIN_GPIO_00        (0)
4001 #define CC43430_PIN_GPIO_01        (1)
4002 #define CC43430_PIN_GPIO_02        (2)
4003 #define CC43430_PIN_GPIO_07        (7)
4004 #define CC43430_PIN_GPIO_08        (8)
4005 #define CC43430_PIN_GPIO_09        (9)
4006 #define CC43430_PIN_GPIO_10        (10)
4007 
4008 #define CC43430_FNSEL_SDIO_INT        (2)
4009 #define CC43430_FNSEL_6_FAST_UART    (6)
4010 #define CC43430_FNSEL_10_FAST_UART    (10)
4011 
4012 #define MUXENAB43430_UART_MASK        (0x0000000f)
4013 #define MUXENAB43430_UART_SHIFT        0
4014 #define MUXENAB43430_HOSTWAKE_MASK    (0x000000f0)    /* configure GPIO for SDIO host_wake */
4015 #define MUXENAB43430_HOSTWAKE_SHIFT    4
4016 
4017 #define CC43430_FNSEL_SAMEASPIN        (1)
4018 #define CC43430_RFSWCTRL_EN_MASK   (0x7f8)
4019 #define CC43430_RFSWCTRL_EN_SHIFT  (3)
4020 
4021 /* GCI GPIO for function sel GCI-0/GCI-1 */
4022 #define CC_GCI_GPIO_0            (0)
4023 #define CC_GCI_GPIO_1            (1)
4024 #define CC_GCI_GPIO_2            (2)
4025 #define CC_GCI_GPIO_3            (3)
4026 #define CC_GCI_GPIO_4            (4)
4027 #define CC_GCI_GPIO_5            (5)
4028 #define CC_GCI_GPIO_6            (6)
4029 #define CC_GCI_GPIO_7            (7)
4030 #define CC_GCI_GPIO_8            (8)
4031 #define CC_GCI_GPIO_9            (9)
4032 #define CC_GCI_GPIO_10            (10)
4033 #define CC_GCI_GPIO_11            (11)
4034 #define CC_GCI_GPIO_12            (12)
4035 #define CC_GCI_GPIO_13            (13)
4036 #define CC_GCI_GPIO_14            (14)
4037 #define CC_GCI_GPIO_15            (15)
4038 
4039 
4040 /* indicates Invalid GPIO, e.g. when PAD GPIO doesn't map to GCI GPIO */
4041 #define CC_GCI_GPIO_INVALID        0xFF
4042 
4043 /* find the 4 bit mask given the bit position */
4044 #define GCIMASK(pos)  (((uint32)0xF) << pos)
4045 /* get the value which can be used to directly OR with chipcontrol reg */
4046 #define GCIPOSVAL(val, pos)  ((((uint32)val) << pos) & GCIMASK(pos))
4047 /* Extract nibble from a given position */
4048 #define GCIGETNBL(val, pos)    ((val >> pos) & 0xF)
4049 
4050 
4051 /* find the 8 bit mask given the bit position */
4052 #define GCIMASK_8B(pos)  (((uint32)0xFF) << pos)
4053 /* get the value which can be used to directly OR with chipcontrol reg */
4054 #define GCIPOSVAL_8B(val, pos)  ((((uint32)val) << pos) & GCIMASK_8B(pos))
4055 /* Extract nibble from a given position */
4056 #define GCIGETNBL_8B(val, pos)    ((val >> pos) & 0xFF)
4057 
4058 /* find the 4 bit mask given the bit position */
4059 #define GCIMASK_4B(pos)  (((uint32)0xF) << pos)
4060 /* get the value which can be used to directly OR with chipcontrol reg */
4061 #define GCIPOSVAL_4B(val, pos)  ((((uint32)val) << pos) & GCIMASK_4B(pos))
4062 /* Extract nibble from a given position */
4063 #define GCIGETNBL_4B(val, pos)    ((val >> pos) & 0xF)
4064 
4065 
4066 /* 4335 GCI Intstatus(Mask)/WakeMask Register bits. */
4067 #define GCI_INTSTATUS_RBI    (1 << 0)    /**< Rx Break Interrupt */
4068 #define GCI_INTSTATUS_UB    (1 << 1)    /**< UART Break Interrupt */
4069 #define GCI_INTSTATUS_SPE    (1 << 2)    /**< SECI Parity Error Interrupt */
4070 #define GCI_INTSTATUS_SFE    (1 << 3)    /**< SECI Framing Error Interrupt */
4071 #define GCI_INTSTATUS_SRITI    (1 << 9)    /**< SECI Rx Idle Timer Interrupt */
4072 #define GCI_INTSTATUS_STFF    (1 << 10)    /**< SECI Tx FIFO Full Interrupt */
4073 #define GCI_INTSTATUS_STFAE    (1 << 11)    /**< SECI Tx FIFO Almost Empty Intr */
4074 #define GCI_INTSTATUS_SRFAF    (1 << 12)    /**< SECI Rx FIFO Almost Full */
4075 #define GCI_INTSTATUS_SRFNE    (1 << 14)    /**< SECI Rx FIFO Not Empty */
4076 #define GCI_INTSTATUS_SRFOF    (1 << 15)    /**< SECI Rx FIFO Not Empty Timeout */
4077 #define GCI_INTSTATUS_GPIOINT    (1 << 25)    /**< GCIGpioInt */
4078 #define GCI_INTSTATUS_GPIOWAKE    (1 << 26)    /**< GCIGpioWake */
4079 
4080 /* 4335 GCI IntMask Register bits. */
4081 #define GCI_INTMASK_RBI        (1 << 0)    /**< Rx Break Interrupt */
4082 #define GCI_INTMASK_UB        (1 << 1)    /**< UART Break Interrupt */
4083 #define GCI_INTMASK_SPE        (1 << 2)    /**< SECI Parity Error Interrupt */
4084 #define GCI_INTMASK_SFE        (1 << 3)    /**< SECI Framing Error Interrupt */
4085 #define GCI_INTMASK_SRITI    (1 << 9)    /**< SECI Rx Idle Timer Interrupt */
4086 #define GCI_INTMASK_STFF    (1 << 10)    /**< SECI Tx FIFO Full Interrupt */
4087 #define GCI_INTMASK_STFAE    (1 << 11)    /**< SECI Tx FIFO Almost Empty Intr */
4088 #define GCI_INTMASK_SRFAF    (1 << 12)    /**< SECI Rx FIFO Almost Full */
4089 #define GCI_INTMASK_SRFNE    (1 << 14)    /**< SECI Rx FIFO Not Empty */
4090 #define GCI_INTMASK_SRFOF    (1 << 15)    /**< SECI Rx FIFO Not Empty Timeout */
4091 #define GCI_INTMASK_GPIOINT    (1 << 25)    /**< GCIGpioInt */
4092 #define GCI_INTMASK_GPIOWAKE    (1 << 26)    /**< GCIGpioWake */
4093 
4094 /* 4335 GCI WakeMask Register bits. */
4095 #define GCI_WAKEMASK_RBI    (1 << 0)    /**< Rx Break Interrupt */
4096 #define GCI_WAKEMASK_UB        (1 << 1)    /**< UART Break Interrupt */
4097 #define GCI_WAKEMASK_SPE    (1 << 2)    /**< SECI Parity Error Interrupt */
4098 #define GCI_WAKEMASK_SFE    (1 << 3)    /**< SECI Framing Error Interrupt */
4099 #define GCI_WAKE_SRITI        (1 << 9)    /**< SECI Rx Idle Timer Interrupt */
4100 #define GCI_WAKEMASK_STFF    (1 << 10)    /**< SECI Tx FIFO Full Interrupt */
4101 #define GCI_WAKEMASK_STFAE    (1 << 11)    /**< SECI Tx FIFO Almost Empty Intr */
4102 #define GCI_WAKEMASK_SRFAF    (1 << 12)    /**< SECI Rx FIFO Almost Full */
4103 #define GCI_WAKEMASK_SRFNE    (1 << 14)    /**< SECI Rx FIFO Not Empty */
4104 #define GCI_WAKEMASK_SRFOF    (1 << 15)    /**< SECI Rx FIFO Not Empty Timeout */
4105 #define GCI_WAKEMASK_GPIOINT    (1 << 25)    /**< GCIGpioInt */
4106 #define GCI_WAKEMASK_GPIOWAKE    (1 << 26)    /**< GCIGpioWake */
4107 
4108 #define    GCI_WAKE_ON_GCI_GPIO1    1
4109 #define    GCI_WAKE_ON_GCI_GPIO2    2
4110 #define    GCI_WAKE_ON_GCI_GPIO3    3
4111 #define    GCI_WAKE_ON_GCI_GPIO4    4
4112 #define    GCI_WAKE_ON_GCI_GPIO5    5
4113 #define    GCI_WAKE_ON_GCI_GPIO6    6
4114 #define    GCI_WAKE_ON_GCI_GPIO7    7
4115 #define    GCI_WAKE_ON_GCI_GPIO8    8
4116 #define    GCI_WAKE_ON_GCI_SECI_IN    9
4117 
4118 /* 43012 ULB dividers */
4119 #define PMU43012_CC0_ULB_DIVMASK        0xfffffc00
4120 #define PMU43012_10MHZ_ULB_DIV            ((1 << 0) | (1 << 5))
4121 #define PMU43012_5MHZ_ULB_DIV            ((3 << 0) | (3 << 5))
4122 #define PMU43012_2P5MHZ_ULB_DIV            ((7 << 0) | (7 << 5))
4123 #define PMU43012_ULB_NO_DIV                0
4124 
4125 /* 4335 MUX options. each nibble belongs to a setting. Non-zero value specifies a logic
4126 * for now only UART for bootloader.
4127 */
4128 #define MUXENAB4335_UART_MASK        (0x0000000f)
4129 
4130 #define MUXENAB4335_UART_SHIFT        0
4131 #define MUXENAB4335_HOSTWAKE_MASK    (0x000000f0)    /**< configure GPIO for SDIO host_wake */
4132 #define MUXENAB4335_HOSTWAKE_SHIFT    4
4133 #define MUXENAB4335_GETIX(val, name) \
4134     ((((val) & MUXENAB4335_ ## name ## _MASK) >> MUXENAB4335_ ## name ## _SHIFT) - 1)
4135 
4136 /* 43012 MUX options */
4137 #define MUXENAB43012_HOSTWAKE_MASK    (0x00000001)
4138 #define MUXENAB43012_GETIX(val, name) (val - 1)
4139 
4140 /*
4141 * Maximum delay for the PMU state transition in us.
4142 * This is an upper bound intended for spinwaits etc.
4143 */
4144 #define PMU_MAX_TRANSITION_DLY    15000
4145 
4146 /* PMU resource up transition time in ILP cycles */
4147 #define PMURES_UP_TRANSITION    2
4148 
4149 /* 53573 PMU Resource */
4150 #define RES53573_REGULATOR_PU     0
4151 #define RES53573_XTALLDO_PU       1
4152 #define RES53573_XTAL_PU          2
4153 #define RES53573_MINI_PMU         3
4154 #define RES53573_RADIO_PU         4
4155 #define RES53573_ILP_REQ          5
4156 #define RES53573_ALP_AVAIL        6
4157 #define RES53573_CPUPLL_LDO_PU    7
4158 #define RES53573_CPU_PLL_PU       8
4159 #define RES53573_WLAN_BB_PLL_PU   9
4160 #define RES53573_MISCPLL_LDO_PU    10
4161 #define RES53573_MISCPLL_PU       11
4162 #define RES53573_AUDIOPLL_PU      12
4163 #define RES53573_PCIEPLL_LDO_PU   13
4164 #define RES53573_PCIEPLL_PU       14
4165 #define RES53573_DDRPLL_LDO_PU    15
4166 #define RES53573_DDRPLL_PU        16
4167 #define RES53573_HT_AVAIL         17
4168 #define RES53573_MACPHY_CLK_AVAIL 18
4169 #define RES53573_OTP_PU           19
4170 #define RES53573_RSVD20           20
4171 
4172 /* 53573 Chip status registers */
4173 #define CST53573_LOCK_CPUPLL          0x00000001
4174 #define CST53573_LOCK_MISCPLL         0x00000002
4175 #define CST53573_LOCK_DDRPLL          0x00000004
4176 #define CST53573_LOCK_PCIEPLL         0x00000008
4177 #define CST53573_EPHY_ENERGY_DET      0x00001f00
4178 #define CST53573_RAW_ENERGY           0x0003e000
4179 #define CST53573_BBPLL_LOCKED_O       0x00040000
4180 #define CST53573_SERDES_PIPE_PLLLOCK  0x00080000
4181 #define CST53573_STRAP_PCIE_EP_MODE   0x00100000
4182 #define CST53573_EPHY_PLL_LOCK        0x00200000
4183 #define CST53573_AUDIO_PLL_LOCKED_O   0x00400000
4184 #define CST53573_PCIE_LINK_IN_L11     0x01000000
4185 #define CST53573_PCIE_LINK_IN_L12     0x02000000
4186 #define CST53573_DIN_PACKAGEOPTION    0xf0000000
4187 
4188 /* 53573 Chip control registers macro definitions */
4189 #define PMU_53573_CHIPCTL1                      1
4190 #define PMU_53573_CC1_HT_CLK_REQ_CTRL_MASK      0x00000010
4191 #define PMU_53573_CC1_HT_CLK_REQ_CTRL           0x00000010
4192 
4193 #define PMU_53573_CHIPCTL3                      3
4194 #define PMU_53573_CC3_ENABLE_CLOSED_LOOP_MASK   0x00000010
4195 #define PMU_53573_CC3_ENABLE_CLOSED_LOOP        0x00000000
4196 #define PMU_53573_CC3_ENABLE_BBPLL_PWRDOWN_MASK 0x00000002
4197 #define PMU_53573_CC3_ENABLE_BBPLL_PWRDOWN      0x00000002
4198 
4199 #define CST53573_CHIPMODE_PCIE(cs)        FALSE
4200 
4201 
4202 /* SECI Status (0x134) & Mask (0x138) bits - Rev 35 */
4203 #define SECI_STAT_BI    (1 << 0)    /* Break Interrupt */
4204 #define SECI_STAT_SPE    (1 << 1)    /* Parity Error */
4205 #define SECI_STAT_SFE    (1 << 2)    /* Parity Error */
4206 #define SECI_STAT_SDU    (1 << 3)    /* Data Updated */
4207 #define SECI_STAT_SADU    (1 << 4)    /* Auxiliary Data Updated */
4208 #define SECI_STAT_SAS    (1 << 6)    /* AUX State */
4209 #define SECI_STAT_SAS2    (1 << 7)    /* AUX2 State */
4210 #define SECI_STAT_SRITI    (1 << 8)    /* Idle Timer Interrupt */
4211 #define SECI_STAT_STFF    (1 << 9)    /* Tx FIFO Full */
4212 #define SECI_STAT_STFAE    (1 << 10)    /* Tx FIFO Almost Empty */
4213 #define SECI_STAT_SRFE    (1 << 11)    /* Rx FIFO Empty */
4214 #define SECI_STAT_SRFAF    (1 << 12)    /* Rx FIFO Almost Full */
4215 #define SECI_STAT_SFCE    (1 << 13)    /* Flow Control Event */
4216 
4217 /* SECI configuration */
4218 #define SECI_MODE_UART            0x0
4219 #define SECI_MODE_SECI            0x1
4220 #define SECI_MODE_LEGACY_3WIRE_BT    0x2
4221 #define SECI_MODE_LEGACY_3WIRE_WLAN    0x3
4222 #define SECI_MODE_HALF_SECI        0x4
4223 
4224 #define SECI_RESET        (1 << 0)
4225 #define SECI_RESET_BAR_UART    (1 << 1)
4226 #define SECI_ENAB_SECI_ECI    (1 << 2)
4227 #define SECI_ENAB_SECIOUT_DIS    (1 << 3)
4228 #define SECI_MODE_MASK        0x7
4229 #define SECI_MODE_SHIFT        4 /* (bits 5, 6, 7) */
4230 #define SECI_UPD_SECI        (1 << 7)
4231 
4232 #define SECI_SLIP_ESC_CHAR    0xDB
4233 #define SECI_SIGNOFF_0        SECI_SLIP_ESC_CHAR
4234 #define SECI_SIGNOFF_1     0
4235 #define SECI_REFRESH_REQ    0xDA
4236 
4237 /* seci clk_ctl_st bits */
4238 #define CLKCTL_STS_HT_AVAIL_REQ        (1 << 4)
4239 #define CLKCTL_STS_SECI_CLK_REQ        (1 << 8)
4240 #define CLKCTL_STS_SECI_CLK_AVAIL    (1 << 24)
4241 
4242 #define SECI_UART_MSR_CTS_STATE        (1 << 0)
4243 #define SECI_UART_MSR_RTS_STATE        (1 << 1)
4244 #define SECI_UART_SECI_IN_STATE        (1 << 2)
4245 #define SECI_UART_SECI_IN2_STATE    (1 << 3)
4246 
4247 /* GCI RX FIFO Control Register */
4248 #define    GCI_RXF_LVL_MASK    (0xFF << 0)
4249 #define    GCI_RXF_TIMEOUT_MASK    (0xFF << 8)
4250 
4251 /* GCI UART Registers' Bit definitions */
4252 /* Seci Fifo Level Register */
4253 #define    SECI_TXF_LVL_MASK    (0x3F << 8)
4254 #define    TXF_AE_LVL_DEFAULT    0x4
4255 #define    SECI_RXF_LVL_FC_MASK    (0x3F << 16)
4256 
4257 /* SeciUARTFCR Bit definitions */
4258 #define    SECI_UART_FCR_RFR        (1 << 0)
4259 #define    SECI_UART_FCR_TFR        (1 << 1)
4260 #define    SECI_UART_FCR_SR        (1 << 2)
4261 #define    SECI_UART_FCR_THP        (1 << 3)
4262 #define    SECI_UART_FCR_AB        (1 << 4)
4263 #define    SECI_UART_FCR_ATOE        (1 << 5)
4264 #define    SECI_UART_FCR_ARTSOE        (1 << 6)
4265 #define    SECI_UART_FCR_ABV        (1 << 7)
4266 #define    SECI_UART_FCR_ALM        (1 << 8)
4267 
4268 /* SECI UART LCR register bits */
4269 #define SECI_UART_LCR_STOP_BITS        (1 << 0) /* 0 - 1bit, 1 - 2bits */
4270 #define SECI_UART_LCR_PARITY_EN        (1 << 1)
4271 #define SECI_UART_LCR_PARITY        (1 << 2) /* 0 - odd, 1 - even */
4272 #define SECI_UART_LCR_RX_EN        (1 << 3)
4273 #define SECI_UART_LCR_LBRK_CTRL        (1 << 4) /* 1 => SECI_OUT held low */
4274 #define SECI_UART_LCR_TXO_EN        (1 << 5)
4275 #define SECI_UART_LCR_RTSO_EN        (1 << 6)
4276 #define SECI_UART_LCR_SLIPMODE_EN    (1 << 7)
4277 #define SECI_UART_LCR_RXCRC_CHK        (1 << 8)
4278 #define SECI_UART_LCR_TXCRC_INV        (1 << 9)
4279 #define SECI_UART_LCR_TXCRC_LSBF    (1 << 10)
4280 #define SECI_UART_LCR_TXCRC_EN        (1 << 11)
4281 #define    SECI_UART_LCR_RXSYNC_EN        (1 << 12)
4282 
4283 #define SECI_UART_MCR_TX_EN        (1 << 0)
4284 #define SECI_UART_MCR_PRTS        (1 << 1)
4285 #define SECI_UART_MCR_SWFLCTRL_EN    (1 << 2)
4286 #define SECI_UART_MCR_HIGHRATE_EN    (1 << 3)
4287 #define SECI_UART_MCR_LOOPBK_EN        (1 << 4)
4288 #define SECI_UART_MCR_AUTO_RTS        (1 << 5)
4289 #define SECI_UART_MCR_AUTO_TX_DIS    (1 << 6)
4290 #define SECI_UART_MCR_BAUD_ADJ_EN    (1 << 7)
4291 #define SECI_UART_MCR_XONOFF_RPT    (1 << 9)
4292 
4293 /* SeciUARTLSR Bit Mask */
4294 #define    SECI_UART_LSR_RXOVR_MASK    (1 << 0)
4295 #define    SECI_UART_LSR_RFF_MASK        (1 << 1)
4296 #define    SECI_UART_LSR_TFNE_MASK        (1 << 2)
4297 #define    SECI_UART_LSR_TI_MASK        (1 << 3)
4298 #define    SECI_UART_LSR_TPR_MASK        (1 << 4)
4299 #define    SECI_UART_LSR_TXHALT_MASK    (1 << 5)
4300 
4301 /* SeciUARTMSR Bit Mask */
4302 #define    SECI_UART_MSR_CTSS_MASK        (1 << 0)
4303 #define    SECI_UART_MSR_RTSS_MASK        (1 << 1)
4304 #define    SECI_UART_MSR_SIS_MASK        (1 << 2)
4305 #define    SECI_UART_MSR_SIS2_MASK        (1 << 3)
4306 
4307 /* SeciUARTData Bits */
4308 #define SECI_UART_DATA_RF_NOT_EMPTY_BIT    (1 << 12)
4309 #define SECI_UART_DATA_RF_FULL_BIT    (1 << 13)
4310 #define SECI_UART_DATA_RF_OVRFLOW_BIT    (1 << 14)
4311 #define    SECI_UART_DATA_FIFO_PTR_MASK    0xFF
4312 #define    SECI_UART_DATA_RF_RD_PTR_SHIFT    16
4313 #define    SECI_UART_DATA_RF_WR_PTR_SHIFT    24
4314 
4315 /* LTECX: ltecxmux */
4316 #define LTECX_EXTRACT_MUX(val, idx)    (getbit4(&(val), (idx)))
4317 
4318 /* LTECX: ltecxmux MODE */
4319 #define LTECX_MUX_MODE_IDX        0
4320 #define LTECX_MUX_MODE_WCI2        0x0
4321 #define LTECX_MUX_MODE_GPIO        0x1
4322 
4323 
4324 /* LTECX GPIO Information Index */
4325 #define LTECX_NVRAM_FSYNC_IDX    0
4326 #define LTECX_NVRAM_LTERX_IDX    1
4327 #define LTECX_NVRAM_LTETX_IDX    2
4328 #define LTECX_NVRAM_WLPRIO_IDX    3
4329 
4330 /* LTECX WCI2 Information Index */
4331 #define LTECX_NVRAM_WCI2IN_IDX    0
4332 #define LTECX_NVRAM_WCI2OUT_IDX    1
4333 
4334 /* LTECX: Macros to get GPIO/FNSEL/GCIGPIO */
4335 #define LTECX_EXTRACT_PADNUM(val, idx)    (getbit8(&(val), (idx)))
4336 #define LTECX_EXTRACT_FNSEL(val, idx)    (getbit4(&(val), (idx)))
4337 #define LTECX_EXTRACT_GCIGPIO(val, idx)    (getbit4(&(val), (idx)))
4338 
4339 /* WLAN channel numbers - used from wifi.h */
4340 
4341 /* WLAN BW */
4342 #define ECI_BW_20   0x0
4343 #define ECI_BW_25   0x1
4344 #define ECI_BW_30   0x2
4345 #define ECI_BW_35   0x3
4346 #define ECI_BW_40   0x4
4347 #define ECI_BW_45   0x5
4348 #define ECI_BW_50   0x6
4349 #define ECI_BW_ALL  0x7
4350 
4351 /* WLAN - number of antenna */
4352 #define WLAN_NUM_ANT1 TXANT_0
4353 #define WLAN_NUM_ANT2 TXANT_1
4354 
4355 /* otpctrl1 0xF4 */
4356 #define OTPC_FORCE_PWR_OFF    0x02000000
4357 /* chipcommon s/r registers introduced with cc rev >= 48 */
4358 #define CC_SR_CTL0_ENABLE_MASK             0x1
4359 #define CC_SR_CTL0_ENABLE_SHIFT              0
4360 #define CC_SR_CTL0_EN_SR_ENG_CLK_SHIFT       1 /* sr_clk to sr_memory enable */
4361 #define CC_SR_CTL0_RSRC_TRIGGER_SHIFT        2 /* Rising edge resource trigger 0 to sr_engine  */
4362 #define CC_SR_CTL0_MIN_DIV_SHIFT             6 /* Min division value for fast clk in sr_engine */
4363 #define CC_SR_CTL0_EN_SBC_STBY_SHIFT        16 /* Allow Subcore mem StandBy? */
4364 #define CC_SR_CTL0_EN_SR_ALP_CLK_MASK_SHIFT 18
4365 #define CC_SR_CTL0_EN_SR_HT_CLK_SHIFT       19
4366 #define CC_SR_CTL0_ALLOW_PIC_SHIFT          20 /* Allow pic to separate power domains */
4367 #define CC_SR_CTL0_MAX_SR_LQ_CLK_CNT_SHIFT  25
4368 #define CC_SR_CTL0_EN_MEM_DISABLE_FOR_SLEEP 30
4369 
4370 #define CC_SR_CTL1_SR_INIT_MASK             0x3FF
4371 #define CC_SR_CTL1_SR_INIT_SHIFT            0
4372 
4373 #define    ECI_INLO_PKTDUR_MASK    0x000000f0 /* [7:4] - 4 bits */
4374 #define ECI_INLO_PKTDUR_SHIFT    4
4375 
4376 /* gci chip control bits */
4377 #define GCI_GPIO_CHIPCTRL_ENAB_IN_BIT        0
4378 #define GCI_GPIO_CHIPCTRL_ENAB_OP_BIT        1
4379 #define GCI_GPIO_CHIPCTRL_INVERT_BIT        2
4380 #define GCI_GPIO_CHIPCTRL_PULLUP_BIT        3
4381 #define GCI_GPIO_CHIPCTRL_PULLDN_BIT        4
4382 #define GCI_GPIO_CHIPCTRL_ENAB_BTSIG_BIT    5
4383 #define GCI_GPIO_CHIPCTRL_ENAB_OD_OP_BIT    6
4384 #define GCI_GPIO_CHIPCTRL_ENAB_EXT_GPIO_BIT    7
4385 
4386 /* gci GPIO input status bits */
4387 #define GCI_GPIO_STS_VALUE_BIT            0
4388 #define GCI_GPIO_STS_POS_EDGE_BIT        1
4389 #define GCI_GPIO_STS_NEG_EDGE_BIT        2
4390 #define GCI_GPIO_STS_FAST_EDGE_BIT        3
4391 #define GCI_GPIO_STS_CLEAR            0xF
4392 
4393 #define GCI_GPIO_STS_VALUE    (1 << GCI_GPIO_STS_VALUE_BIT)
4394 
4395 /* SR Power Control */
4396 #define SRPWR_DMN0_PCIE            (0)                /* PCIE */
4397 #define SRPWR_DMN0_PCIE_SHIFT        (SRPWR_DMN0_PCIE)        /* PCIE */
4398 #define SRPWR_DMN0_PCIE_MASK        (1 << SRPWR_DMN0_PCIE_SHIFT)    /* PCIE */
4399 #define SRPWR_DMN1_ARMBPSD        (1)                /* ARM/BP/SDIO */
4400 #define SRPWR_DMN1_ARMBPSD_SHIFT    (SRPWR_DMN1_ARMBPSD)        /* ARM/BP/SDIO */
4401 #define SRPWR_DMN1_ARMBPSD_MASK        (1 << SRPWR_DMN1_ARMBPSD_SHIFT)    /* ARM/BP/SDIO */
4402 #define SRPWR_DMN2_MACAUX        (2)                /* MAC/Phy Aux */
4403 #define SRPWR_DMN2_MACAUX_SHIFT        (SRPWR_DMN2_MACAUX)        /* MAC/Phy Aux */
4404 #define SRPWR_DMN2_MACAUX_MASK        (1 << SRPWR_DMN2_MACAUX_SHIFT)    /* MAC/Phy Aux */
4405 #define SRPWR_DMN3_MACMAIN        (3)                /* MAC/Phy Main */
4406 #define SRPWR_DMN3_MACMAIN_SHIFT    (SRPWR_DMN3_MACMAIN)    /* MAC/Phy Main */
4407 #define SRPWR_DMN3_MACMAIN_MASK        (1 << SRPWR_DMN3_MACMAIN_SHIFT)    /* MAC/Phy Main */
4408 #define SRPWR_DMN_ALL_MASK        (0xF)
4409 
4410 #define SRPWR_REQON_SHIFT        (8)    /* PowerOnRequest[11:8] */
4411 #define SRPWR_REQON_MASK        (SRPWR_DMN_ALL_MASK << SRPWR_REQON_SHIFT)
4412 #define SRPWR_STATUS_SHIFT        (16)    /* ExtPwrStatus[19:16], RO */
4413 #define SRPWR_STATUS_MASK        (SRPWR_DMN_ALL_MASK << SRPWR_STATUS_SHIFT)
4414 #define SRPWR_DMN_SHIFT            (28)    /* PowerDomain[31:28], RO */
4415 #define SRPWR_DMN_MASK            (SRPWR_DMN_ALL_MASK << SRPWR_DMN_SHIFT)
4416 
4417 #endif    /* _SBCHIPC_H */
4418