• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /******************************************************************************
2  *
3  * Copyright(c) 2015 - 2017 Realtek Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12  * more details.
13  *
14  *****************************************************************************/
15 #ifndef _RTL8822C_HAL_H_
16 #define _RTL8822C_HAL_H_
17 
18 #include <osdep_service.h>		/* BIT(x) */
19 #include <drv_types.h>			/* PADAPTER */
20 #include "../hal/halmac/halmac_api.h"	/* MAC REG definition */
21 
22 #ifdef CONFIG_SUPPORT_TRX_SHARED
23 #define DEF_RECVBUF_SZ		24576	/* RX 24K */
24 #if (DFT_TRX_SHARE_MODE == 1)
25 #define RX_FIFO_EXPANDING 40960	/* RX= 24K+40K=64K , TX=256K-40K=216K */
26 #elif (DFT_TRX_SHARE_MODE == 2)
27 #define RX_FIFO_EXPANDING 65536	/* RX= 24K+40K+24=88K , TX=256K-40K-24K=192K */
28 #elif (DFT_TRX_SHARE_MODE ==3)
29 #define RX_FIFO_EXPANDING 106496	/* RX= 24K+40K+24+40K=128K , TX=256K-40K-24K-40K=152K */
30 #elif (DFT_TRX_SHARE_MODE ==4)
31 #define RX_FIFO_EXPANDING 131072	/* RX= 24K+40K+24+40K+24K=128K , TX=256K-40K-24K-40K-24K=128K */
32 #else
33 #define RX_FIFO_EXPANDING 0
34 #endif
35 #define MAX_RECVBUF_SZ	(DEF_RECVBUF_SZ + RX_FIFO_EXPANDING)
36 #else /* !CONFIG_SUPPORT_TRX_SHARED */
37 #ifdef CONFIG_PCI_HCI
38 #define MAX_RECVBUF_SZ		12288	/* 12KB */
39 #else
40 #define MAX_RECVBUF_SZ		24576	/* 24KB, TX: 256KB */
41 #endif /* !CONFIG_PCI_HCI */
42 #endif /* !CONFIG_SUPPORT_TRX_SHARED */
43 
44 /*
45  * MAC Register definition
46  */
47 #define REG_AFE_XTAL_CTRL	REG_AFE_CTRL1_8822C	/* hal_com.c & phydm */
48 #define REG_LEDCFG0		REG_LED_CFG_8822C	/* rtw_mp.c */
49 #define MSR			(REG_CR_8822C + 2)	/* rtw_mp.c & hal_com.c */
50 #define MSR1			REG_CR_EXT_8822C	/* rtw_mp.c & hal_com.c */
51 #define REG_C2HEVT_MSG_NORMAL	0x1A0			/* hal_com.c */
52 #define REG_C2HEVT_CLEAR	0x1AF			/* hal_com.c */
53 #define REG_BCN_CTRL_1		REG_BCN_CTRL_CLINT0_8822C	/* hal_com.c */
54 
55 #define REG_WOWLAN_WAKE_REASON	0x01C7 /* hal_com.c */
56 #define REG_GPIO_PIN_CTRL_2		REG_GPIO_EXT_CTRL_8822C		/* hal_com.c */
57 
58 /* RXERR_RPT, for rtw_mp.c */
59 #define RXERR_TYPE_OFDM_PPDU		0
60 #define RXERR_TYPE_OFDM_FALSE_ALARM	2
61 #define RXERR_TYPE_OFDM_MPDU_OK		0
62 #define RXERR_TYPE_OFDM_MPDU_FAIL	1
63 #define RXERR_TYPE_CCK_PPDU		3
64 #define RXERR_TYPE_CCK_FALSE_ALARM	5
65 #define RXERR_TYPE_CCK_MPDU_OK		3
66 #define RXERR_TYPE_CCK_MPDU_FAIL	4
67 #define RXERR_TYPE_HT_PPDU		8
68 #define RXERR_TYPE_HT_FALSE_ALARM	9
69 #define RXERR_TYPE_HT_MPDU_TOTAL	6
70 #define RXERR_TYPE_HT_MPDU_OK		6
71 #define RXERR_TYPE_HT_MPDU_FAIL		7
72 #define RXERR_TYPE_RX_FULL_DROP		10
73 
74 #define RXERR_COUNTER_MASK		BIT_MASK_RPT_COUNTER_8822C
75 #define RXERR_RPT_RST			BIT_RXERR_RPT_RST_8822C
76 #define _RXERR_RPT_SEL(type)		(BIT_RXERR_RPT_SEL_V1_3_0_8822C(type) \
77 					| ((type & 0x10) ? BIT_RXERR_RPT_SEL_V1_4_8822C : 0))
78 
79 /*
80  * BB Register definition
81  */
82 #define rPMAC_Reset			0x100	/* hal_mp.c */
83 
84 #define	rFPGA0_RFMOD			0x800
85 #define rFPGA0_TxInfo			0x804
86 #define rOFDMCCKEN_Jaguar		0x808	/* hal_mp.c */
87 #define rFPGA0_TxGainStage		0x80C	/* phydm only */
88 #define rFPGA0_XA_HSSIParameter1	0x820	/* hal_mp.c */
89 #define rFPGA0_XA_HSSIParameter2	0x824	/* hal_mp.c */
90 #define rFPGA0_XB_HSSIParameter1	0x828	/* hal_mp.c */
91 #define rFPGA0_XB_HSSIParameter2	0x82C	/* hal_mp.c */
92 #define rTxAGC_B_Rate18_06		0x830
93 #define rTxAGC_B_Rate54_24		0x834
94 #define rTxAGC_B_CCK1_55_Mcs32		0x838
95 #define rCCAonSec_Jaguar		0x838	/* hal_mp.c */
96 #define rTxAGC_B_Mcs03_Mcs00		0x83C
97 #define rTxAGC_B_Mcs07_Mcs04		0x848
98 #define rTxAGC_B_Mcs11_Mcs08		0x84C
99 #define rFPGA0_XA_RFInterfaceOE		0x860
100 #define rFPGA0_XB_RFInterfaceOE		0x864
101 #define rTxAGC_B_Mcs15_Mcs12		0x868
102 #define rTxAGC_B_CCK11_A_CCK2_11	0x86C
103 #define rFPGA0_XAB_RFInterfaceSW	0x870
104 #define rFPGA0_XAB_RFParameter		0x878
105 #define rFPGA0_AnalogParameter4		0x88C	/* hal_mp.c & phydm */
106 #define rFPGA0_XB_LSSIReadBack		0x8A4	/* phydm */
107 #define rHSSIRead_Jaguar		0x8B0	/* RF read addr (rtl8822c_phy.c) */
108 
109 #define	rC_TxScale_Jaguar2		0x181C  /* Pah_C TX scaling factor (hal_mp.c) */
110 #define	rC_IGI_Jaguar2			0x1850	/* Initial Gain for path-C (hal_mp.c) */
111 
112 #define rFPGA1_TxInfo			0x90C	/* hal_mp.c */
113 #define rSingleTone_ContTx_Jaguar	0x914	/* hal_mp.c */
114 /* TX BeamForming */
115 #define REG_BB_TX_PATH_SEL_1_8822C	0x93C	/* rtl8822c_phy.c */
116 #define REG_BB_TX_PATH_SEL_2_8822C	0x940	/* rtl8822c_phy.c */
117 
118 /* TX BeamForming */
119 #define REG_BB_TXBF_ANT_SET_BF1_8822C	0x19AC	/* rtl8822c_phy.c */
120 #define REG_BB_TXBF_ANT_SET_BF0_8822C	0x19B4	/* rtl8822c_phy.c */
121 
122 #define rCCK0_System			0xA00
123 #define rCCK0_AFESetting		0xA04
124 
125 #define rCCK0_DSPParameter2		0xA1C
126 #define rCCK0_TxFilter1			0xA20
127 #define rCCK0_TxFilter2			0xA24
128 #define rCCK0_DebugPort			0xA28
129 #define rCCK0_FalseAlarmReport		0xA2C
130 
131 #define	rD_TxScale_Jaguar2		0x1A1C  /* Path_D TX scaling factor (hal_mp.c) */
132 #define	rD_IGI_Jaguar2			0x1A50	/* Initial Gain for path-D (hal_mp.c) */
133 
134 #define rOFDM0_TRxPathEnable		0xC04
135 #define rOFDM0_TRMuxPar			0xC08
136 #define rA_TxScale_Jaguar		0xC1C	/* Pah_A TX scaling factor (hal_mp.c) */
137 #define rOFDM0_RxDetector1		0xC30	/* rtw_mp.c */
138 #define rOFDM0_ECCAThreshold		0xC4C	/* phydm only */
139 #define rOFDM0_XAAGCCore1		0xC50	/* phydm only */
140 #define rA_IGI_Jaguar			0xC50	/* Initial Gain for path-A (hal_mp.c) */
141 #define rOFDM0_XBAGCCore1		0xC58	/* phydm only */
142 #define rOFDM0_XATxIQImbalance		0xC80	/* phydm only */
143 #define rA_LSSIWrite_Jaguar		0xC90	/* RF write addr, LSSI Parameter (rtl8822b_phy.c) */
144 
145 #define rOFDM1_LSTF			0xD00
146 #define rOFDM1_TRxPathEnable		0xD04	/* hal_mp.c */
147 #define rA_PIRead_Jaguar		0xD04	/* RF readback with PI (rtl8822c_phy.c) */
148 #define rA_SIRead_Jaguar		0xD08	/* RF readback with SI (rtl8822c_phy.c) */
149 #define rB_PIRead_Jaguar		0xD44	/* RF readback with PI (rtl8822c_phy.c) */
150 #define rB_SIRead_Jaguar		0xD48	/* RF readback with SI (rtl8822c_phy.c) */
151 
152 #define rTxAGC_A_Rate18_06		0xE00
153 #define rTxAGC_A_Rate54_24		0xE04
154 #define rTxAGC_A_CCK1_Mcs32		0xE08
155 #define rTxAGC_A_Mcs03_Mcs00		0xE10
156 #define rTxAGC_A_Mcs07_Mcs04		0xE14
157 #define rTxAGC_A_Mcs11_Mcs08		0xE18
158 #define rTxAGC_A_Mcs15_Mcs12		0xE1C
159 #define rB_TxScale_Jaguar		0xE1C	/* Path_B TX scaling factor (hal_mp.c) */
160 #define rB_IGI_Jaguar			0xE50	/* Initial Gain for path-B (hal_mp.c) */
161 #define rB_LSSIWrite_Jaguar		0xE90	/* RF write addr, LSSI Parameter (rtl8822b_phy.c) */
162 /* RFE */
163 #define rA_RFE_Pinmux_Jaguar	0xCB0	/* hal_mp.c */
164 #define	rB_RFE_Pinmux_Jaguar	0xEB0	/* Path_B RFE control pinmux */
165 #define	rA_RFE_Inv_Jaguar		0xCB4	/* Path_A RFE cotrol */
166 #define	rB_RFE_Inv_Jaguar		0xEB4	/* Path_B RFE control */
167 #define	rA_RFE_Jaguar			0xCB8 	/* Path_A RFE cotrol */
168 #define	rB_RFE_Jaguar			0xEB8	/* Path_B RFE control */
169 #define	rA_RFE_Inverse_Jaguar	0xCBC	/* Path_A RFE control inverse */
170 #define	rB_RFE_Inverse_Jaguar	0xEBC	/* Path_B RFE control inverse */
171 #define	r_ANTSEL_SW_Jaguar		0x900	/* ANTSEL SW Control */
172 #define	bMask_RFEInv_Jaguar	0x3FF00000
173 #define	bMask_AntselPathFollow_Jaguar 0x00030000
174 
175 #define		rC_RFE_Pinmux_Jaguar	0x18B4	/* Path_C RFE cotrol pinmux*/
176 #define		rD_RFE_Pinmux_Jaguar	0x1AB4	/* Path_D RFE cotrol pinmux*/
177 #define		rA_RFE_Sel_Jaguar2		0x1990
178 
179 /* Page1(0x100) */
180 #define bBBResetB			0x100
181 
182 /* Page8(0x800) */
183 #define bCCKEn				0x1000000
184 #define bOFDMEn				0x2000000
185 /* Reg 0x80C rFPGA0_TxGainStage */
186 #define bXBTxAGC			0xF00
187 #define bXCTxAGC			0xF000
188 #define bXDTxAGC			0xF0000
189 
190 /* PageA(0xA00) */
191 #define bCCKBBMode			0x3
192 
193 #define bCCKScramble			0x8
194 #define bCCKTxRate			0x3000
195 
196 /* General */
197 #define bMaskByte0		0xFF		/* mp, rtw_odm.c & phydm */
198 #define bMaskByte1		0xFF00		/* hal_mp.c & phydm */
199 #define bMaskByte2		0xFF0000	/* hal_mp.c & phydm */
200 #define bMaskByte3		0xFF000000	/* hal_mp.c & phydm */
201 #define bMaskHWord		0xFFFF0000	/* hal_com.c, rtw_mp.c */
202 #define bMaskLWord		0x0000FFFF	/* mp, hal_com.c & phydm */
203 #define bMaskDWord		0xFFFFFFFF	/* mp, hal, rtw_odm.c & phydm */
204 
205 #define bEnable			0x1		/* hal_mp.c, rtw_mp.c */
206 #define bDisable		0x0		/* rtw_mp.c */
207 
208 #define MAX_STALL_TIME		50		/* unit: us, hal_com_phycfg.c */
209 
210 #define Rx_Smooth_Factor	20		/* phydm only */
211 
212 /*
213  * RF Register definition
214  */
215 #define RF_AC			0x00
216 #define RF_AC_Jaguar		0x00	/* hal_mp.c */
217 #define RF_CHNLBW		0x18	/* rtl8822c_phy.c */
218 #define RF_ModeTableAddr	0x30	/* rtl8822c_phy.c */
219 #define RF_ModeTableData0	0x31	/* rtl8822c_phy.c */
220 #define RF_ModeTableData1	0x32	/* rtl8822c_phy.c */
221 #define RF_0x52			0x52
222 #define RF_WeLut_Jaguar		0xEF	/* rtl8822c_phy.c */
223 
224 /* rtw_lps_state_chk()@hal_com.c */
225 #define BIT_PWRBIT_OW_EN	BIT_WMAC_TCRPWRMGT_HWDATA_EN_8822C
226 
227 /* General Functions */
228 void rtl8822c_init_hal_spec(PADAPTER);				/* hal/hal_com.c */
229 
230 #ifdef CONFIG_MP_INCLUDED
231 /* MP Functions */
232 #include <rtw_mp.h>		/* struct mp_priv */
233 void rtl8822c_prepare_mp_txdesc(PADAPTER, struct mp_priv *);	/* rtw_mp.c */
234 void rtl8822c_mp_config_rfpath(PADAPTER);			/* hal_mp.c */
235 #endif
236 void hw_var_set_dl_rsvd_page(PADAPTER adapter, u8 mstatus);
237 
238 #ifdef CONFIG_USB_HCI
239 #include <rtl8822cu_hal.h>
240 #elif defined(CONFIG_SDIO_HCI)
241 #include <rtl8822cs_hal.h>
242 #elif defined(CONFIG_PCI_HCI)
243 #include <rtl8822ce_hal.h>
244 #endif
245 
246 #endif /* _RTL8822C_HAL_H_ */
247