• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2023 HPMicro
3  * SPDX-License-Identifier: BSD-3-Clause
4  *
5  */
6 
7 #include "board.h"
8 #include "hpm_uart_drv.h"
9 #include "hpm_sdk_version.h"
10 #include "hpm_gptmr_drv.h"
11 #include "hpm_gpio_drv.h"
12 #include "hpm_usb_drv.h"
13 #include "hpm_clock_drv.h"
14 #include "hpm_pllctlv2_drv.h"
15 #include "hpm_i2c_drv.h"
16 #include "hpm_pcfg_drv.h"
17 
18 static board_timer_cb timer_cb;
19 
20 /**
21  * @brief FLASH configuration option definitions:
22  * option[0]:
23  *    [31:16] 0xfcf9 - FLASH configuration option tag
24  *    [15:4]  0 - Reserved
25  *    [3:0]   option words (exclude option[0])
26  * option[1]:
27  *    [31:28] Flash probe type
28  *      0 - SFDP SDR / 1 - SFDP DDR
29  *      2 - 1-4-4 Read (0xEB, 24-bit address) / 3 - 1-2-2 Read(0xBB, 24-bit address)
30  *      4 - HyperFLASH 1.8V / 5 - HyperFLASH 3V
31  *      6 - OctaBus DDR (SPI -> OPI DDR)
32  *      8 - Xccela DDR (SPI -> OPI DDR)
33  *      10 - EcoXiP DDR (SPI -> OPI DDR)
34  *    [27:24] Command Pads after Power-on Reset
35  *      0 - SPI / 1 - DPI / 2 - QPI / 3 - OPI
36  *    [23:20] Command Pads after Configuring FLASH
37  *      0 - SPI / 1 - DPI / 2 - QPI / 3 - OPI
38  *    [19:16] Quad Enable Sequence (for the device support SFDP 1.0 only)
39  *      0 - Not needed
40  *      1 - QE bit is at bit 6 in Status Register 1
41  *      2 - QE bit is at bit1 in Status Register 2
42  *      3 - QE bit is at bit7 in Status Register 2
43  *      4 - QE bit is at bit1 in Status Register 2 and should be programmed by 0x31
44  *    [15:8] Dummy cycles
45  *      0 - Auto-probed / detected / default value
46  *      Others - User specified value, for DDR read, the dummy cycles should be 2 * cycles on FLASH datasheet
47  *    [7:4] Misc.
48  *      0 - Not used
49  *      1 - SPI mode
50  *      2 - Internal loopback
51  *      3 - External DQS
52  *    [3:0] Frequency option
53  *      1 - 30MHz / 2 - 50MHz / 3 - 66MHz / 4 - 80MHz / 5 - 100MHz / 6 - 120MHz / 7 - 133MHz / 8 - 166MHz
54  *
55  * option[2] (Effective only if the bit[3:0] in option[0] > 1)
56  *    [31:20]  Reserved
57  *    [19:16] IO voltage
58  *      0 - 3V / 1 - 1.8V
59  *    [15:12] Pin group
60  *      0 - 1st group / 1 - 2nd group
61  *    [11:8] Connection selection
62  *      0 - CA_CS0 / 1 - CB_CS0 / 2 - CA_CS0 + CB_CS0 (Two FLASH connected to CA and CB respectively)
63  *    [7:0] Drive Strength
64  *      0 - Default value
65  * option[3] (Effective only if the bit[3:0] in option[0] > 2, required only for the QSPI NOR FLASH that not supports
66  *              JESD216)
67  *    [31:16] reserved
68  *    [15:12] Sector Erase Command Option, not required here
69  *    [11:8]  Sector Size Option, not required here
70  *    [7:0] Flash Size Option
71  *      0 - 4MB / 1 - 8MB / 2 - 16MB
72  */
73 #if defined(FLASH_XIP) && FLASH_XIP
74 __attribute__ ((section(".nor_cfg_option"))) const uint32_t option[4] = {0xfcf90002, 0x00000006, 0x1000, 0x0};
75 #endif
76 
77 #if defined(FLASH_UF2) && FLASH_UF2
78 ATTR_PLACE_AT(".uf2_signature") const uint32_t uf2_signature = BOARD_UF2_SIGNATURE;
79 #endif
80 
board_init_console(void)81 void board_init_console(void)
82 {
83 #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
84 #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
85     console_config_t cfg;
86 
87     /* uart needs to configure pin function before enabling clock, otherwise the level change of
88      * uart rx pin when configuring pin function will cause a wrong data to be received.
89      * And a uart rx dma request will be generated by default uart fifo dma trigger level.
90      */
91     init_uart_pins((UART_Type *) BOARD_CONSOLE_BASE);
92 
93     /* Configure the UART clock to 24MHz */
94     clock_set_source_divider(BOARD_CONSOLE_CLK_NAME, clk_src_osc24m, 1U);
95     clock_add_to_group(BOARD_CONSOLE_CLK_NAME, 0);
96 
97     cfg.type = BOARD_CONSOLE_TYPE;
98     cfg.base = (uint32_t)BOARD_CONSOLE_BASE;
99     cfg.src_freq_in_hz = clock_get_frequency(BOARD_CONSOLE_CLK_NAME);
100     cfg.baudrate = BOARD_CONSOLE_BAUDRATE;
101 
102     if (status_success != console_init(&cfg)) {
103         /* failed to  initialize debug console */
104         while (1) {
105         }
106     }
107 #else
108     while (1)
109         ;
110 #endif
111 #endif
112 }
113 
board_print_banner(void)114 void board_print_banner(void)
115 {
116     const uint8_t banner[] = "\n"
117 "----------------------------------------------------------------------\n"
118 "$$\\   $$\\ $$$$$$$\\  $$\\      $$\\ $$\\\n"
119 "$$ |  $$ |$$  __$$\\ $$$\\    $$$ |\\__|\n"
120 "$$ |  $$ |$$ |  $$ |$$$$\\  $$$$ |$$\\  $$$$$$$\\  $$$$$$\\   $$$$$$\\\n"
121 "$$$$$$$$ |$$$$$$$  |$$\\$$\\$$ $$ |$$ |$$  _____|$$  __$$\\ $$  __$$\\\n"
122 "$$  __$$ |$$  ____/ $$ \\$$$  $$ |$$ |$$ /      $$ |  \\__|$$ /  $$ |\n"
123 "$$ |  $$ |$$ |      $$ |\\$  /$$ |$$ |$$ |      $$ |      $$ |  $$ |\n"
124 "$$ |  $$ |$$ |      $$ | \\_/ $$ |$$ |\\$$$$$$$\\ $$ |      \\$$$$$$  |\n"
125 "\\__|  \\__|\\__|      \\__|     \\__|\\__| \\_______|\\__|       \\______/\n"
126 "----------------------------------------------------------------------\n";
127 #ifdef SDK_VERSION_STRING
128     printf("hpm_sdk: %s\n", SDK_VERSION_STRING);
129 #endif
130     printf("%s", banner);
131 }
132 
board_print_clock_freq(void)133 void board_print_clock_freq(void)
134 {
135     printf("==============================\n");
136     printf(" %s clock summary\n", BOARD_NAME);
137     printf("==============================\n");
138     printf("cpu0:\t\t %luHz\n", clock_get_frequency(clock_cpu0));
139     printf("ahb:\t\t %luHz\n", clock_get_frequency(clock_ahb));
140     printf("mchtmr0:\t %luHz\n", clock_get_frequency(clock_mchtmr0));
141     printf("xpi0:\t\t %luHz\n", clock_get_frequency(clock_xpi0));
142     printf("==============================\n");
143 }
144 
board_init(void)145 void board_init(void)
146 {
147     init_xtal_pins();
148     init_py_pins_as_pgpio();
149     board_init_usb_dp_dm_pins();
150 
151     board_init_clock();
152     board_init_console();
153     board_init_pmp();
154 #if BOARD_SHOW_CLOCK
155     board_print_clock_freq();
156 #endif
157 #if BOARD_SHOW_BANNER
158     board_print_banner();
159 #endif
160 }
161 
board_init_usb_dp_dm_pins(void)162 void board_init_usb_dp_dm_pins(void)
163 {
164     /* Disconnect usb dp/dm pins pull down 45ohm resistance */
165 
166     while (sysctl_resource_any_is_busy(HPM_SYSCTL)) {
167         ;
168     }
169     if (pllctlv2_xtal_is_stable(HPM_PLLCTLV2) && pllctlv2_xtal_is_enabled(HPM_PLLCTLV2)) {
170         if (clock_check_in_group(clock_usb0, 0)) {
171             usb_phy_disable_dp_dm_pulldown(HPM_USB0);
172         } else {
173             clock_add_to_group(clock_usb0, 0);
174             usb_phy_disable_dp_dm_pulldown(HPM_USB0);
175             clock_remove_from_group(clock_usb0, 0);
176         }
177     } else {
178         uint8_t tmp;
179         tmp = sysctl_resource_target_get_mode(HPM_SYSCTL, sysctl_resource_xtal);
180         sysctl_resource_target_set_mode(HPM_SYSCTL, sysctl_resource_xtal, 0x03);
181         clock_add_to_group(clock_usb0, 0);
182         usb_phy_disable_dp_dm_pulldown(HPM_USB0);
183         clock_remove_from_group(clock_usb0, 0);
184         while (sysctl_resource_target_is_busy(HPM_SYSCTL, sysctl_resource_usb0)) {
185             ;
186         }
187         sysctl_resource_target_set_mode(HPM_SYSCTL, sysctl_resource_xtal, tmp);
188     }
189 }
190 
board_init_clock(void)191 void board_init_clock(void)
192 {
193     uint32_t cpu0_freq = clock_get_frequency(clock_cpu0);
194 
195     if (cpu0_freq == PLLCTL_SOC_PLL_REFCLK_FREQ) {
196         /* Configure the External OSC ramp-up time: ~9ms */
197         pllctlv2_xtal_set_rampup_time(HPM_PLLCTLV2, 32UL * 1000UL * 9U);
198 
199         /* Select clock setting preset1 */
200         sysctl_clock_set_preset(HPM_SYSCTL, 2);
201     }
202 
203     /* group0[0] */
204     clock_add_to_group(clock_cpu0, 0);
205     clock_add_to_group(clock_ahb, 0);
206     clock_add_to_group(clock_lmm0, 0);
207     clock_add_to_group(clock_mchtmr0, 0);
208     clock_add_to_group(clock_rom, 0);
209     clock_add_to_group(clock_can0, 0);
210     clock_add_to_group(clock_can1, 0);
211     clock_add_to_group(clock_can2, 0);
212     clock_add_to_group(clock_can3, 0);
213     clock_add_to_group(clock_ptpc, 0);
214     clock_add_to_group(clock_lin0, 0);
215     clock_add_to_group(clock_lin1, 0);
216     clock_add_to_group(clock_lin2, 0);
217     clock_add_to_group(clock_lin3, 0);
218     clock_add_to_group(clock_gptmr0, 0);
219     clock_add_to_group(clock_gptmr1, 0);
220     clock_add_to_group(clock_gptmr2, 0);
221     clock_add_to_group(clock_gptmr3, 0);
222     clock_add_to_group(clock_i2c0, 0);
223     clock_add_to_group(clock_i2c1, 0);
224     clock_add_to_group(clock_i2c2, 0);
225     clock_add_to_group(clock_i2c3, 0);
226     clock_add_to_group(clock_spi0, 0);
227     clock_add_to_group(clock_spi1, 0);
228     clock_add_to_group(clock_spi2, 0);
229     clock_add_to_group(clock_spi3, 0);
230     clock_add_to_group(clock_uart0, 0);
231     clock_add_to_group(clock_uart1, 0);
232     clock_add_to_group(clock_uart2, 0);
233     clock_add_to_group(clock_uart3, 0);
234     clock_add_to_group(clock_uart4, 0);
235     clock_add_to_group(clock_uart5, 0);
236     clock_add_to_group(clock_uart6, 0);
237     /* group0[1] */
238     clock_add_to_group(clock_uart7, 0);
239     clock_add_to_group(clock_watchdog0, 0);
240     clock_add_to_group(clock_watchdog1, 0);
241     clock_add_to_group(clock_mbx0, 0);
242     clock_add_to_group(clock_tsns, 0);
243     clock_add_to_group(clock_crc0, 0);
244     clock_add_to_group(clock_adc0, 0);
245     clock_add_to_group(clock_adc1, 0);
246     clock_add_to_group(clock_dac0, 0);
247     clock_add_to_group(clock_dac1, 0);
248     clock_add_to_group(clock_acmp, 0);
249     clock_add_to_group(clock_opa0, 0);
250     clock_add_to_group(clock_opa1, 0);
251     clock_add_to_group(clock_mot0, 0);
252     clock_add_to_group(clock_rng, 0);
253     clock_add_to_group(clock_sdp, 0);
254     clock_add_to_group(clock_kman, 0);
255     clock_add_to_group(clock_gpio, 0);
256     clock_add_to_group(clock_hdma, 0);
257     clock_add_to_group(clock_xpi0, 0);
258     clock_add_to_group(clock_usb0, 0);
259 
260     /* Connect Group0 to CPU0 */
261     clock_connect_group_to_cpu(0, 0);
262 
263     /* Bump up DCDC voltage to 1175mv */
264     pcfg_dcdc_set_voltage(HPM_PCFG, 1175);
265 
266     /* Configure CPU to 480MHz, AXI/AHB to 160MHz */
267     sysctl_config_cpu0_domain_clock(HPM_SYSCTL, clock_source_pll0_clk0, 2, 3);
268     /* Configure PLL0 Post Divider */
269     pllctlv2_set_postdiv(HPM_PLLCTLV2, 0, 0, 0);    /* PLL0CLK0: 960MHz */
270     pllctlv2_set_postdiv(HPM_PLLCTLV2, 0, 1, 3);    /* PLL0CLK1: 600MHz */
271     pllctlv2_set_postdiv(HPM_PLLCTLV2, 0, 2, 7);    /* PLL0CLK2: 400MHz */
272     /* Configure PLL0 Frequency to 960MHz */
273     pllctlv2_init_pll_with_freq(HPM_PLLCTLV2, 0, 960000000);
274 
275     clock_update_core_clock();
276 
277     /* Configure mchtmr to 24MHz */
278     clock_set_source_divider(clock_mchtmr0, clk_src_osc24m, 1);
279 }
280 
board_delay_us(uint32_t us)281 void board_delay_us(uint32_t us)
282 {
283     clock_cpu_delay_us(us);
284 }
285 
board_delay_ms(uint32_t ms)286 void board_delay_ms(uint32_t ms)
287 {
288     clock_cpu_delay_ms(ms);
289 }
290 
board_timer_isr(void)291 void board_timer_isr(void)
292 {
293     if (gptmr_check_status(BOARD_CALLBACK_TIMER, GPTMR_CH_RLD_STAT_MASK(BOARD_CALLBACK_TIMER_CH))) {
294         gptmr_clear_status(BOARD_CALLBACK_TIMER, GPTMR_CH_RLD_STAT_MASK(BOARD_CALLBACK_TIMER_CH));
295         timer_cb();
296     }
297 }
298 SDK_DECLARE_EXT_ISR_M(BOARD_CALLBACK_TIMER_IRQ, board_timer_isr);
299 
board_timer_create(uint32_t ms,board_timer_cb cb)300 void board_timer_create(uint32_t ms, board_timer_cb cb)
301 {
302     uint32_t gptmr_freq;
303     gptmr_channel_config_t config;
304 
305     timer_cb = cb;
306     gptmr_channel_get_default_config(BOARD_CALLBACK_TIMER, &config);
307 
308     clock_add_to_group(BOARD_CALLBACK_TIMER_CLK_NAME, 0);
309     gptmr_freq = clock_get_frequency(BOARD_CALLBACK_TIMER_CLK_NAME);
310 
311     config.reload = gptmr_freq / 1000 * ms;
312     gptmr_channel_config(BOARD_CALLBACK_TIMER, BOARD_CALLBACK_TIMER_CH, &config, false);
313     gptmr_enable_irq(BOARD_CALLBACK_TIMER, GPTMR_CH_RLD_IRQ_MASK(BOARD_CALLBACK_TIMER_CH));
314     intc_m_enable_irq_with_priority(BOARD_CALLBACK_TIMER_IRQ, 1);
315 
316     gptmr_start_counter(BOARD_CALLBACK_TIMER, BOARD_CALLBACK_TIMER_CH);
317 }
318 
board_init_gpio_pins(void)319 void board_init_gpio_pins(void)
320 {
321     init_gpio_pins();
322     gpio_set_pin_input(BOARD_APP_GPIO_CTRL, BOARD_APP_GPIO_INDEX, BOARD_APP_GPIO_PIN);
323 }
324 
board_init_led_pins(void)325 void board_init_led_pins(void)
326 {
327     init_led_pins_as_gpio();
328     gpio_set_pin_output_with_initial(BOARD_LED_GPIO_CTRL, BOARD_LED_GPIO_INDEX, BOARD_LED_GPIO_PIN, board_get_led_gpio_off_level());
329 }
330 
board_init_usb_pins(void)331 void board_init_usb_pins(void)
332 {
333     init_usb_pins();
334     usb_hcd_set_power_ctrl_polarity(BOARD_USB, true);
335 
336     /* As QFN32, QFN48 and LQFP64 has no vbus pin, so should be call usb_phy_using_internal_vbus() API to use internal vbus. */
337     /* usb_phy_using_internal_vbus(BOARD_USB); */
338 }
339 
board_led_write(uint8_t state)340 void board_led_write(uint8_t state)
341 {
342     gpio_write_pin(BOARD_LED_GPIO_CTRL, BOARD_LED_GPIO_INDEX, BOARD_LED_GPIO_PIN, state);
343 }
344 
board_led_toggle(void)345 void board_led_toggle(void)
346 {
347     gpio_toggle_pin(BOARD_LED_GPIO_CTRL, BOARD_LED_GPIO_INDEX, BOARD_LED_GPIO_PIN);
348 }
349 
board_init_uart(UART_Type * ptr)350 void board_init_uart(UART_Type *ptr)
351 {
352     /* configure uart's pin before opening uart's clock */
353     init_uart_pins(ptr);
354     board_init_uart_clock(ptr);
355 }
356 
board_ungate_mchtmr_at_lp_mode(void)357 void board_ungate_mchtmr_at_lp_mode(void)
358 {
359     /* Keep cpu clock on wfi, so that mchtmr irq can still work after wfi */
360     sysctl_set_cpu_lp_mode(HPM_SYSCTL, BOARD_RUNNING_CORE, cpu_lp_mode_ungate_cpu_clock);
361 }
362 
board_init_spi_clock(SPI_Type * ptr)363 uint32_t board_init_spi_clock(SPI_Type *ptr)
364 {
365     if (ptr == HPM_SPI1) {
366         clock_add_to_group(clock_spi1, 0);
367         return clock_get_frequency(clock_spi1);
368     }
369     return 0;
370 }
371 
board_init_spi_pins(SPI_Type * ptr)372 void board_init_spi_pins(SPI_Type *ptr)
373 {
374     init_spi_pins(ptr);
375 }
376 
board_write_spi_cs(uint32_t pin,uint8_t state)377 void board_write_spi_cs(uint32_t pin, uint8_t state)
378 {
379     gpio_write_pin(BOARD_SPI_CS_GPIO_CTRL, GPIO_GET_PORT_INDEX(pin), GPIO_GET_PIN_INDEX(pin), state);
380 }
381 
board_init_spi_pins_with_gpio_as_cs(SPI_Type * ptr)382 void board_init_spi_pins_with_gpio_as_cs(SPI_Type *ptr)
383 {
384     init_spi_pins_with_gpio_as_cs(ptr);
385     gpio_set_pin_output_with_initial(BOARD_SPI_CS_GPIO_CTRL, GPIO_GET_PORT_INDEX(BOARD_SPI_CS_PIN),
386                                      GPIO_GET_PIN_INDEX(BOARD_SPI_CS_PIN), !BOARD_SPI_CS_ACTIVE_LEVEL);
387 }
388 
board_init_lin_pins(LINV2_Type * ptr)389 void board_init_lin_pins(LINV2_Type *ptr)
390 {
391     init_lin_pins(ptr);
392     gpio_set_pin_output_with_initial(BOARD_12V_EN_GPIO_CTRL, BOARD_12V_EN_GPIO_INDEX, BOARD_12V_EN_GPIO_PIN, 1);    /* enable 12v output */
393 }
394 
board_init_lin_clock(LINV2_Type * ptr)395 uint32_t board_init_lin_clock(LINV2_Type *ptr)
396 {
397     if (ptr == HPM_LIN2) {
398         clock_add_to_group(clock_lin2, 0);
399         clock_set_source_divider(clock_lin2, clk_src_pll1_clk0, 40U); /* 20MHz */
400         return clock_get_frequency(clock_lin2);
401     } else if (ptr == HPM_LIN3) {
402         clock_add_to_group(clock_lin3, 0);
403         clock_set_source_divider(clock_lin3, clk_src_pll1_clk0, 40U); /* 20MHz */
404         return clock_get_frequency(clock_lin3);
405     }
406     return 0;
407 }
408 
board_usb_vbus_ctrl(uint8_t usb_index,uint8_t level)409 void board_usb_vbus_ctrl(uint8_t usb_index, uint8_t level)
410 {
411     (void) usb_index;
412     (void) level;
413 }
414 
board_init_adc16_clock(ADC16_Type * ptr,bool clk_src_ahb)415 uint32_t board_init_adc16_clock(ADC16_Type *ptr, bool clk_src_ahb)
416 {
417     uint32_t freq = 0;
418 
419     if (ptr == HPM_ADC0) {
420         if (clk_src_ahb) {
421             /* Configure the ADC clock from AHB (@200MHz by default)*/
422             clock_set_adc_source(clock_adc0, clk_adc_src_ahb0);
423         } else {
424             /* Configure the ADC clock from pll0_clk0 divided by 2 (@200MHz by default) */
425             clock_set_adc_source(clock_adc0, clk_adc_src_ana0);
426             clock_set_source_divider(clock_ana0, clk_src_pll0_clk2, 2U);
427         }
428 
429         freq = clock_get_frequency(clock_adc0);
430     } else if (ptr == HPM_ADC1) {
431         if (clk_src_ahb) {
432             /* Configure the ADC clock from AHB (@200MHz by default)*/
433             clock_set_adc_source(clock_adc1, clk_adc_src_ahb0);
434         } else {
435             /* Configure the ADC clock from pll0_clk0 divided by 2 (@200MHz by default) */
436             clock_set_adc_source(clock_adc1, clk_adc_src_ana1);
437             clock_set_source_divider(clock_ana1, clk_src_pll0_clk2, 2U);
438         }
439 
440         freq = clock_get_frequency(clock_adc1);
441     }
442 
443     return freq;
444 }
445 
board_init_adc16_pins(void)446 void board_init_adc16_pins(void)
447 {
448     init_adc_pins();
449 }
450 
board_init_dac_clock(DAC_Type * ptr,bool clk_src_ahb)451 uint32_t board_init_dac_clock(DAC_Type *ptr, bool clk_src_ahb)
452 {
453     uint32_t freq = 0;
454 
455     if (ptr == HPM_DAC0) {
456         if (clk_src_ahb == true) {
457             /* Configure the DAC clock to 180MHz */
458             clock_set_dac_source(clock_dac0, clk_dac_src_ahb0);
459         } else {
460             /* Configure the DAC clock to 166MHz */
461             clock_set_dac_source(clock_dac0, clk_dac_src_ana2);
462             clock_set_source_divider(clock_ana2, clk_src_pll0_clk1, 2);
463         }
464 
465         freq = clock_get_frequency(clock_dac0);
466     } else if (ptr == HPM_DAC1) {
467         if (clk_src_ahb == true) {
468             /* Configure the DAC clock to 180MHz */
469             clock_set_dac_source(clock_dac1, clk_dac_src_ahb0);
470         } else {
471             /* Configure the DAC clock to 166MHz */
472             clock_set_dac_source(clock_dac1, clk_dac_src_ana3);
473             clock_set_source_divider(clock_ana3, clk_src_pll0_clk1, 2);
474         }
475 
476         freq = clock_get_frequency(clock_dac1);
477     }
478 
479     return freq;
480 }
481 
board_init_can(MCAN_Type * ptr)482 void board_init_can(MCAN_Type *ptr)
483 {
484     init_can_pins(ptr);
485 }
486 
board_init_can_clock(MCAN_Type * ptr)487 uint32_t board_init_can_clock(MCAN_Type *ptr)
488 {
489     uint32_t freq = 0;
490     if (ptr == HPM_MCAN0) {
491         clock_add_to_group(clock_can0, 0);
492         clock_set_source_divider(clock_can0, clk_src_pll1_clk0, 10);
493         freq = clock_get_frequency(clock_can0);
494     }
495     if (ptr == HPM_MCAN1) {
496         clock_add_to_group(clock_can1, 0);
497         clock_set_source_divider(clock_can1, clk_src_pll1_clk0, 10);
498         freq = clock_get_frequency(clock_can1);
499     }
500     if (ptr == HPM_MCAN2) {
501         clock_add_to_group(clock_can2, 0);
502         clock_set_source_divider(clock_can2, clk_src_pll1_clk0, 10);
503         freq = clock_get_frequency(clock_can2);
504     }
505     if (ptr == HPM_MCAN3) {
506         clock_add_to_group(clock_can3, 0);
507         clock_set_source_divider(clock_can3, clk_src_pll1_clk0, 10);
508         freq = clock_get_frequency(clock_can3);
509     }
510     return freq;
511 }
512 
board_init_rgb_pwm_pins(void)513 void board_init_rgb_pwm_pins(void)
514 {
515     init_led_pins_as_pwm();
516 }
517 
board_disable_output_rgb_led(uint8_t color)518 void board_disable_output_rgb_led(uint8_t color)
519 {
520     (void) color;
521 }
522 
board_enable_output_rgb_led(uint8_t color)523 void board_enable_output_rgb_led(uint8_t color)
524 {
525     (void) color;
526 }
527 
board_init_dac_pins(DAC_Type * ptr)528 void board_init_dac_pins(DAC_Type *ptr)
529 {
530     init_dac_pins(ptr);
531 }
532 
board_get_led_pwm_off_level(void)533 uint8_t board_get_led_pwm_off_level(void)
534 {
535     return BOARD_LED_OFF_LEVEL;
536 }
537 
board_get_led_gpio_off_level(void)538 uint8_t board_get_led_gpio_off_level(void)
539 {
540     return BOARD_LED_OFF_LEVEL;
541 }
542 
board_init_pmp(void)543 void board_init_pmp(void)
544 {
545 }
546 
board_init_uart_clock(UART_Type * ptr)547 uint32_t board_init_uart_clock(UART_Type *ptr)
548 {
549     uint32_t freq = 0U;
550     if (ptr == HPM_UART0) {
551         clock_set_source_divider(clock_uart0, clk_src_osc24m, 1);
552         clock_add_to_group(clock_uart0, 0);
553         freq = clock_get_frequency(clock_uart0);
554     } else if (ptr == HPM_UART1) {
555         clock_set_source_divider(clock_uart1, clk_src_osc24m, 1);
556         clock_add_to_group(clock_uart1, 0);
557         freq = clock_get_frequency(clock_uart1);
558     } else if (ptr == HPM_UART2) {
559         clock_set_source_divider(clock_uart2, clk_src_pll0_clk2, 8);
560         clock_add_to_group(clock_uart2, 0);
561         freq = clock_get_frequency(clock_uart2);
562     }
563 
564     return freq;
565 }
566 
board_init_sei_pins(SEI_Type * ptr,uint8_t sei_ctrl_idx)567 void board_init_sei_pins(SEI_Type *ptr, uint8_t sei_ctrl_idx)
568 {
569     init_sei_pins(ptr, sei_ctrl_idx);
570 }
571 
board_i2c_bus_clear(I2C_Type * ptr)572 void board_i2c_bus_clear(I2C_Type *ptr)
573 {
574     if (i2c_get_line_scl_status(ptr) == false) {
575         printf("CLK is low, please power cycle the board\n");
576         while (1) {
577         }
578     }
579     if (i2c_get_line_sda_status(ptr) == false) {
580         printf("SDA is low, try to issue I2C bus clear\n");
581     } else {
582         printf("I2C bus is ready\n");
583         return;
584     }
585     i2s_gen_reset_signal(ptr, 9);
586     board_delay_ms(100);
587     printf("I2C bus is cleared\n");
588 }
589 
board_init_i2c(I2C_Type * ptr)590 void board_init_i2c(I2C_Type *ptr)
591 {
592     i2c_config_t config;
593     hpm_stat_t stat;
594     uint32_t freq;
595     if (ptr == NULL) {
596         return;
597     }
598     init_i2c_pins(ptr);
599     board_i2c_bus_clear(ptr);
600 
601     clock_add_to_group(clock_i2c0, 0);
602     clock_add_to_group(clock_i2c1, 0);
603     clock_add_to_group(clock_i2c2, 0);
604     clock_add_to_group(clock_i2c3, 0);
605     /* Configure the I2C clock to 24MHz */
606     clock_set_source_divider(BOARD_APP_I2C_CLK_NAME, clk_src_osc24m, 1U);
607 
608     config.i2c_mode = i2c_mode_normal;
609     config.is_10bit_addressing = false;
610     freq = clock_get_frequency(BOARD_APP_I2C_CLK_NAME);
611     stat = i2c_init_master(ptr, freq, &config);
612     if (stat != status_success) {
613         printf("failed to initialize i2c 0x%lx\n", (uint32_t) ptr);
614         while (1) {
615         }
616     }
617 
618 }
619 
board_init_adc_qeiv2_pins(void)620 void board_init_adc_qeiv2_pins(void)
621 {
622     init_adc_qeiv2_pins();
623 }