1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
31 #include <linux/uaccess.h>
32 #include <linux/debugfs.h>
33
34 #include <drm/amdgpu_drm.h>
35 #include "amdgpu.h"
36 #include "atom.h"
37
38 /*
39 * Rings
40 * Most engines on the GPU are fed via ring buffers. Ring
41 * buffers are areas of GPU accessible memory that the host
42 * writes commands into and the GPU reads commands out of.
43 * There is a rptr (read pointer) that determines where the
44 * GPU is currently reading, and a wptr (write pointer)
45 * which determines where the host has written. When the
46 * pointers are equal, the ring is idle. When the host
47 * writes commands to the ring buffer, it increments the
48 * wptr. The GPU then starts fetching commands and executes
49 * them until the pointers are equal again.
50 */
51
52 /**
53 * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission.
54 *
55 * @type: ring type for which to return the limit.
56 */
amdgpu_ring_max_ibs(enum amdgpu_ring_type type)57 unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type)
58 {
59 switch (type) {
60 case AMDGPU_RING_TYPE_GFX:
61 /* Need to keep at least 192 on GFX7+ for old radv. */
62 return 192;
63 case AMDGPU_RING_TYPE_COMPUTE:
64 return 125;
65 case AMDGPU_RING_TYPE_VCN_JPEG:
66 return 16;
67 default:
68 return 49;
69 }
70 }
71
72 /**
73 * amdgpu_ring_alloc - allocate space on the ring buffer
74 *
75 * @ring: amdgpu_ring structure holding ring information
76 * @ndw: number of dwords to allocate in the ring buffer
77 *
78 * Allocate @ndw dwords in the ring buffer (all asics).
79 * Returns 0 on success, error on failure.
80 */
amdgpu_ring_alloc(struct amdgpu_ring * ring,unsigned int ndw)81 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned int ndw)
82 {
83 /* Align requested size with padding so unlock_commit can
84 * pad safely */
85 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
86
87 /* Make sure we aren't trying to allocate more space
88 * than the maximum for one submission
89 */
90 if (WARN_ON_ONCE(ndw > ring->max_dw))
91 return -ENOMEM;
92
93 ring->count_dw = ndw;
94 ring->wptr_old = ring->wptr;
95
96 if (ring->funcs->begin_use)
97 ring->funcs->begin_use(ring);
98
99 return 0;
100 }
101
102 /** amdgpu_ring_insert_nop - insert NOP packets
103 *
104 * @ring: amdgpu_ring structure holding ring information
105 * @count: the number of NOP packets to insert
106 *
107 * This is the generic insert_nop function for rings except SDMA
108 */
amdgpu_ring_insert_nop(struct amdgpu_ring * ring,uint32_t count)109 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
110 {
111 int i;
112
113 for (i = 0; i < count; i++)
114 amdgpu_ring_write(ring, ring->funcs->nop);
115 }
116
117 /**
118 * amdgpu_ring_generic_pad_ib - pad IB with NOP packets
119 *
120 * @ring: amdgpu_ring structure holding ring information
121 * @ib: IB to add NOP packets to
122 *
123 * This is the generic pad_ib function for rings except SDMA
124 */
amdgpu_ring_generic_pad_ib(struct amdgpu_ring * ring,struct amdgpu_ib * ib)125 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
126 {
127 while (ib->length_dw & ring->funcs->align_mask)
128 ib->ptr[ib->length_dw++] = ring->funcs->nop;
129 }
130
131 /**
132 * amdgpu_ring_commit - tell the GPU to execute the new
133 * commands on the ring buffer
134 *
135 * @ring: amdgpu_ring structure holding ring information
136 *
137 * Update the wptr (write pointer) to tell the GPU to
138 * execute new commands on the ring buffer (all asics).
139 */
amdgpu_ring_commit(struct amdgpu_ring * ring)140 void amdgpu_ring_commit(struct amdgpu_ring *ring)
141 {
142 uint32_t count;
143
144 /* We pad to match fetch size */
145 count = ring->funcs->align_mask + 1 -
146 (ring->wptr & ring->funcs->align_mask);
147 count &= ring->funcs->align_mask;
148
149 if (count != 0)
150 ring->funcs->insert_nop(ring, count);
151
152 mb();
153 amdgpu_ring_set_wptr(ring);
154
155 if (ring->funcs->end_use)
156 ring->funcs->end_use(ring);
157 }
158
159 /**
160 * amdgpu_ring_undo - reset the wptr
161 *
162 * @ring: amdgpu_ring structure holding ring information
163 *
164 * Reset the driver's copy of the wptr (all asics).
165 */
amdgpu_ring_undo(struct amdgpu_ring * ring)166 void amdgpu_ring_undo(struct amdgpu_ring *ring)
167 {
168 ring->wptr = ring->wptr_old;
169
170 if (ring->funcs->end_use)
171 ring->funcs->end_use(ring);
172 }
173
174 #define amdgpu_ring_get_gpu_addr(ring, offset) \
175 (ring->is_mes_queue ? \
176 (ring->mes_ctx->meta_data_gpu_addr + offset) : \
177 (ring->adev->wb.gpu_addr + offset * 4))
178
179 #define amdgpu_ring_get_cpu_addr(ring, offset) \
180 (ring->is_mes_queue ? \
181 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \
182 (&ring->adev->wb.wb[offset]))
183
184 /**
185 * amdgpu_ring_init - init driver ring struct.
186 *
187 * @adev: amdgpu_device pointer
188 * @ring: amdgpu_ring structure holding ring information
189 * @max_dw: maximum number of dw for ring alloc
190 * @irq_src: interrupt source to use for this ring
191 * @irq_type: interrupt type to use for this ring
192 * @hw_prio: ring priority (NORMAL/HIGH)
193 * @sched_score: optional score atomic shared with other schedulers
194 *
195 * Initialize the driver information for the selected ring (all asics).
196 * Returns 0 on success, error on failure.
197 */
amdgpu_ring_init(struct amdgpu_device * adev,struct amdgpu_ring * ring,unsigned int max_dw,struct amdgpu_irq_src * irq_src,unsigned int irq_type,unsigned int hw_prio,atomic_t * sched_score)198 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
199 unsigned int max_dw, struct amdgpu_irq_src *irq_src,
200 unsigned int irq_type, unsigned int hw_prio,
201 atomic_t *sched_score)
202 {
203 int r;
204 int sched_hw_submission = amdgpu_sched_hw_submission;
205 u32 *num_sched;
206 u32 hw_ip;
207 unsigned int max_ibs_dw;
208
209 /* Set the hw submission limit higher for KIQ because
210 * it's used for a number of gfx/compute tasks by both
211 * KFD and KGD which may have outstanding fences and
212 * it doesn't really use the gpu scheduler anyway;
213 * KIQ tasks get submitted directly to the ring.
214 */
215 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
216 sched_hw_submission = max(sched_hw_submission, 256);
217 if (ring->funcs->type == AMDGPU_RING_TYPE_MES)
218 sched_hw_submission = 8;
219 else if (ring == &adev->sdma.instance[0].page)
220 sched_hw_submission = 256;
221
222 if (ring->adev == NULL) {
223 if (adev->num_rings >= AMDGPU_MAX_RINGS)
224 return -EINVAL;
225
226 ring->adev = adev;
227 ring->num_hw_submission = sched_hw_submission;
228 ring->sched_score = sched_score;
229 ring->vmid_wait = dma_fence_get_stub();
230
231 if (!ring->is_mes_queue) {
232 ring->idx = adev->num_rings++;
233 adev->rings[ring->idx] = ring;
234 }
235
236 r = amdgpu_fence_driver_init_ring(ring);
237 if (r)
238 return r;
239 }
240
241 if (ring->is_mes_queue) {
242 ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring,
243 AMDGPU_MES_CTX_RPTR_OFFS);
244 ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring,
245 AMDGPU_MES_CTX_WPTR_OFFS);
246 ring->fence_offs = amdgpu_mes_ctx_get_offs(ring,
247 AMDGPU_MES_CTX_FENCE_OFFS);
248 ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring,
249 AMDGPU_MES_CTX_TRAIL_FENCE_OFFS);
250 ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring,
251 AMDGPU_MES_CTX_COND_EXE_OFFS);
252 } else {
253 r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
254 if (r) {
255 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
256 return r;
257 }
258
259 r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
260 if (r) {
261 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
262 return r;
263 }
264
265 r = amdgpu_device_wb_get(adev, &ring->fence_offs);
266 if (r) {
267 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
268 return r;
269 }
270
271 r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs);
272 if (r) {
273 dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r);
274 return r;
275 }
276
277 r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
278 if (r) {
279 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
280 return r;
281 }
282 }
283
284 ring->fence_gpu_addr =
285 amdgpu_ring_get_gpu_addr(ring, ring->fence_offs);
286 ring->fence_cpu_addr =
287 amdgpu_ring_get_cpu_addr(ring, ring->fence_offs);
288
289 ring->rptr_gpu_addr =
290 amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs);
291 ring->rptr_cpu_addr =
292 amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs);
293
294 ring->wptr_gpu_addr =
295 amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs);
296 ring->wptr_cpu_addr =
297 amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs);
298
299 ring->trail_fence_gpu_addr =
300 amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs);
301 ring->trail_fence_cpu_addr =
302 amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs);
303
304 ring->cond_exe_gpu_addr =
305 amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs);
306 ring->cond_exe_cpu_addr =
307 amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs);
308
309 /* always set cond_exec_polling to CONTINUE */
310 *ring->cond_exe_cpu_addr = 1;
311
312 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
313 if (r) {
314 dev_err(adev->dev, "failed initializing fences (%d).\n", r);
315 return r;
316 }
317
318 max_ibs_dw = ring->funcs->emit_frame_size +
319 amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size;
320 max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
321
322 if (WARN_ON(max_ibs_dw > max_dw))
323 max_dw = max_ibs_dw;
324
325 ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
326
327 ring->buf_mask = (ring->ring_size / 4) - 1;
328 ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
329 0xffffffffffffffff : ring->buf_mask;
330
331 /* Allocate ring buffer */
332 if (ring->is_mes_queue) {
333 int offset = 0;
334
335 BUG_ON(ring->ring_size > PAGE_SIZE*4);
336
337 offset = amdgpu_mes_ctx_get_offs(ring,
338 AMDGPU_MES_CTX_RING_OFFS);
339 ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
340 ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
341 amdgpu_ring_clear_ring(ring);
342
343 } else if (ring->ring_obj == NULL) {
344 r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
345 AMDGPU_GEM_DOMAIN_GTT,
346 &ring->ring_obj,
347 &ring->gpu_addr,
348 (void **)&ring->ring);
349 if (r) {
350 dev_err(adev->dev, "(%d) ring create failed\n", r);
351 return r;
352 }
353 amdgpu_ring_clear_ring(ring);
354 }
355
356 ring->max_dw = max_dw;
357 ring->hw_prio = hw_prio;
358
359 if (!ring->no_scheduler && ring->funcs->type < AMDGPU_HW_IP_NUM) {
360 hw_ip = ring->funcs->type;
361 num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds;
362 adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] =
363 &ring->sched;
364 }
365
366 return 0;
367 }
368
369 /**
370 * amdgpu_ring_fini - tear down the driver ring struct.
371 *
372 * @ring: amdgpu_ring structure holding ring information
373 *
374 * Tear down the driver information for the selected ring (all asics).
375 */
amdgpu_ring_fini(struct amdgpu_ring * ring)376 void amdgpu_ring_fini(struct amdgpu_ring *ring)
377 {
378
379 /* Not to finish a ring which is not initialized */
380 if (!(ring->adev) ||
381 (!ring->is_mes_queue && !(ring->adev->rings[ring->idx])))
382 return;
383
384 ring->sched.ready = false;
385
386 if (!ring->is_mes_queue) {
387 amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
388 amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
389
390 amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
391 amdgpu_device_wb_free(ring->adev, ring->fence_offs);
392
393 amdgpu_bo_free_kernel(&ring->ring_obj,
394 &ring->gpu_addr,
395 (void **)&ring->ring);
396 } else {
397 kfree(ring->fence_drv.fences);
398 }
399
400 dma_fence_put(ring->vmid_wait);
401 ring->vmid_wait = NULL;
402 ring->me = 0;
403 }
404
405 /**
406 * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
407 *
408 * @ring: ring to write to
409 * @reg0: register to write
410 * @reg1: register to wait on
411 * @ref: reference value to write/wait on
412 * @mask: mask to wait on
413 *
414 * Helper for rings that don't support write and wait in a
415 * single oneshot packet.
416 */
amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring * ring,uint32_t reg0,uint32_t reg1,uint32_t ref,uint32_t mask)417 void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
418 uint32_t reg0, uint32_t reg1,
419 uint32_t ref, uint32_t mask)
420 {
421 amdgpu_ring_emit_wreg(ring, reg0, ref);
422 amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
423 }
424
425 /**
426 * amdgpu_ring_soft_recovery - try to soft recover a ring lockup
427 *
428 * @ring: ring to try the recovery on
429 * @vmid: VMID we try to get going again
430 * @fence: timedout fence
431 *
432 * Tries to get a ring proceeding again when it is stuck.
433 */
amdgpu_ring_soft_recovery(struct amdgpu_ring * ring,unsigned int vmid,struct dma_fence * fence)434 bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
435 struct dma_fence *fence)
436 {
437 unsigned long flags;
438 ktime_t deadline;
439 bool ret;
440
441 if (unlikely(ring->adev->debug_disable_soft_recovery))
442 return false;
443
444 deadline = ktime_add_us(ktime_get(), 10000);
445
446 if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence)
447 return false;
448
449 spin_lock_irqsave(fence->lock, flags);
450 if (!dma_fence_is_signaled_locked(fence))
451 dma_fence_set_error(fence, -ENODATA);
452 spin_unlock_irqrestore(fence->lock, flags);
453
454 while (!dma_fence_is_signaled(fence) &&
455 ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0)
456 ring->funcs->soft_recovery(ring, vmid);
457
458 ret = dma_fence_is_signaled(fence);
459 /* increment the counter only if soft reset worked */
460 if (ret)
461 atomic_inc(&ring->adev->gpu_reset_counter);
462
463 return ret;
464 }
465
466 /*
467 * Debugfs info
468 */
469 #if defined(CONFIG_DEBUG_FS)
470
471 /* Layout of file is 12 bytes consisting of
472 * - rptr
473 * - wptr
474 * - driver's copy of wptr
475 *
476 * followed by n-words of ring data
477 */
amdgpu_debugfs_ring_read(struct file * f,char __user * buf,size_t size,loff_t * pos)478 static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
479 size_t size, loff_t *pos)
480 {
481 struct amdgpu_ring *ring = file_inode(f)->i_private;
482 uint32_t value, result, early[3];
483 loff_t i;
484 int r;
485
486 if (*pos & 3 || size & 3)
487 return -EINVAL;
488
489 result = 0;
490
491 if (*pos < 12) {
492 early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
493 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
494 early[2] = ring->wptr & ring->buf_mask;
495 for (i = *pos / 4; i < 3 && size; i++) {
496 r = put_user(early[i], (uint32_t *)buf);
497 if (r)
498 return r;
499 buf += 4;
500 result += 4;
501 size -= 4;
502 *pos += 4;
503 }
504 }
505
506 while (size) {
507 if (*pos >= (ring->ring_size + 12))
508 return result;
509
510 value = ring->ring[(*pos - 12)/4];
511 r = put_user(value, (uint32_t *)buf);
512 if (r)
513 return r;
514 buf += 4;
515 result += 4;
516 size -= 4;
517 *pos += 4;
518 }
519
520 return result;
521 }
522
523 static const struct file_operations amdgpu_debugfs_ring_fops = {
524 .owner = THIS_MODULE,
525 .read = amdgpu_debugfs_ring_read,
526 .llseek = default_llseek
527 };
528
amdgpu_debugfs_mqd_read(struct file * f,char __user * buf,size_t size,loff_t * pos)529 static ssize_t amdgpu_debugfs_mqd_read(struct file *f, char __user *buf,
530 size_t size, loff_t *pos)
531 {
532 struct amdgpu_ring *ring = file_inode(f)->i_private;
533 volatile u32 *mqd;
534 u32 *kbuf;
535 int r, i;
536 uint32_t value, result;
537
538 if (*pos & 3 || size & 3)
539 return -EINVAL;
540
541 kbuf = kmalloc(ring->mqd_size, GFP_KERNEL);
542 if (!kbuf)
543 return -ENOMEM;
544
545 r = amdgpu_bo_reserve(ring->mqd_obj, false);
546 if (unlikely(r != 0))
547 goto err_free;
548
549 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&mqd);
550 if (r)
551 goto err_unreserve;
552
553 /*
554 * Copy to local buffer to avoid put_user(), which might fault
555 * and acquire mmap_sem, under reservation_ww_class_mutex.
556 */
557 for (i = 0; i < ring->mqd_size/sizeof(u32); i++)
558 kbuf[i] = mqd[i];
559
560 amdgpu_bo_kunmap(ring->mqd_obj);
561 amdgpu_bo_unreserve(ring->mqd_obj);
562
563 result = 0;
564 while (size) {
565 if (*pos >= ring->mqd_size)
566 break;
567
568 value = kbuf[*pos/4];
569 r = put_user(value, (uint32_t *)buf);
570 if (r)
571 goto err_free;
572 buf += 4;
573 result += 4;
574 size -= 4;
575 *pos += 4;
576 }
577
578 kfree(kbuf);
579 return result;
580
581 err_unreserve:
582 amdgpu_bo_unreserve(ring->mqd_obj);
583 err_free:
584 kfree(kbuf);
585 return r;
586 }
587
588 static const struct file_operations amdgpu_debugfs_mqd_fops = {
589 .owner = THIS_MODULE,
590 .read = amdgpu_debugfs_mqd_read,
591 .llseek = default_llseek
592 };
593
amdgpu_debugfs_ring_error(void * data,u64 val)594 static int amdgpu_debugfs_ring_error(void *data, u64 val)
595 {
596 struct amdgpu_ring *ring = data;
597
598 amdgpu_fence_driver_set_error(ring, val);
599 return 0;
600 }
601
602 DEFINE_DEBUGFS_ATTRIBUTE_SIGNED(amdgpu_debugfs_error_fops, NULL,
603 amdgpu_debugfs_ring_error, "%lld\n");
604
605 #endif
606
amdgpu_debugfs_ring_init(struct amdgpu_device * adev,struct amdgpu_ring * ring)607 void amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
608 struct amdgpu_ring *ring)
609 {
610 #if defined(CONFIG_DEBUG_FS)
611 struct drm_minor *minor = adev_to_drm(adev)->primary;
612 struct dentry *root = minor->debugfs_root;
613 char name[32];
614
615 sprintf(name, "amdgpu_ring_%s", ring->name);
616 debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
617 &amdgpu_debugfs_ring_fops,
618 ring->ring_size + 12);
619
620 if (ring->mqd_obj) {
621 sprintf(name, "amdgpu_mqd_%s", ring->name);
622 debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
623 &amdgpu_debugfs_mqd_fops,
624 ring->mqd_size);
625 }
626
627 sprintf(name, "amdgpu_error_%s", ring->name);
628 debugfs_create_file(name, 0200, root, ring,
629 &amdgpu_debugfs_error_fops);
630
631 #endif
632 }
633
634 /**
635 * amdgpu_ring_test_helper - tests ring and set sched readiness status
636 *
637 * @ring: ring to try the recovery on
638 *
639 * Tests ring and set sched readiness status
640 *
641 * Returns 0 on success, error on failure.
642 */
amdgpu_ring_test_helper(struct amdgpu_ring * ring)643 int amdgpu_ring_test_helper(struct amdgpu_ring *ring)
644 {
645 struct amdgpu_device *adev = ring->adev;
646 int r;
647
648 r = amdgpu_ring_test_ring(ring);
649 if (r)
650 DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n",
651 ring->name, r);
652 else
653 DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n",
654 ring->name);
655
656 ring->sched.ready = !r;
657
658 return r;
659 }
660
amdgpu_ring_to_mqd_prop(struct amdgpu_ring * ring,struct amdgpu_mqd_prop * prop)661 static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring,
662 struct amdgpu_mqd_prop *prop)
663 {
664 struct amdgpu_device *adev = ring->adev;
665 bool is_high_prio_compute = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE &&
666 amdgpu_gfx_is_high_priority_compute_queue(adev, ring);
667 bool is_high_prio_gfx = ring->funcs->type == AMDGPU_RING_TYPE_GFX &&
668 amdgpu_gfx_is_high_priority_graphics_queue(adev, ring);
669
670 memset(prop, 0, sizeof(*prop));
671
672 prop->mqd_gpu_addr = ring->mqd_gpu_addr;
673 prop->hqd_base_gpu_addr = ring->gpu_addr;
674 prop->rptr_gpu_addr = ring->rptr_gpu_addr;
675 prop->wptr_gpu_addr = ring->wptr_gpu_addr;
676 prop->queue_size = ring->ring_size;
677 prop->eop_gpu_addr = ring->eop_gpu_addr;
678 prop->use_doorbell = ring->use_doorbell;
679 prop->doorbell_index = ring->doorbell_index;
680
681 /* map_queues packet doesn't need activate the queue,
682 * so only kiq need set this field.
683 */
684 prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ;
685
686 prop->allow_tunneling = is_high_prio_compute;
687 if (is_high_prio_compute || is_high_prio_gfx) {
688 prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH;
689 prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM;
690 }
691 }
692
amdgpu_ring_init_mqd(struct amdgpu_ring * ring)693 int amdgpu_ring_init_mqd(struct amdgpu_ring *ring)
694 {
695 struct amdgpu_device *adev = ring->adev;
696 struct amdgpu_mqd *mqd_mgr;
697 struct amdgpu_mqd_prop prop;
698
699 amdgpu_ring_to_mqd_prop(ring, &prop);
700
701 ring->wptr = 0;
702
703 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
704 mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE];
705 else
706 mqd_mgr = &adev->mqds[ring->funcs->type];
707
708 return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop);
709 }
710
amdgpu_ring_ib_begin(struct amdgpu_ring * ring)711 void amdgpu_ring_ib_begin(struct amdgpu_ring *ring)
712 {
713 if (ring->is_sw_ring)
714 amdgpu_sw_ring_ib_begin(ring);
715 }
716
amdgpu_ring_ib_end(struct amdgpu_ring * ring)717 void amdgpu_ring_ib_end(struct amdgpu_ring *ring)
718 {
719 if (ring->is_sw_ring)
720 amdgpu_sw_ring_ib_end(ring);
721 }
722
amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring * ring)723 void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring)
724 {
725 if (ring->is_sw_ring)
726 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CONTROL);
727 }
728
amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring * ring)729 void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring)
730 {
731 if (ring->is_sw_ring)
732 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CE);
733 }
734
amdgpu_ring_ib_on_emit_de(struct amdgpu_ring * ring)735 void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring)
736 {
737 if (ring->is_sw_ring)
738 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_DE);
739 }
740
amdgpu_ring_sched_ready(struct amdgpu_ring * ring)741 bool amdgpu_ring_sched_ready(struct amdgpu_ring *ring)
742 {
743 if (!ring)
744 return false;
745
746 if (ring->no_scheduler || !drm_sched_wqueue_ready(&ring->sched))
747 return false;
748
749 return true;
750 }
751