1 /*
2 * Copyright 2022 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24 #include <linux/firmware.h>
25 #include <drm/drm_drv.h>
26
27 #include "amdgpu.h"
28 #include "amdgpu_vcn.h"
29 #include "amdgpu_pm.h"
30 #include "soc15.h"
31 #include "soc15d.h"
32 #include "soc15_hw_ip.h"
33 #include "vcn_v2_0.h"
34 #include "mmsch_v4_0_3.h"
35
36 #include "vcn/vcn_4_0_3_offset.h"
37 #include "vcn/vcn_4_0_3_sh_mask.h"
38 #include "ivsrcid/vcn/irqsrcs_vcn_4_0.h"
39
40 #define mmUVD_DPG_LMA_CTL regUVD_DPG_LMA_CTL
41 #define mmUVD_DPG_LMA_CTL_BASE_IDX regUVD_DPG_LMA_CTL_BASE_IDX
42 #define mmUVD_DPG_LMA_DATA regUVD_DPG_LMA_DATA
43 #define mmUVD_DPG_LMA_DATA_BASE_IDX regUVD_DPG_LMA_DATA_BASE_IDX
44
45 #define VCN_VID_SOC_ADDRESS_2_0 0x1fb00
46 #define VCN1_VID_SOC_ADDRESS_3_0 0x48300
47 #define VCN1_AON_SOC_ADDRESS_3_0 0x48000
48
49 static const struct amdgpu_hwip_reg_entry vcn_reg_list_4_0_3[] = {
50 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_POWER_STATUS),
51 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_STATUS),
52 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_CONTEXT_ID),
53 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_CONTEXT_ID2),
54 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_GPCOM_VCPU_DATA0),
55 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_GPCOM_VCPU_DATA1),
56 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_GPCOM_VCPU_CMD),
57 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_HI),
58 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_LO),
59 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_HI2),
60 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_LO2),
61 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_HI3),
62 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_LO3),
63 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_HI4),
64 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_BASE_LO4),
65 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_RPTR),
66 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_WPTR),
67 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_RPTR2),
68 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_WPTR2),
69 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_RPTR3),
70 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_WPTR3),
71 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_RPTR4),
72 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_WPTR4),
73 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE),
74 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE2),
75 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE3),
76 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_RB_SIZE4),
77 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_PGFSM_CONFIG),
78 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_PGFSM_STATUS),
79 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_DPG_LMA_CTL),
80 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_DPG_LMA_DATA),
81 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_DPG_LMA_MASK),
82 SOC15_REG_ENTRY_STR(VCN, 0, regUVD_DPG_PAUSE)
83 };
84
85 #define NORMALIZE_VCN_REG_OFFSET(offset) \
86 (offset & 0x1FFFF)
87
88 static int vcn_v4_0_3_start_sriov(struct amdgpu_device *adev);
89 static void vcn_v4_0_3_set_unified_ring_funcs(struct amdgpu_device *adev);
90 static void vcn_v4_0_3_set_irq_funcs(struct amdgpu_device *adev);
91 static int vcn_v4_0_3_set_powergating_state(void *handle,
92 enum amd_powergating_state state);
93 static int vcn_v4_0_3_pause_dpg_mode(struct amdgpu_device *adev,
94 int inst_idx, struct dpg_pause_state *new_state);
95 static void vcn_v4_0_3_unified_ring_set_wptr(struct amdgpu_ring *ring);
96 static void vcn_v4_0_3_set_ras_funcs(struct amdgpu_device *adev);
97 static void vcn_v4_0_3_enable_ras(struct amdgpu_device *adev,
98 int inst_idx, bool indirect);
99 /**
100 * vcn_v4_0_3_early_init - set function pointers
101 *
102 * @handle: amdgpu_device pointer
103 *
104 * Set ring and irq function pointers
105 */
vcn_v4_0_3_early_init(void * handle)106 static int vcn_v4_0_3_early_init(void *handle)
107 {
108 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
109
110 /* re-use enc ring as unified ring */
111 adev->vcn.num_enc_rings = 1;
112
113 vcn_v4_0_3_set_unified_ring_funcs(adev);
114 vcn_v4_0_3_set_irq_funcs(adev);
115 vcn_v4_0_3_set_ras_funcs(adev);
116
117 return amdgpu_vcn_early_init(adev);
118 }
119
vcn_v4_0_3_fw_shared_init(struct amdgpu_device * adev,int inst_idx)120 static int vcn_v4_0_3_fw_shared_init(struct amdgpu_device *adev, int inst_idx)
121 {
122 struct amdgpu_vcn4_fw_shared *fw_shared;
123
124 fw_shared = adev->vcn.inst[inst_idx].fw_shared.cpu_addr;
125 fw_shared->present_flag_0 = cpu_to_le32(AMDGPU_FW_SHARED_FLAG_0_UNIFIED_QUEUE);
126 fw_shared->sq.is_enabled = 1;
127
128 if (amdgpu_vcnfw_log)
129 amdgpu_vcn_fwlog_init(&adev->vcn.inst[inst_idx]);
130
131 return 0;
132 }
133
134 /**
135 * vcn_v4_0_3_sw_init - sw init for VCN block
136 *
137 * @handle: amdgpu_device pointer
138 *
139 * Load firmware and sw initialization
140 */
vcn_v4_0_3_sw_init(void * handle)141 static int vcn_v4_0_3_sw_init(void *handle)
142 {
143 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
144 struct amdgpu_ring *ring;
145 int i, r, vcn_inst;
146 uint32_t reg_count = ARRAY_SIZE(vcn_reg_list_4_0_3);
147 uint32_t *ptr;
148
149 r = amdgpu_vcn_sw_init(adev);
150 if (r)
151 return r;
152
153 amdgpu_vcn_setup_ucode(adev);
154
155 r = amdgpu_vcn_resume(adev);
156 if (r)
157 return r;
158
159 /* VCN DEC TRAP */
160 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
161 VCN_4_0__SRCID__UVD_ENC_GENERAL_PURPOSE, &adev->vcn.inst->irq);
162 if (r)
163 return r;
164
165 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
166 vcn_inst = GET_INST(VCN, i);
167
168 ring = &adev->vcn.inst[i].ring_enc[0];
169 ring->use_doorbell = true;
170
171 if (!amdgpu_sriov_vf(adev))
172 ring->doorbell_index =
173 (adev->doorbell_index.vcn.vcn_ring0_1 << 1) +
174 9 * vcn_inst;
175 else
176 ring->doorbell_index =
177 (adev->doorbell_index.vcn.vcn_ring0_1 << 1) +
178 32 * vcn_inst;
179
180 ring->vm_hub = AMDGPU_MMHUB0(adev->vcn.inst[i].aid_id);
181 sprintf(ring->name, "vcn_unified_%d", adev->vcn.inst[i].aid_id);
182 r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.inst->irq, 0,
183 AMDGPU_RING_PRIO_DEFAULT,
184 &adev->vcn.inst[i].sched_score);
185 if (r)
186 return r;
187
188 vcn_v4_0_3_fw_shared_init(adev, i);
189 }
190
191 if (amdgpu_sriov_vf(adev)) {
192 r = amdgpu_virt_alloc_mm_table(adev);
193 if (r)
194 return r;
195 }
196
197 if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
198 adev->vcn.pause_dpg_mode = vcn_v4_0_3_pause_dpg_mode;
199
200 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__VCN)) {
201 r = amdgpu_vcn_ras_sw_init(adev);
202 if (r) {
203 dev_err(adev->dev, "Failed to initialize vcn ras block!\n");
204 return r;
205 }
206 }
207
208 /* Allocate memory for VCN IP Dump buffer */
209 ptr = kcalloc(adev->vcn.num_vcn_inst * reg_count, sizeof(uint32_t), GFP_KERNEL);
210 if (!ptr) {
211 DRM_ERROR("Failed to allocate memory for VCN IP Dump\n");
212 adev->vcn.ip_dump = NULL;
213 } else {
214 adev->vcn.ip_dump = ptr;
215 }
216
217 return 0;
218 }
219
220 /**
221 * vcn_v4_0_3_sw_fini - sw fini for VCN block
222 *
223 * @handle: amdgpu_device pointer
224 *
225 * VCN suspend and free up sw allocation
226 */
vcn_v4_0_3_sw_fini(void * handle)227 static int vcn_v4_0_3_sw_fini(void *handle)
228 {
229 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
230 int i, r, idx;
231
232 if (drm_dev_enter(&adev->ddev, &idx)) {
233 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
234 volatile struct amdgpu_vcn4_fw_shared *fw_shared;
235
236 fw_shared = adev->vcn.inst[i].fw_shared.cpu_addr;
237 fw_shared->present_flag_0 = 0;
238 fw_shared->sq.is_enabled = cpu_to_le32(false);
239 }
240 drm_dev_exit(idx);
241 }
242
243 if (amdgpu_sriov_vf(adev))
244 amdgpu_virt_free_mm_table(adev);
245
246 r = amdgpu_vcn_suspend(adev);
247 if (r)
248 return r;
249
250 r = amdgpu_vcn_sw_fini(adev);
251
252 kfree(adev->vcn.ip_dump);
253
254 return r;
255 }
256
257 /**
258 * vcn_v4_0_3_hw_init - start and test VCN block
259 *
260 * @handle: amdgpu_device pointer
261 *
262 * Initialize the hardware, boot up the VCPU and do some testing
263 */
vcn_v4_0_3_hw_init(void * handle)264 static int vcn_v4_0_3_hw_init(void *handle)
265 {
266 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
267 struct amdgpu_ring *ring;
268 int i, r, vcn_inst;
269
270 if (amdgpu_sriov_vf(adev)) {
271 r = vcn_v4_0_3_start_sriov(adev);
272 if (r)
273 return r;
274
275 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
276 ring = &adev->vcn.inst[i].ring_enc[0];
277 ring->wptr = 0;
278 ring->wptr_old = 0;
279 vcn_v4_0_3_unified_ring_set_wptr(ring);
280 ring->sched.ready = true;
281 }
282 } else {
283 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
284 struct amdgpu_vcn4_fw_shared *fw_shared;
285
286 vcn_inst = GET_INST(VCN, i);
287 ring = &adev->vcn.inst[i].ring_enc[0];
288
289 if (ring->use_doorbell) {
290 adev->nbio.funcs->vcn_doorbell_range(
291 adev, ring->use_doorbell,
292 (adev->doorbell_index.vcn.vcn_ring0_1 << 1) +
293 9 * vcn_inst,
294 adev->vcn.inst[i].aid_id);
295
296 WREG32_SOC15(
297 VCN, GET_INST(VCN, ring->me),
298 regVCN_RB1_DB_CTRL,
299 ring->doorbell_index
300 << VCN_RB1_DB_CTRL__OFFSET__SHIFT |
301 VCN_RB1_DB_CTRL__EN_MASK);
302
303 /* Read DB_CTRL to flush the write DB_CTRL command. */
304 RREG32_SOC15(
305 VCN, GET_INST(VCN, ring->me),
306 regVCN_RB1_DB_CTRL);
307 }
308
309 /* Re-init fw_shared when RAS fatal error occurred */
310 fw_shared = adev->vcn.inst[i].fw_shared.cpu_addr;
311 if (!fw_shared->sq.is_enabled)
312 vcn_v4_0_3_fw_shared_init(adev, i);
313
314 r = amdgpu_ring_test_helper(ring);
315 if (r)
316 return r;
317 }
318 }
319
320 return r;
321 }
322
323 /**
324 * vcn_v4_0_3_hw_fini - stop the hardware block
325 *
326 * @handle: amdgpu_device pointer
327 *
328 * Stop the VCN block, mark ring as not ready any more
329 */
vcn_v4_0_3_hw_fini(void * handle)330 static int vcn_v4_0_3_hw_fini(void *handle)
331 {
332 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
333
334 cancel_delayed_work_sync(&adev->vcn.idle_work);
335
336 if (adev->vcn.cur_state != AMD_PG_STATE_GATE)
337 vcn_v4_0_3_set_powergating_state(adev, AMD_PG_STATE_GATE);
338
339 return 0;
340 }
341
342 /**
343 * vcn_v4_0_3_suspend - suspend VCN block
344 *
345 * @handle: amdgpu_device pointer
346 *
347 * HW fini and suspend VCN block
348 */
vcn_v4_0_3_suspend(void * handle)349 static int vcn_v4_0_3_suspend(void *handle)
350 {
351 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
352 int r;
353
354 r = vcn_v4_0_3_hw_fini(adev);
355 if (r)
356 return r;
357
358 r = amdgpu_vcn_suspend(adev);
359
360 return r;
361 }
362
363 /**
364 * vcn_v4_0_3_resume - resume VCN block
365 *
366 * @handle: amdgpu_device pointer
367 *
368 * Resume firmware and hw init VCN block
369 */
vcn_v4_0_3_resume(void * handle)370 static int vcn_v4_0_3_resume(void *handle)
371 {
372 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
373 int r;
374
375 r = amdgpu_vcn_resume(adev);
376 if (r)
377 return r;
378
379 r = vcn_v4_0_3_hw_init(adev);
380
381 return r;
382 }
383
384 /**
385 * vcn_v4_0_3_mc_resume - memory controller programming
386 *
387 * @adev: amdgpu_device pointer
388 * @inst_idx: instance number
389 *
390 * Let the VCN memory controller know it's offsets
391 */
vcn_v4_0_3_mc_resume(struct amdgpu_device * adev,int inst_idx)392 static void vcn_v4_0_3_mc_resume(struct amdgpu_device *adev, int inst_idx)
393 {
394 uint32_t offset, size, vcn_inst;
395 const struct common_firmware_header *hdr;
396
397 hdr = (const struct common_firmware_header *)adev->vcn.fw[inst_idx]->data;
398 size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
399
400 vcn_inst = GET_INST(VCN, inst_idx);
401 /* cache window 0: fw */
402 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
403 WREG32_SOC15(
404 VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
405 (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN + inst_idx]
406 .tmr_mc_addr_lo));
407 WREG32_SOC15(
408 VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
409 (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN + inst_idx]
410 .tmr_mc_addr_hi));
411 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_OFFSET0, 0);
412 offset = 0;
413 } else {
414 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
415 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr));
416 WREG32_SOC15(VCN, vcn_inst,
417 regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
418 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr));
419 offset = size;
420 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_OFFSET0,
421 AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
422 }
423 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_SIZE0, size);
424
425 /* cache window 1: stack */
426 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
427 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset));
428 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
429 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset));
430 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_OFFSET1, 0);
431 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_SIZE1,
432 AMDGPU_VCN_STACK_SIZE);
433
434 /* cache window 2: context */
435 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
436 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset +
437 AMDGPU_VCN_STACK_SIZE));
438 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
439 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset +
440 AMDGPU_VCN_STACK_SIZE));
441 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_OFFSET2, 0);
442 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_CACHE_SIZE2,
443 AMDGPU_VCN_CONTEXT_SIZE);
444
445 /* non-cache window */
446 WREG32_SOC15(
447 VCN, vcn_inst, regUVD_LMI_VCPU_NC0_64BIT_BAR_LOW,
448 lower_32_bits(adev->vcn.inst[inst_idx].fw_shared.gpu_addr));
449 WREG32_SOC15(
450 VCN, vcn_inst, regUVD_LMI_VCPU_NC0_64BIT_BAR_HIGH,
451 upper_32_bits(adev->vcn.inst[inst_idx].fw_shared.gpu_addr));
452 WREG32_SOC15(VCN, vcn_inst, regUVD_VCPU_NONCACHE_OFFSET0, 0);
453 WREG32_SOC15(
454 VCN, vcn_inst, regUVD_VCPU_NONCACHE_SIZE0,
455 AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_vcn4_fw_shared)));
456 }
457
458 /**
459 * vcn_v4_0_3_mc_resume_dpg_mode - memory controller programming for dpg mode
460 *
461 * @adev: amdgpu_device pointer
462 * @inst_idx: instance number index
463 * @indirect: indirectly write sram
464 *
465 * Let the VCN memory controller know it's offsets with dpg mode
466 */
vcn_v4_0_3_mc_resume_dpg_mode(struct amdgpu_device * adev,int inst_idx,bool indirect)467 static void vcn_v4_0_3_mc_resume_dpg_mode(struct amdgpu_device *adev, int inst_idx, bool indirect)
468 {
469 uint32_t offset, size;
470 const struct common_firmware_header *hdr;
471
472 hdr = (const struct common_firmware_header *)adev->vcn.fw[inst_idx]->data;
473 size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
474
475 /* cache window 0: fw */
476 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
477 if (!indirect) {
478 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
479 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
480 (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN +
481 inst_idx].tmr_mc_addr_lo), 0, indirect);
482 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
483 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
484 (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN +
485 inst_idx].tmr_mc_addr_hi), 0, indirect);
486 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
487 VCN, 0, regUVD_VCPU_CACHE_OFFSET0), 0, 0, indirect);
488 } else {
489 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
490 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
491 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
492 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH), 0, 0, indirect);
493 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
494 VCN, 0, regUVD_VCPU_CACHE_OFFSET0), 0, 0, indirect);
495 }
496 offset = 0;
497 } else {
498 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
499 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
500 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr), 0, indirect);
501 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
502 VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
503 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr), 0, indirect);
504 offset = size;
505 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
506 VCN, 0, regUVD_VCPU_CACHE_OFFSET0),
507 AMDGPU_UVD_FIRMWARE_OFFSET >> 3, 0, indirect);
508 }
509
510 if (!indirect)
511 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
512 VCN, 0, regUVD_VCPU_CACHE_SIZE0), size, 0, indirect);
513 else
514 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
515 VCN, 0, regUVD_VCPU_CACHE_SIZE0), 0, 0, indirect);
516
517 /* cache window 1: stack */
518 if (!indirect) {
519 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
520 VCN, 0, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
521 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset), 0, indirect);
522 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
523 VCN, 0, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
524 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset), 0, indirect);
525 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
526 VCN, 0, regUVD_VCPU_CACHE_OFFSET1), 0, 0, indirect);
527 } else {
528 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
529 VCN, 0, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), 0, 0, indirect);
530 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
531 VCN, 0, regUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), 0, 0, indirect);
532 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
533 VCN, 0, regUVD_VCPU_CACHE_OFFSET1), 0, 0, indirect);
534 }
535 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
536 VCN, 0, regUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_STACK_SIZE, 0, indirect);
537
538 /* cache window 2: context */
539 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
540 VCN, 0, regUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
541 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset +
542 AMDGPU_VCN_STACK_SIZE), 0, indirect);
543 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
544 VCN, 0, regUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
545 upper_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset +
546 AMDGPU_VCN_STACK_SIZE), 0, indirect);
547 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
548 VCN, 0, regUVD_VCPU_CACHE_OFFSET2), 0, 0, indirect);
549 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
550 VCN, 0, regUVD_VCPU_CACHE_SIZE2), AMDGPU_VCN_CONTEXT_SIZE, 0, indirect);
551
552 /* non-cache window */
553 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
554 VCN, 0, regUVD_LMI_VCPU_NC0_64BIT_BAR_LOW),
555 lower_32_bits(adev->vcn.inst[inst_idx].fw_shared.gpu_addr), 0, indirect);
556 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
557 VCN, 0, regUVD_LMI_VCPU_NC0_64BIT_BAR_HIGH),
558 upper_32_bits(adev->vcn.inst[inst_idx].fw_shared.gpu_addr), 0, indirect);
559 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
560 VCN, 0, regUVD_VCPU_NONCACHE_OFFSET0), 0, 0, indirect);
561 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
562 VCN, 0, regUVD_VCPU_NONCACHE_SIZE0),
563 AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_vcn4_fw_shared)), 0, indirect);
564
565 /* VCN global tiling registers */
566 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
567 VCN, 0, regUVD_GFX8_ADDR_CONFIG), adev->gfx.config.gb_addr_config, 0, indirect);
568 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
569 VCN, 0, regUVD_GFX10_ADDR_CONFIG), adev->gfx.config.gb_addr_config, 0, indirect);
570 }
571
572 /**
573 * vcn_v4_0_3_disable_clock_gating - disable VCN clock gating
574 *
575 * @adev: amdgpu_device pointer
576 * @inst_idx: instance number
577 *
578 * Disable clock gating for VCN block
579 */
vcn_v4_0_3_disable_clock_gating(struct amdgpu_device * adev,int inst_idx)580 static void vcn_v4_0_3_disable_clock_gating(struct amdgpu_device *adev, int inst_idx)
581 {
582 uint32_t data;
583 int vcn_inst;
584
585 if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
586 return;
587
588 vcn_inst = GET_INST(VCN, inst_idx);
589
590 /* VCN disable CGC */
591 data = RREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL);
592 data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
593 data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
594 data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
595 WREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL, data);
596
597 data = RREG32_SOC15(VCN, vcn_inst, regUVD_CGC_GATE);
598 data &= ~(UVD_CGC_GATE__SYS_MASK
599 | UVD_CGC_GATE__MPEG2_MASK
600 | UVD_CGC_GATE__REGS_MASK
601 | UVD_CGC_GATE__RBC_MASK
602 | UVD_CGC_GATE__LMI_MC_MASK
603 | UVD_CGC_GATE__LMI_UMC_MASK
604 | UVD_CGC_GATE__MPC_MASK
605 | UVD_CGC_GATE__LBSI_MASK
606 | UVD_CGC_GATE__LRBBM_MASK
607 | UVD_CGC_GATE__WCB_MASK
608 | UVD_CGC_GATE__VCPU_MASK
609 | UVD_CGC_GATE__MMSCH_MASK);
610
611 WREG32_SOC15(VCN, vcn_inst, regUVD_CGC_GATE, data);
612 SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_CGC_GATE, 0, 0xFFFFFFFF);
613
614 data = RREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL);
615 data &= ~(UVD_CGC_CTRL__SYS_MODE_MASK
616 | UVD_CGC_CTRL__MPEG2_MODE_MASK
617 | UVD_CGC_CTRL__REGS_MODE_MASK
618 | UVD_CGC_CTRL__RBC_MODE_MASK
619 | UVD_CGC_CTRL__LMI_MC_MODE_MASK
620 | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
621 | UVD_CGC_CTRL__MPC_MODE_MASK
622 | UVD_CGC_CTRL__LBSI_MODE_MASK
623 | UVD_CGC_CTRL__LRBBM_MODE_MASK
624 | UVD_CGC_CTRL__WCB_MODE_MASK
625 | UVD_CGC_CTRL__VCPU_MODE_MASK
626 | UVD_CGC_CTRL__MMSCH_MODE_MASK);
627 WREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL, data);
628
629 data = RREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_GATE);
630 data |= (UVD_SUVD_CGC_GATE__SRE_MASK
631 | UVD_SUVD_CGC_GATE__SIT_MASK
632 | UVD_SUVD_CGC_GATE__SMP_MASK
633 | UVD_SUVD_CGC_GATE__SCM_MASK
634 | UVD_SUVD_CGC_GATE__SDB_MASK
635 | UVD_SUVD_CGC_GATE__SRE_H264_MASK
636 | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
637 | UVD_SUVD_CGC_GATE__SIT_H264_MASK
638 | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
639 | UVD_SUVD_CGC_GATE__SCM_H264_MASK
640 | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
641 | UVD_SUVD_CGC_GATE__SDB_H264_MASK
642 | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
643 | UVD_SUVD_CGC_GATE__ENT_MASK
644 | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
645 | UVD_SUVD_CGC_GATE__SITE_MASK
646 | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
647 | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
648 | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
649 | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
650 | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
651 WREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_GATE, data);
652
653 data = RREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_CTRL);
654 data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
655 | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
656 | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
657 | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
658 | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
659 | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
660 | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
661 | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
662 WREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_CTRL, data);
663 }
664
665 /**
666 * vcn_v4_0_3_disable_clock_gating_dpg_mode - disable VCN clock gating dpg mode
667 *
668 * @adev: amdgpu_device pointer
669 * @sram_sel: sram select
670 * @inst_idx: instance number index
671 * @indirect: indirectly write sram
672 *
673 * Disable clock gating for VCN block with dpg mode
674 */
vcn_v4_0_3_disable_clock_gating_dpg_mode(struct amdgpu_device * adev,uint8_t sram_sel,int inst_idx,uint8_t indirect)675 static void vcn_v4_0_3_disable_clock_gating_dpg_mode(struct amdgpu_device *adev, uint8_t sram_sel,
676 int inst_idx, uint8_t indirect)
677 {
678 uint32_t reg_data = 0;
679
680 if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
681 return;
682
683 /* enable sw clock gating control */
684 reg_data = 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
685 reg_data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
686 reg_data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
687 reg_data &= ~(UVD_CGC_CTRL__SYS_MODE_MASK |
688 UVD_CGC_CTRL__MPEG2_MODE_MASK |
689 UVD_CGC_CTRL__REGS_MODE_MASK |
690 UVD_CGC_CTRL__RBC_MODE_MASK |
691 UVD_CGC_CTRL__LMI_MC_MODE_MASK |
692 UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
693 UVD_CGC_CTRL__IDCT_MODE_MASK |
694 UVD_CGC_CTRL__MPRD_MODE_MASK |
695 UVD_CGC_CTRL__MPC_MODE_MASK |
696 UVD_CGC_CTRL__LBSI_MODE_MASK |
697 UVD_CGC_CTRL__LRBBM_MODE_MASK |
698 UVD_CGC_CTRL__WCB_MODE_MASK |
699 UVD_CGC_CTRL__VCPU_MODE_MASK);
700 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
701 VCN, 0, regUVD_CGC_CTRL), reg_data, sram_sel, indirect);
702
703 /* turn off clock gating */
704 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
705 VCN, 0, regUVD_CGC_GATE), 0, sram_sel, indirect);
706
707 /* turn on SUVD clock gating */
708 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
709 VCN, 0, regUVD_SUVD_CGC_GATE), 1, sram_sel, indirect);
710
711 /* turn on sw mode in UVD_SUVD_CGC_CTRL */
712 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
713 VCN, 0, regUVD_SUVD_CGC_CTRL), 0, sram_sel, indirect);
714 }
715
716 /**
717 * vcn_v4_0_3_enable_clock_gating - enable VCN clock gating
718 *
719 * @adev: amdgpu_device pointer
720 * @inst_idx: instance number
721 *
722 * Enable clock gating for VCN block
723 */
vcn_v4_0_3_enable_clock_gating(struct amdgpu_device * adev,int inst_idx)724 static void vcn_v4_0_3_enable_clock_gating(struct amdgpu_device *adev, int inst_idx)
725 {
726 uint32_t data;
727 int vcn_inst;
728
729 if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
730 return;
731
732 vcn_inst = GET_INST(VCN, inst_idx);
733
734 /* enable VCN CGC */
735 data = RREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL);
736 data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
737 data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
738 data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
739 WREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL, data);
740
741 data = RREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL);
742 data |= (UVD_CGC_CTRL__SYS_MODE_MASK
743 | UVD_CGC_CTRL__MPEG2_MODE_MASK
744 | UVD_CGC_CTRL__REGS_MODE_MASK
745 | UVD_CGC_CTRL__RBC_MODE_MASK
746 | UVD_CGC_CTRL__LMI_MC_MODE_MASK
747 | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
748 | UVD_CGC_CTRL__MPC_MODE_MASK
749 | UVD_CGC_CTRL__LBSI_MODE_MASK
750 | UVD_CGC_CTRL__LRBBM_MODE_MASK
751 | UVD_CGC_CTRL__WCB_MODE_MASK
752 | UVD_CGC_CTRL__VCPU_MODE_MASK);
753 WREG32_SOC15(VCN, vcn_inst, regUVD_CGC_CTRL, data);
754
755 data = RREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_CTRL);
756 data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
757 | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
758 | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
759 | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
760 | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
761 | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
762 | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
763 | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
764 WREG32_SOC15(VCN, vcn_inst, regUVD_SUVD_CGC_CTRL, data);
765 }
766
767 /**
768 * vcn_v4_0_3_start_dpg_mode - VCN start with dpg mode
769 *
770 * @adev: amdgpu_device pointer
771 * @inst_idx: instance number index
772 * @indirect: indirectly write sram
773 *
774 * Start VCN block with dpg mode
775 */
vcn_v4_0_3_start_dpg_mode(struct amdgpu_device * adev,int inst_idx,bool indirect)776 static int vcn_v4_0_3_start_dpg_mode(struct amdgpu_device *adev, int inst_idx, bool indirect)
777 {
778 volatile struct amdgpu_vcn4_fw_shared *fw_shared =
779 adev->vcn.inst[inst_idx].fw_shared.cpu_addr;
780 struct amdgpu_ring *ring;
781 int vcn_inst;
782 uint32_t tmp;
783
784 vcn_inst = GET_INST(VCN, inst_idx);
785 /* disable register anti-hang mechanism */
786 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_POWER_STATUS), 1,
787 ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK);
788 /* enable dynamic power gating mode */
789 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_POWER_STATUS);
790 tmp |= UVD_POWER_STATUS__UVD_PG_MODE_MASK;
791 tmp |= UVD_POWER_STATUS__UVD_PG_EN_MASK;
792 WREG32_SOC15(VCN, vcn_inst, regUVD_POWER_STATUS, tmp);
793
794 if (indirect) {
795 DRM_DEV_DEBUG(adev->dev, "VCN %d start: on AID %d",
796 inst_idx, adev->vcn.inst[inst_idx].aid_id);
797 adev->vcn.inst[inst_idx].dpg_sram_curr_addr =
798 (uint32_t *)adev->vcn.inst[inst_idx].dpg_sram_cpu_addr;
799 /* Use dummy register 0xDEADBEEF passing AID selection to PSP FW */
800 WREG32_SOC15_DPG_MODE(inst_idx, 0xDEADBEEF,
801 adev->vcn.inst[inst_idx].aid_id, 0, true);
802 }
803
804 /* enable clock gating */
805 vcn_v4_0_3_disable_clock_gating_dpg_mode(adev, 0, inst_idx, indirect);
806
807 /* enable VCPU clock */
808 tmp = (0xFF << UVD_VCPU_CNTL__PRB_TIMEOUT_VAL__SHIFT);
809 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK;
810 tmp |= UVD_VCPU_CNTL__BLK_RST_MASK;
811
812 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
813 VCN, 0, regUVD_VCPU_CNTL), tmp, 0, indirect);
814
815 /* disable master interrupt */
816 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
817 VCN, 0, regUVD_MASTINT_EN), 0, 0, indirect);
818
819 /* setup regUVD_LMI_CTRL */
820 tmp = (UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
821 UVD_LMI_CTRL__REQ_MODE_MASK |
822 UVD_LMI_CTRL__CRC_RESET_MASK |
823 UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
824 UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
825 UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
826 (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
827 0x00100000L);
828 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
829 VCN, 0, regUVD_LMI_CTRL), tmp, 0, indirect);
830
831 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
832 VCN, 0, regUVD_MPC_CNTL),
833 0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT, 0, indirect);
834
835 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
836 VCN, 0, regUVD_MPC_SET_MUXA0),
837 ((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
838 (0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
839 (0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
840 (0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)), 0, indirect);
841
842 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
843 VCN, 0, regUVD_MPC_SET_MUXB0),
844 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
845 (0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
846 (0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
847 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect);
848
849 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
850 VCN, 0, regUVD_MPC_SET_MUX),
851 ((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
852 (0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
853 (0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)), 0, indirect);
854
855 vcn_v4_0_3_mc_resume_dpg_mode(adev, inst_idx, indirect);
856
857 tmp = (0xFF << UVD_VCPU_CNTL__PRB_TIMEOUT_VAL__SHIFT);
858 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK;
859 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
860 VCN, 0, regUVD_VCPU_CNTL), tmp, 0, indirect);
861
862 /* enable LMI MC and UMC channels */
863 tmp = 0x1f << UVD_LMI_CTRL2__RE_OFLD_MIF_WR_REQ_NUM__SHIFT;
864 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
865 VCN, 0, regUVD_LMI_CTRL2), tmp, 0, indirect);
866
867 vcn_v4_0_3_enable_ras(adev, inst_idx, indirect);
868
869 /* enable master interrupt */
870 WREG32_SOC15_DPG_MODE(inst_idx, SOC15_DPG_MODE_OFFSET(
871 VCN, 0, regUVD_MASTINT_EN),
872 UVD_MASTINT_EN__VCPU_EN_MASK, 0, indirect);
873
874 if (indirect)
875 amdgpu_vcn_psp_update_sram(adev, inst_idx, AMDGPU_UCODE_ID_VCN0_RAM);
876
877 ring = &adev->vcn.inst[inst_idx].ring_enc[0];
878
879 /* program the RB_BASE for ring buffer */
880 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_BASE_LO,
881 lower_32_bits(ring->gpu_addr));
882 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_BASE_HI,
883 upper_32_bits(ring->gpu_addr));
884
885 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE,
886 ring->ring_size / sizeof(uint32_t));
887
888 /* resetting ring, fw should not check RB ring */
889 tmp = RREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE);
890 tmp &= ~(VCN_RB_ENABLE__RB_EN_MASK);
891 WREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE, tmp);
892 fw_shared->sq.queue_mode |= FW_QUEUE_RING_RESET;
893
894 /* Initialize the ring buffer's read and write pointers */
895 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_RPTR, 0);
896 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_WPTR, 0);
897 ring->wptr = RREG32_SOC15(VCN, vcn_inst, regUVD_RB_WPTR);
898
899 tmp = RREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE);
900 tmp |= VCN_RB_ENABLE__RB_EN_MASK;
901 WREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE, tmp);
902 fw_shared->sq.queue_mode &= ~(FW_QUEUE_RING_RESET | FW_QUEUE_DPG_HOLD_OFF);
903
904 /*resetting done, fw can check RB ring */
905 fw_shared->sq.queue_mode &= cpu_to_le32(~FW_QUEUE_RING_RESET);
906
907 return 0;
908 }
909
vcn_v4_0_3_start_sriov(struct amdgpu_device * adev)910 static int vcn_v4_0_3_start_sriov(struct amdgpu_device *adev)
911 {
912 int i, vcn_inst;
913 struct amdgpu_ring *ring_enc;
914 uint64_t cache_addr;
915 uint64_t rb_enc_addr;
916 uint64_t ctx_addr;
917 uint32_t param, resp, expected;
918 uint32_t offset, cache_size;
919 uint32_t tmp, timeout;
920
921 struct amdgpu_mm_table *table = &adev->virt.mm_table;
922 uint32_t *table_loc;
923 uint32_t table_size;
924 uint32_t size, size_dw;
925 uint32_t init_status;
926 uint32_t enabled_vcn;
927
928 struct mmsch_v4_0_cmd_direct_write
929 direct_wt = { {0} };
930 struct mmsch_v4_0_cmd_direct_read_modify_write
931 direct_rd_mod_wt = { {0} };
932 struct mmsch_v4_0_cmd_end end = { {0} };
933 struct mmsch_v4_0_3_init_header header;
934
935 volatile struct amdgpu_vcn4_fw_shared *fw_shared;
936 volatile struct amdgpu_fw_shared_rb_setup *rb_setup;
937
938 direct_wt.cmd_header.command_type =
939 MMSCH_COMMAND__DIRECT_REG_WRITE;
940 direct_rd_mod_wt.cmd_header.command_type =
941 MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
942 end.cmd_header.command_type = MMSCH_COMMAND__END;
943
944 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
945 vcn_inst = GET_INST(VCN, i);
946
947 vcn_v4_0_3_fw_shared_init(adev, vcn_inst);
948
949 memset(&header, 0, sizeof(struct mmsch_v4_0_3_init_header));
950 header.version = MMSCH_VERSION;
951 header.total_size = sizeof(struct mmsch_v4_0_3_init_header) >> 2;
952
953 table_loc = (uint32_t *)table->cpu_addr;
954 table_loc += header.total_size;
955
956 table_size = 0;
957
958 MMSCH_V4_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCN, 0, regUVD_STATUS),
959 ~UVD_STATUS__UVD_BUSY, UVD_STATUS__UVD_BUSY);
960
961 cache_size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw[i]->size + 4);
962
963 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
964 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
965 regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
966 adev->firmware.ucode[AMDGPU_UCODE_ID_VCN + i].tmr_mc_addr_lo);
967
968 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
969 regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
970 adev->firmware.ucode[AMDGPU_UCODE_ID_VCN + i].tmr_mc_addr_hi);
971
972 offset = 0;
973 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
974 regUVD_VCPU_CACHE_OFFSET0), 0);
975 } else {
976 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
977 regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
978 lower_32_bits(adev->vcn.inst[i].gpu_addr));
979 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
980 regUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
981 upper_32_bits(adev->vcn.inst[i].gpu_addr));
982 offset = cache_size;
983 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
984 regUVD_VCPU_CACHE_OFFSET0),
985 AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
986 }
987
988 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
989 regUVD_VCPU_CACHE_SIZE0),
990 cache_size);
991
992 cache_addr = adev->vcn.inst[vcn_inst].gpu_addr + offset;
993 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
994 regUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), lower_32_bits(cache_addr));
995 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
996 regUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), upper_32_bits(cache_addr));
997 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
998 regUVD_VCPU_CACHE_OFFSET1), 0);
999 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1000 regUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_STACK_SIZE);
1001
1002 cache_addr = adev->vcn.inst[vcn_inst].gpu_addr + offset +
1003 AMDGPU_VCN_STACK_SIZE;
1004
1005 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1006 regUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW), lower_32_bits(cache_addr));
1007
1008 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1009 regUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH), upper_32_bits(cache_addr));
1010
1011 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1012 regUVD_VCPU_CACHE_OFFSET2), 0);
1013
1014 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1015 regUVD_VCPU_CACHE_SIZE2), AMDGPU_VCN_CONTEXT_SIZE);
1016
1017 fw_shared = adev->vcn.inst[vcn_inst].fw_shared.cpu_addr;
1018 rb_setup = &fw_shared->rb_setup;
1019
1020 ring_enc = &adev->vcn.inst[vcn_inst].ring_enc[0];
1021 ring_enc->wptr = 0;
1022 rb_enc_addr = ring_enc->gpu_addr;
1023
1024 rb_setup->is_rb_enabled_flags |= RB_ENABLED;
1025 rb_setup->rb_addr_lo = lower_32_bits(rb_enc_addr);
1026 rb_setup->rb_addr_hi = upper_32_bits(rb_enc_addr);
1027 rb_setup->rb_size = ring_enc->ring_size / 4;
1028 fw_shared->present_flag_0 |= cpu_to_le32(AMDGPU_VCN_VF_RB_SETUP_FLAG);
1029
1030 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1031 regUVD_LMI_VCPU_NC0_64BIT_BAR_LOW),
1032 lower_32_bits(adev->vcn.inst[vcn_inst].fw_shared.gpu_addr));
1033 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1034 regUVD_LMI_VCPU_NC0_64BIT_BAR_HIGH),
1035 upper_32_bits(adev->vcn.inst[vcn_inst].fw_shared.gpu_addr));
1036 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCN, 0,
1037 regUVD_VCPU_NONCACHE_SIZE0),
1038 AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_vcn4_fw_shared)));
1039 MMSCH_V4_0_INSERT_END();
1040
1041 header.vcn0.init_status = 0;
1042 header.vcn0.table_offset = header.total_size;
1043 header.vcn0.table_size = table_size;
1044 header.total_size += table_size;
1045
1046 /* Send init table to mmsch */
1047 size = sizeof(struct mmsch_v4_0_3_init_header);
1048 table_loc = (uint32_t *)table->cpu_addr;
1049 memcpy((void *)table_loc, &header, size);
1050
1051 ctx_addr = table->gpu_addr;
1052 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_CTX_ADDR_LO, lower_32_bits(ctx_addr));
1053 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_CTX_ADDR_HI, upper_32_bits(ctx_addr));
1054
1055 tmp = RREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_VMID);
1056 tmp &= ~MMSCH_VF_VMID__VF_CTX_VMID_MASK;
1057 tmp |= (0 << MMSCH_VF_VMID__VF_CTX_VMID__SHIFT);
1058 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_VMID, tmp);
1059
1060 size = header.total_size;
1061 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_CTX_SIZE, size);
1062
1063 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_MAILBOX_RESP, 0);
1064
1065 param = 0x00000001;
1066 WREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_MAILBOX_HOST, param);
1067 tmp = 0;
1068 timeout = 1000;
1069 resp = 0;
1070 expected = MMSCH_VF_MAILBOX_RESP__OK;
1071 while (resp != expected) {
1072 resp = RREG32_SOC15(VCN, vcn_inst, regMMSCH_VF_MAILBOX_RESP);
1073 if (resp != 0)
1074 break;
1075
1076 udelay(10);
1077 tmp = tmp + 10;
1078 if (tmp >= timeout) {
1079 DRM_ERROR("failed to init MMSCH. TIME-OUT after %d usec"\
1080 " waiting for regMMSCH_VF_MAILBOX_RESP "\
1081 "(expected=0x%08x, readback=0x%08x)\n",
1082 tmp, expected, resp);
1083 return -EBUSY;
1084 }
1085 }
1086
1087 enabled_vcn = amdgpu_vcn_is_disabled_vcn(adev, VCN_DECODE_RING, 0) ? 1 : 0;
1088 init_status = ((struct mmsch_v4_0_3_init_header *)(table_loc))->vcn0.init_status;
1089 if (resp != expected && resp != MMSCH_VF_MAILBOX_RESP__INCOMPLETE
1090 && init_status != MMSCH_VF_ENGINE_STATUS__PASS) {
1091 DRM_ERROR("MMSCH init status is incorrect! readback=0x%08x, header init "\
1092 "status for VCN%x: 0x%x\n", resp, enabled_vcn, init_status);
1093 }
1094 }
1095
1096 return 0;
1097 }
1098
1099 /**
1100 * vcn_v4_0_3_start - VCN start
1101 *
1102 * @adev: amdgpu_device pointer
1103 *
1104 * Start VCN block
1105 */
vcn_v4_0_3_start(struct amdgpu_device * adev)1106 static int vcn_v4_0_3_start(struct amdgpu_device *adev)
1107 {
1108 volatile struct amdgpu_vcn4_fw_shared *fw_shared;
1109 struct amdgpu_ring *ring;
1110 int i, j, k, r, vcn_inst;
1111 uint32_t tmp;
1112
1113 if (adev->pm.dpm_enabled)
1114 amdgpu_dpm_enable_uvd(adev, true);
1115
1116 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1117 if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
1118 r = vcn_v4_0_3_start_dpg_mode(adev, i, adev->vcn.indirect_sram);
1119 continue;
1120 }
1121
1122 vcn_inst = GET_INST(VCN, i);
1123 /* set VCN status busy */
1124 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_STATUS) |
1125 UVD_STATUS__UVD_BUSY;
1126 WREG32_SOC15(VCN, vcn_inst, regUVD_STATUS, tmp);
1127
1128 /*SW clock gating */
1129 vcn_v4_0_3_disable_clock_gating(adev, i);
1130
1131 /* enable VCPU clock */
1132 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_VCPU_CNTL),
1133 UVD_VCPU_CNTL__CLK_EN_MASK,
1134 ~UVD_VCPU_CNTL__CLK_EN_MASK);
1135
1136 /* disable master interrupt */
1137 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_MASTINT_EN), 0,
1138 ~UVD_MASTINT_EN__VCPU_EN_MASK);
1139
1140 /* enable LMI MC and UMC channels */
1141 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_LMI_CTRL2), 0,
1142 ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
1143
1144 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET);
1145 tmp &= ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK;
1146 tmp &= ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK;
1147 WREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET, tmp);
1148
1149 /* setup regUVD_LMI_CTRL */
1150 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_LMI_CTRL);
1151 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_CTRL,
1152 tmp | UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
1153 UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
1154 UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
1155 UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK);
1156
1157 /* setup regUVD_MPC_CNTL */
1158 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_MPC_CNTL);
1159 tmp &= ~UVD_MPC_CNTL__REPLACEMENT_MODE_MASK;
1160 tmp |= 0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT;
1161 WREG32_SOC15(VCN, vcn_inst, regUVD_MPC_CNTL, tmp);
1162
1163 /* setup UVD_MPC_SET_MUXA0 */
1164 WREG32_SOC15(VCN, vcn_inst, regUVD_MPC_SET_MUXA0,
1165 ((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
1166 (0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
1167 (0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
1168 (0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)));
1169
1170 /* setup UVD_MPC_SET_MUXB0 */
1171 WREG32_SOC15(VCN, vcn_inst, regUVD_MPC_SET_MUXB0,
1172 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
1173 (0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
1174 (0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
1175 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)));
1176
1177 /* setup UVD_MPC_SET_MUX */
1178 WREG32_SOC15(VCN, vcn_inst, regUVD_MPC_SET_MUX,
1179 ((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
1180 (0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
1181 (0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)));
1182
1183 vcn_v4_0_3_mc_resume(adev, i);
1184
1185 /* VCN global tiling registers */
1186 WREG32_SOC15(VCN, vcn_inst, regUVD_GFX8_ADDR_CONFIG,
1187 adev->gfx.config.gb_addr_config);
1188 WREG32_SOC15(VCN, vcn_inst, regUVD_GFX10_ADDR_CONFIG,
1189 adev->gfx.config.gb_addr_config);
1190
1191 /* unblock VCPU register access */
1192 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_RB_ARB_CTRL), 0,
1193 ~UVD_RB_ARB_CTRL__VCPU_DIS_MASK);
1194
1195 /* release VCPU reset to boot */
1196 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_VCPU_CNTL), 0,
1197 ~UVD_VCPU_CNTL__BLK_RST_MASK);
1198
1199 for (j = 0; j < 10; ++j) {
1200 uint32_t status;
1201
1202 for (k = 0; k < 100; ++k) {
1203 status = RREG32_SOC15(VCN, vcn_inst,
1204 regUVD_STATUS);
1205 if (status & 2)
1206 break;
1207 mdelay(10);
1208 }
1209 r = 0;
1210 if (status & 2)
1211 break;
1212
1213 DRM_DEV_ERROR(adev->dev,
1214 "VCN decode not responding, trying to reset the VCPU!!!\n");
1215 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst,
1216 regUVD_VCPU_CNTL),
1217 UVD_VCPU_CNTL__BLK_RST_MASK,
1218 ~UVD_VCPU_CNTL__BLK_RST_MASK);
1219 mdelay(10);
1220 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst,
1221 regUVD_VCPU_CNTL),
1222 0, ~UVD_VCPU_CNTL__BLK_RST_MASK);
1223
1224 mdelay(10);
1225 r = -1;
1226 }
1227
1228 if (r) {
1229 DRM_DEV_ERROR(adev->dev, "VCN decode not responding, giving up!!!\n");
1230 return r;
1231 }
1232
1233 /* enable master interrupt */
1234 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_MASTINT_EN),
1235 UVD_MASTINT_EN__VCPU_EN_MASK,
1236 ~UVD_MASTINT_EN__VCPU_EN_MASK);
1237
1238 /* clear the busy bit of VCN_STATUS */
1239 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_STATUS), 0,
1240 ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
1241
1242 ring = &adev->vcn.inst[i].ring_enc[0];
1243 fw_shared = adev->vcn.inst[i].fw_shared.cpu_addr;
1244
1245 /* program the RB_BASE for ring buffer */
1246 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_BASE_LO,
1247 lower_32_bits(ring->gpu_addr));
1248 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_BASE_HI,
1249 upper_32_bits(ring->gpu_addr));
1250
1251 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_SIZE,
1252 ring->ring_size / sizeof(uint32_t));
1253
1254 /* resetting ring, fw should not check RB ring */
1255 tmp = RREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE);
1256 tmp &= ~(VCN_RB_ENABLE__RB_EN_MASK);
1257 WREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE, tmp);
1258
1259 /* Initialize the ring buffer's read and write pointers */
1260 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_RPTR, 0);
1261 WREG32_SOC15(VCN, vcn_inst, regUVD_RB_WPTR, 0);
1262
1263 tmp = RREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE);
1264 tmp |= VCN_RB_ENABLE__RB_EN_MASK;
1265 WREG32_SOC15(VCN, vcn_inst, regVCN_RB_ENABLE, tmp);
1266
1267 ring->wptr = RREG32_SOC15(VCN, vcn_inst, regUVD_RB_WPTR);
1268 fw_shared->sq.queue_mode &=
1269 cpu_to_le32(~(FW_QUEUE_RING_RESET | FW_QUEUE_DPG_HOLD_OFF));
1270
1271 }
1272 return 0;
1273 }
1274
1275 /**
1276 * vcn_v4_0_3_stop_dpg_mode - VCN stop with dpg mode
1277 *
1278 * @adev: amdgpu_device pointer
1279 * @inst_idx: instance number index
1280 *
1281 * Stop VCN block with dpg mode
1282 */
vcn_v4_0_3_stop_dpg_mode(struct amdgpu_device * adev,int inst_idx)1283 static int vcn_v4_0_3_stop_dpg_mode(struct amdgpu_device *adev, int inst_idx)
1284 {
1285 uint32_t tmp;
1286 int vcn_inst;
1287
1288 vcn_inst = GET_INST(VCN, inst_idx);
1289
1290 /* Wait for power status to be 1 */
1291 SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_POWER_STATUS, 1,
1292 UVD_POWER_STATUS__UVD_POWER_STATUS_MASK);
1293
1294 /* wait for read ptr to be equal to write ptr */
1295 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_RB_WPTR);
1296 SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_RB_RPTR, tmp, 0xFFFFFFFF);
1297
1298 SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_POWER_STATUS, 1,
1299 UVD_POWER_STATUS__UVD_POWER_STATUS_MASK);
1300
1301 /* disable dynamic power gating mode */
1302 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_POWER_STATUS), 0,
1303 ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
1304 return 0;
1305 }
1306
1307 /**
1308 * vcn_v4_0_3_stop - VCN stop
1309 *
1310 * @adev: amdgpu_device pointer
1311 *
1312 * Stop VCN block
1313 */
vcn_v4_0_3_stop(struct amdgpu_device * adev)1314 static int vcn_v4_0_3_stop(struct amdgpu_device *adev)
1315 {
1316 volatile struct amdgpu_vcn4_fw_shared *fw_shared;
1317 int i, r = 0, vcn_inst;
1318 uint32_t tmp;
1319
1320 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1321 vcn_inst = GET_INST(VCN, i);
1322
1323 fw_shared = adev->vcn.inst[i].fw_shared.cpu_addr;
1324 fw_shared->sq.queue_mode |= FW_QUEUE_DPG_HOLD_OFF;
1325
1326 if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
1327 vcn_v4_0_3_stop_dpg_mode(adev, i);
1328 continue;
1329 }
1330
1331 /* wait for vcn idle */
1332 r = SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_STATUS,
1333 UVD_STATUS__IDLE, 0x7);
1334 if (r)
1335 goto Done;
1336
1337 tmp = UVD_LMI_STATUS__VCPU_LMI_WRITE_CLEAN_MASK |
1338 UVD_LMI_STATUS__READ_CLEAN_MASK |
1339 UVD_LMI_STATUS__WRITE_CLEAN_MASK |
1340 UVD_LMI_STATUS__WRITE_CLEAN_RAW_MASK;
1341 r = SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_LMI_STATUS, tmp,
1342 tmp);
1343 if (r)
1344 goto Done;
1345
1346 /* stall UMC channel */
1347 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_LMI_CTRL2);
1348 tmp |= UVD_LMI_CTRL2__STALL_ARB_UMC_MASK;
1349 WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_CTRL2, tmp);
1350 tmp = UVD_LMI_STATUS__UMC_READ_CLEAN_RAW_MASK |
1351 UVD_LMI_STATUS__UMC_WRITE_CLEAN_RAW_MASK;
1352 r = SOC15_WAIT_ON_RREG(VCN, vcn_inst, regUVD_LMI_STATUS, tmp,
1353 tmp);
1354 if (r)
1355 goto Done;
1356
1357 /* Unblock VCPU Register access */
1358 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_RB_ARB_CTRL),
1359 UVD_RB_ARB_CTRL__VCPU_DIS_MASK,
1360 ~UVD_RB_ARB_CTRL__VCPU_DIS_MASK);
1361
1362 /* release VCPU reset to boot */
1363 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_VCPU_CNTL),
1364 UVD_VCPU_CNTL__BLK_RST_MASK,
1365 ~UVD_VCPU_CNTL__BLK_RST_MASK);
1366
1367 /* disable VCPU clock */
1368 WREG32_P(SOC15_REG_OFFSET(VCN, vcn_inst, regUVD_VCPU_CNTL), 0,
1369 ~(UVD_VCPU_CNTL__CLK_EN_MASK));
1370
1371 /* reset LMI UMC/LMI/VCPU */
1372 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET);
1373 tmp |= UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK;
1374 WREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET, tmp);
1375
1376 tmp = RREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET);
1377 tmp |= UVD_SOFT_RESET__LMI_SOFT_RESET_MASK;
1378 WREG32_SOC15(VCN, vcn_inst, regUVD_SOFT_RESET, tmp);
1379
1380 /* clear VCN status */
1381 WREG32_SOC15(VCN, vcn_inst, regUVD_STATUS, 0);
1382
1383 /* apply HW clock gating */
1384 vcn_v4_0_3_enable_clock_gating(adev, i);
1385 }
1386 Done:
1387 if (adev->pm.dpm_enabled)
1388 amdgpu_dpm_enable_uvd(adev, false);
1389
1390 return 0;
1391 }
1392
1393 /**
1394 * vcn_v4_0_3_pause_dpg_mode - VCN pause with dpg mode
1395 *
1396 * @adev: amdgpu_device pointer
1397 * @inst_idx: instance number index
1398 * @new_state: pause state
1399 *
1400 * Pause dpg mode for VCN block
1401 */
vcn_v4_0_3_pause_dpg_mode(struct amdgpu_device * adev,int inst_idx,struct dpg_pause_state * new_state)1402 static int vcn_v4_0_3_pause_dpg_mode(struct amdgpu_device *adev, int inst_idx,
1403 struct dpg_pause_state *new_state)
1404 {
1405
1406 return 0;
1407 }
1408
1409 /**
1410 * vcn_v4_0_3_unified_ring_get_rptr - get unified read pointer
1411 *
1412 * @ring: amdgpu_ring pointer
1413 *
1414 * Returns the current hardware unified read pointer
1415 */
vcn_v4_0_3_unified_ring_get_rptr(struct amdgpu_ring * ring)1416 static uint64_t vcn_v4_0_3_unified_ring_get_rptr(struct amdgpu_ring *ring)
1417 {
1418 struct amdgpu_device *adev = ring->adev;
1419
1420 if (ring != &adev->vcn.inst[ring->me].ring_enc[0])
1421 DRM_ERROR("wrong ring id is identified in %s", __func__);
1422
1423 return RREG32_SOC15(VCN, GET_INST(VCN, ring->me), regUVD_RB_RPTR);
1424 }
1425
1426 /**
1427 * vcn_v4_0_3_unified_ring_get_wptr - get unified write pointer
1428 *
1429 * @ring: amdgpu_ring pointer
1430 *
1431 * Returns the current hardware unified write pointer
1432 */
vcn_v4_0_3_unified_ring_get_wptr(struct amdgpu_ring * ring)1433 static uint64_t vcn_v4_0_3_unified_ring_get_wptr(struct amdgpu_ring *ring)
1434 {
1435 struct amdgpu_device *adev = ring->adev;
1436
1437 if (ring != &adev->vcn.inst[ring->me].ring_enc[0])
1438 DRM_ERROR("wrong ring id is identified in %s", __func__);
1439
1440 if (ring->use_doorbell)
1441 return *ring->wptr_cpu_addr;
1442 else
1443 return RREG32_SOC15(VCN, GET_INST(VCN, ring->me),
1444 regUVD_RB_WPTR);
1445 }
1446
vcn_v4_0_3_enc_ring_emit_reg_wait(struct amdgpu_ring * ring,uint32_t reg,uint32_t val,uint32_t mask)1447 static void vcn_v4_0_3_enc_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
1448 uint32_t val, uint32_t mask)
1449 {
1450 /* For VF, only local offsets should be used */
1451 if (amdgpu_sriov_vf(ring->adev))
1452 reg = NORMALIZE_VCN_REG_OFFSET(reg);
1453
1454 amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
1455 amdgpu_ring_write(ring, reg << 2);
1456 amdgpu_ring_write(ring, mask);
1457 amdgpu_ring_write(ring, val);
1458 }
1459
vcn_v4_0_3_enc_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)1460 static void vcn_v4_0_3_enc_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg, uint32_t val)
1461 {
1462 /* For VF, only local offsets should be used */
1463 if (amdgpu_sriov_vf(ring->adev))
1464 reg = NORMALIZE_VCN_REG_OFFSET(reg);
1465
1466 amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
1467 amdgpu_ring_write(ring, reg << 2);
1468 amdgpu_ring_write(ring, val);
1469 }
1470
vcn_v4_0_3_enc_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned int vmid,uint64_t pd_addr)1471 static void vcn_v4_0_3_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
1472 unsigned int vmid, uint64_t pd_addr)
1473 {
1474 struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->vm_hub];
1475
1476 pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
1477
1478 /* wait for reg writes */
1479 vcn_v4_0_3_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 +
1480 vmid * hub->ctx_addr_distance,
1481 lower_32_bits(pd_addr), 0xffffffff);
1482 }
1483
vcn_v4_0_3_ring_emit_hdp_flush(struct amdgpu_ring * ring)1484 static void vcn_v4_0_3_ring_emit_hdp_flush(struct amdgpu_ring *ring)
1485 {
1486 /* VCN engine access for HDP flush doesn't work when RRMT is enabled.
1487 * This is a workaround to avoid any HDP flush through VCN ring.
1488 */
1489 }
1490
1491 /**
1492 * vcn_v4_0_3_unified_ring_set_wptr - set enc write pointer
1493 *
1494 * @ring: amdgpu_ring pointer
1495 *
1496 * Commits the enc write pointer to the hardware
1497 */
vcn_v4_0_3_unified_ring_set_wptr(struct amdgpu_ring * ring)1498 static void vcn_v4_0_3_unified_ring_set_wptr(struct amdgpu_ring *ring)
1499 {
1500 struct amdgpu_device *adev = ring->adev;
1501
1502 if (ring != &adev->vcn.inst[ring->me].ring_enc[0])
1503 DRM_ERROR("wrong ring id is identified in %s", __func__);
1504
1505 if (ring->use_doorbell) {
1506 *ring->wptr_cpu_addr = lower_32_bits(ring->wptr);
1507 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
1508 } else {
1509 WREG32_SOC15(VCN, GET_INST(VCN, ring->me), regUVD_RB_WPTR,
1510 lower_32_bits(ring->wptr));
1511 }
1512 }
1513
1514 static const struct amdgpu_ring_funcs vcn_v4_0_3_unified_ring_vm_funcs = {
1515 .type = AMDGPU_RING_TYPE_VCN_ENC,
1516 .align_mask = 0x3f,
1517 .nop = VCN_ENC_CMD_NO_OP,
1518 .get_rptr = vcn_v4_0_3_unified_ring_get_rptr,
1519 .get_wptr = vcn_v4_0_3_unified_ring_get_wptr,
1520 .set_wptr = vcn_v4_0_3_unified_ring_set_wptr,
1521 .emit_frame_size =
1522 SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
1523 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
1524 4 + /* vcn_v2_0_enc_ring_emit_vm_flush */
1525 5 + 5 + /* vcn_v2_0_enc_ring_emit_fence x2 vm fence */
1526 1, /* vcn_v2_0_enc_ring_insert_end */
1527 .emit_ib_size = 5, /* vcn_v2_0_enc_ring_emit_ib */
1528 .emit_ib = vcn_v2_0_enc_ring_emit_ib,
1529 .emit_fence = vcn_v2_0_enc_ring_emit_fence,
1530 .emit_vm_flush = vcn_v4_0_3_enc_ring_emit_vm_flush,
1531 .emit_hdp_flush = vcn_v4_0_3_ring_emit_hdp_flush,
1532 .test_ring = amdgpu_vcn_enc_ring_test_ring,
1533 .test_ib = amdgpu_vcn_unified_ring_test_ib,
1534 .insert_nop = amdgpu_ring_insert_nop,
1535 .insert_end = vcn_v2_0_enc_ring_insert_end,
1536 .pad_ib = amdgpu_ring_generic_pad_ib,
1537 .begin_use = amdgpu_vcn_ring_begin_use,
1538 .end_use = amdgpu_vcn_ring_end_use,
1539 .emit_wreg = vcn_v4_0_3_enc_ring_emit_wreg,
1540 .emit_reg_wait = vcn_v4_0_3_enc_ring_emit_reg_wait,
1541 .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
1542 };
1543
1544 /**
1545 * vcn_v4_0_3_set_unified_ring_funcs - set unified ring functions
1546 *
1547 * @adev: amdgpu_device pointer
1548 *
1549 * Set unified ring functions
1550 */
vcn_v4_0_3_set_unified_ring_funcs(struct amdgpu_device * adev)1551 static void vcn_v4_0_3_set_unified_ring_funcs(struct amdgpu_device *adev)
1552 {
1553 int i, vcn_inst;
1554
1555 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1556 adev->vcn.inst[i].ring_enc[0].funcs = &vcn_v4_0_3_unified_ring_vm_funcs;
1557 adev->vcn.inst[i].ring_enc[0].me = i;
1558 vcn_inst = GET_INST(VCN, i);
1559 adev->vcn.inst[i].aid_id =
1560 vcn_inst / adev->vcn.num_inst_per_aid;
1561 }
1562 }
1563
1564 /**
1565 * vcn_v4_0_3_is_idle - check VCN block is idle
1566 *
1567 * @handle: amdgpu_device pointer
1568 *
1569 * Check whether VCN block is idle
1570 */
vcn_v4_0_3_is_idle(void * handle)1571 static bool vcn_v4_0_3_is_idle(void *handle)
1572 {
1573 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1574 int i, ret = 1;
1575
1576 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1577 ret &= (RREG32_SOC15(VCN, GET_INST(VCN, i), regUVD_STATUS) ==
1578 UVD_STATUS__IDLE);
1579 }
1580
1581 return ret;
1582 }
1583
1584 /**
1585 * vcn_v4_0_3_wait_for_idle - wait for VCN block idle
1586 *
1587 * @handle: amdgpu_device pointer
1588 *
1589 * Wait for VCN block idle
1590 */
vcn_v4_0_3_wait_for_idle(void * handle)1591 static int vcn_v4_0_3_wait_for_idle(void *handle)
1592 {
1593 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1594 int i, ret = 0;
1595
1596 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1597 ret = SOC15_WAIT_ON_RREG(VCN, GET_INST(VCN, i), regUVD_STATUS,
1598 UVD_STATUS__IDLE, UVD_STATUS__IDLE);
1599 if (ret)
1600 return ret;
1601 }
1602
1603 return ret;
1604 }
1605
1606 /* vcn_v4_0_3_set_clockgating_state - set VCN block clockgating state
1607 *
1608 * @handle: amdgpu_device pointer
1609 * @state: clock gating state
1610 *
1611 * Set VCN block clockgating state
1612 */
vcn_v4_0_3_set_clockgating_state(void * handle,enum amd_clockgating_state state)1613 static int vcn_v4_0_3_set_clockgating_state(void *handle,
1614 enum amd_clockgating_state state)
1615 {
1616 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1617 bool enable = state == AMD_CG_STATE_GATE;
1618 int i;
1619
1620 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1621 if (enable) {
1622 if (RREG32_SOC15(VCN, GET_INST(VCN, i),
1623 regUVD_STATUS) != UVD_STATUS__IDLE)
1624 return -EBUSY;
1625 vcn_v4_0_3_enable_clock_gating(adev, i);
1626 } else {
1627 vcn_v4_0_3_disable_clock_gating(adev, i);
1628 }
1629 }
1630 return 0;
1631 }
1632
1633 /**
1634 * vcn_v4_0_3_set_powergating_state - set VCN block powergating state
1635 *
1636 * @handle: amdgpu_device pointer
1637 * @state: power gating state
1638 *
1639 * Set VCN block powergating state
1640 */
vcn_v4_0_3_set_powergating_state(void * handle,enum amd_powergating_state state)1641 static int vcn_v4_0_3_set_powergating_state(void *handle,
1642 enum amd_powergating_state state)
1643 {
1644 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1645 int ret;
1646
1647 /* for SRIOV, guest should not control VCN Power-gating
1648 * MMSCH FW should control Power-gating and clock-gating
1649 * guest should avoid touching CGC and PG
1650 */
1651 if (amdgpu_sriov_vf(adev)) {
1652 adev->vcn.cur_state = AMD_PG_STATE_UNGATE;
1653 return 0;
1654 }
1655
1656 if (state == adev->vcn.cur_state)
1657 return 0;
1658
1659 if (state == AMD_PG_STATE_GATE)
1660 ret = vcn_v4_0_3_stop(adev);
1661 else
1662 ret = vcn_v4_0_3_start(adev);
1663
1664 if (!ret)
1665 adev->vcn.cur_state = state;
1666
1667 return ret;
1668 }
1669
1670 /**
1671 * vcn_v4_0_3_set_interrupt_state - set VCN block interrupt state
1672 *
1673 * @adev: amdgpu_device pointer
1674 * @source: interrupt sources
1675 * @type: interrupt types
1676 * @state: interrupt states
1677 *
1678 * Set VCN block interrupt state
1679 */
vcn_v4_0_3_set_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * source,unsigned int type,enum amdgpu_interrupt_state state)1680 static int vcn_v4_0_3_set_interrupt_state(struct amdgpu_device *adev,
1681 struct amdgpu_irq_src *source,
1682 unsigned int type,
1683 enum amdgpu_interrupt_state state)
1684 {
1685 return 0;
1686 }
1687
1688 /**
1689 * vcn_v4_0_3_process_interrupt - process VCN block interrupt
1690 *
1691 * @adev: amdgpu_device pointer
1692 * @source: interrupt sources
1693 * @entry: interrupt entry from clients and sources
1694 *
1695 * Process VCN block interrupt
1696 */
vcn_v4_0_3_process_interrupt(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)1697 static int vcn_v4_0_3_process_interrupt(struct amdgpu_device *adev,
1698 struct amdgpu_irq_src *source,
1699 struct amdgpu_iv_entry *entry)
1700 {
1701 uint32_t i, inst;
1702
1703 i = node_id_to_phys_map[entry->node_id];
1704
1705 DRM_DEV_DEBUG(adev->dev, "IH: VCN TRAP\n");
1706
1707 for (inst = 0; inst < adev->vcn.num_vcn_inst; ++inst)
1708 if (adev->vcn.inst[inst].aid_id == i)
1709 break;
1710
1711 if (inst >= adev->vcn.num_vcn_inst) {
1712 dev_WARN_ONCE(adev->dev, 1,
1713 "Interrupt received for unknown VCN instance %d",
1714 entry->node_id);
1715 return 0;
1716 }
1717
1718 switch (entry->src_id) {
1719 case VCN_4_0__SRCID__UVD_ENC_GENERAL_PURPOSE:
1720 amdgpu_fence_process(&adev->vcn.inst[inst].ring_enc[0]);
1721 break;
1722 default:
1723 DRM_DEV_ERROR(adev->dev, "Unhandled interrupt: %d %d\n",
1724 entry->src_id, entry->src_data[0]);
1725 break;
1726 }
1727
1728 return 0;
1729 }
1730
1731 static const struct amdgpu_irq_src_funcs vcn_v4_0_3_irq_funcs = {
1732 .set = vcn_v4_0_3_set_interrupt_state,
1733 .process = vcn_v4_0_3_process_interrupt,
1734 };
1735
1736 /**
1737 * vcn_v4_0_3_set_irq_funcs - set VCN block interrupt irq functions
1738 *
1739 * @adev: amdgpu_device pointer
1740 *
1741 * Set VCN block interrupt irq functions
1742 */
vcn_v4_0_3_set_irq_funcs(struct amdgpu_device * adev)1743 static void vcn_v4_0_3_set_irq_funcs(struct amdgpu_device *adev)
1744 {
1745 int i;
1746
1747 for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
1748 adev->vcn.inst->irq.num_types++;
1749 }
1750 adev->vcn.inst->irq.funcs = &vcn_v4_0_3_irq_funcs;
1751 }
1752
vcn_v4_0_3_print_ip_state(void * handle,struct drm_printer * p)1753 static void vcn_v4_0_3_print_ip_state(void *handle, struct drm_printer *p)
1754 {
1755 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1756 int i, j;
1757 uint32_t reg_count = ARRAY_SIZE(vcn_reg_list_4_0_3);
1758 uint32_t inst_off, is_powered;
1759
1760 if (!adev->vcn.ip_dump)
1761 return;
1762
1763 drm_printf(p, "num_instances:%d\n", adev->vcn.num_vcn_inst);
1764 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
1765 if (adev->vcn.harvest_config & (1 << i)) {
1766 drm_printf(p, "\nHarvested Instance:VCN%d Skipping dump\n", i);
1767 continue;
1768 }
1769
1770 inst_off = i * reg_count;
1771 is_powered = (adev->vcn.ip_dump[inst_off] &
1772 UVD_POWER_STATUS__UVD_POWER_STATUS_MASK) != 1;
1773
1774 if (is_powered) {
1775 drm_printf(p, "\nActive Instance:VCN%d\n", i);
1776 for (j = 0; j < reg_count; j++)
1777 drm_printf(p, "%-50s \t 0x%08x\n", vcn_reg_list_4_0_3[j].reg_name,
1778 adev->vcn.ip_dump[inst_off + j]);
1779 } else {
1780 drm_printf(p, "\nInactive Instance:VCN%d\n", i);
1781 }
1782 }
1783 }
1784
vcn_v4_0_3_dump_ip_state(void * handle)1785 static void vcn_v4_0_3_dump_ip_state(void *handle)
1786 {
1787 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1788 int i, j;
1789 bool is_powered;
1790 uint32_t inst_off, inst_id;
1791 uint32_t reg_count = ARRAY_SIZE(vcn_reg_list_4_0_3);
1792
1793 if (!adev->vcn.ip_dump)
1794 return;
1795
1796 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
1797 if (adev->vcn.harvest_config & (1 << i))
1798 continue;
1799
1800 inst_id = GET_INST(VCN, i);
1801 inst_off = i * reg_count;
1802 /* mmUVD_POWER_STATUS is always readable and is first element of the array */
1803 adev->vcn.ip_dump[inst_off] = RREG32_SOC15(VCN, inst_id, regUVD_POWER_STATUS);
1804 is_powered = (adev->vcn.ip_dump[inst_off] &
1805 UVD_POWER_STATUS__UVD_POWER_STATUS_MASK) != 1;
1806
1807 if (is_powered)
1808 for (j = 1; j < reg_count; j++)
1809 adev->vcn.ip_dump[inst_off + j] =
1810 RREG32(SOC15_REG_ENTRY_OFFSET_INST(vcn_reg_list_4_0_3[j],
1811 inst_id));
1812 }
1813 }
1814
1815 static const struct amd_ip_funcs vcn_v4_0_3_ip_funcs = {
1816 .name = "vcn_v4_0_3",
1817 .early_init = vcn_v4_0_3_early_init,
1818 .late_init = NULL,
1819 .sw_init = vcn_v4_0_3_sw_init,
1820 .sw_fini = vcn_v4_0_3_sw_fini,
1821 .hw_init = vcn_v4_0_3_hw_init,
1822 .hw_fini = vcn_v4_0_3_hw_fini,
1823 .suspend = vcn_v4_0_3_suspend,
1824 .resume = vcn_v4_0_3_resume,
1825 .is_idle = vcn_v4_0_3_is_idle,
1826 .wait_for_idle = vcn_v4_0_3_wait_for_idle,
1827 .check_soft_reset = NULL,
1828 .pre_soft_reset = NULL,
1829 .soft_reset = NULL,
1830 .post_soft_reset = NULL,
1831 .set_clockgating_state = vcn_v4_0_3_set_clockgating_state,
1832 .set_powergating_state = vcn_v4_0_3_set_powergating_state,
1833 .dump_ip_state = vcn_v4_0_3_dump_ip_state,
1834 .print_ip_state = vcn_v4_0_3_print_ip_state,
1835 };
1836
1837 const struct amdgpu_ip_block_version vcn_v4_0_3_ip_block = {
1838 .type = AMD_IP_BLOCK_TYPE_VCN,
1839 .major = 4,
1840 .minor = 0,
1841 .rev = 3,
1842 .funcs = &vcn_v4_0_3_ip_funcs,
1843 };
1844
1845 static const struct amdgpu_ras_err_status_reg_entry vcn_v4_0_3_ue_reg_list[] = {
1846 {AMDGPU_RAS_REG_ENTRY(VCN, 0, regVCN_UE_ERR_STATUS_LO_VIDD, regVCN_UE_ERR_STATUS_HI_VIDD),
1847 1, (AMDGPU_RAS_ERR_INFO_VALID | AMDGPU_RAS_ERR_STATUS_VALID), "VIDD"},
1848 {AMDGPU_RAS_REG_ENTRY(VCN, 0, regVCN_UE_ERR_STATUS_LO_VIDV, regVCN_UE_ERR_STATUS_HI_VIDV),
1849 1, (AMDGPU_RAS_ERR_INFO_VALID | AMDGPU_RAS_ERR_STATUS_VALID), "VIDV"},
1850 };
1851
vcn_v4_0_3_inst_query_ras_error_count(struct amdgpu_device * adev,uint32_t vcn_inst,void * ras_err_status)1852 static void vcn_v4_0_3_inst_query_ras_error_count(struct amdgpu_device *adev,
1853 uint32_t vcn_inst,
1854 void *ras_err_status)
1855 {
1856 struct ras_err_data *err_data = (struct ras_err_data *)ras_err_status;
1857
1858 /* vcn v4_0_3 only support query uncorrectable errors */
1859 amdgpu_ras_inst_query_ras_error_count(adev,
1860 vcn_v4_0_3_ue_reg_list,
1861 ARRAY_SIZE(vcn_v4_0_3_ue_reg_list),
1862 NULL, 0, GET_INST(VCN, vcn_inst),
1863 AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE,
1864 &err_data->ue_count);
1865 }
1866
vcn_v4_0_3_query_ras_error_count(struct amdgpu_device * adev,void * ras_err_status)1867 static void vcn_v4_0_3_query_ras_error_count(struct amdgpu_device *adev,
1868 void *ras_err_status)
1869 {
1870 uint32_t i;
1871
1872 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__VCN)) {
1873 dev_warn(adev->dev, "VCN RAS is not supported\n");
1874 return;
1875 }
1876
1877 for (i = 0; i < adev->vcn.num_vcn_inst; i++)
1878 vcn_v4_0_3_inst_query_ras_error_count(adev, i, ras_err_status);
1879 }
1880
vcn_v4_0_3_inst_reset_ras_error_count(struct amdgpu_device * adev,uint32_t vcn_inst)1881 static void vcn_v4_0_3_inst_reset_ras_error_count(struct amdgpu_device *adev,
1882 uint32_t vcn_inst)
1883 {
1884 amdgpu_ras_inst_reset_ras_error_count(adev,
1885 vcn_v4_0_3_ue_reg_list,
1886 ARRAY_SIZE(vcn_v4_0_3_ue_reg_list),
1887 GET_INST(VCN, vcn_inst));
1888 }
1889
vcn_v4_0_3_reset_ras_error_count(struct amdgpu_device * adev)1890 static void vcn_v4_0_3_reset_ras_error_count(struct amdgpu_device *adev)
1891 {
1892 uint32_t i;
1893
1894 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__VCN)) {
1895 dev_warn(adev->dev, "VCN RAS is not supported\n");
1896 return;
1897 }
1898
1899 for (i = 0; i < adev->vcn.num_vcn_inst; i++)
1900 vcn_v4_0_3_inst_reset_ras_error_count(adev, i);
1901 }
1902
1903 static const struct amdgpu_ras_block_hw_ops vcn_v4_0_3_ras_hw_ops = {
1904 .query_ras_error_count = vcn_v4_0_3_query_ras_error_count,
1905 .reset_ras_error_count = vcn_v4_0_3_reset_ras_error_count,
1906 };
1907
1908 static struct amdgpu_vcn_ras vcn_v4_0_3_ras = {
1909 .ras_block = {
1910 .hw_ops = &vcn_v4_0_3_ras_hw_ops,
1911 },
1912 };
1913
vcn_v4_0_3_set_ras_funcs(struct amdgpu_device * adev)1914 static void vcn_v4_0_3_set_ras_funcs(struct amdgpu_device *adev)
1915 {
1916 adev->vcn.ras = &vcn_v4_0_3_ras;
1917 }
1918
vcn_v4_0_3_enable_ras(struct amdgpu_device * adev,int inst_idx,bool indirect)1919 static void vcn_v4_0_3_enable_ras(struct amdgpu_device *adev,
1920 int inst_idx, bool indirect)
1921 {
1922 uint32_t tmp;
1923
1924 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__VCN))
1925 return;
1926
1927 tmp = VCN_RAS_CNTL__VCPU_VCODEC_REARM_MASK |
1928 VCN_RAS_CNTL__VCPU_VCODEC_IH_EN_MASK |
1929 VCN_RAS_CNTL__VCPU_VCODEC_PMI_EN_MASK |
1930 VCN_RAS_CNTL__VCPU_VCODEC_STALL_EN_MASK;
1931 WREG32_SOC15_DPG_MODE(inst_idx,
1932 SOC15_DPG_MODE_OFFSET(VCN, 0, regVCN_RAS_CNTL),
1933 tmp, 0, indirect);
1934
1935 tmp = UVD_VCPU_INT_EN2__RASCNTL_VCPU_VCODEC_EN_MASK;
1936 WREG32_SOC15_DPG_MODE(inst_idx,
1937 SOC15_DPG_MODE_OFFSET(VCN, 0, regUVD_VCPU_INT_EN2),
1938 tmp, 0, indirect);
1939
1940 tmp = UVD_SYS_INT_EN__RASCNTL_VCPU_VCODEC_EN_MASK;
1941 WREG32_SOC15_DPG_MODE(inst_idx,
1942 SOC15_DPG_MODE_OFFSET(VCN, 0, regUVD_SYS_INT_EN),
1943 tmp, 0, indirect);
1944 }
1945