• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0 OR MIT
2 /*
3  * Copyright 2016-2022 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  */
24 
25 #include <linux/printk.h>
26 #include <linux/slab.h>
27 #include <linux/uaccess.h>
28 #include "kfd_priv.h"
29 #include "kfd_mqd_manager.h"
30 #include "v9_structs.h"
31 #include "gc/gc_9_0_offset.h"
32 #include "gc/gc_9_0_sh_mask.h"
33 #include "sdma0/sdma0_4_0_sh_mask.h"
34 #include "amdgpu_amdkfd.h"
35 #include "kfd_device_queue_manager.h"
36 
37 static void update_mqd(struct mqd_manager *mm, void *mqd,
38 		       struct queue_properties *q,
39 		       struct mqd_update_info *minfo);
40 
mqd_stride_v9(struct mqd_manager * mm,struct queue_properties * q)41 static uint64_t mqd_stride_v9(struct mqd_manager *mm,
42 				struct queue_properties *q)
43 {
44 	if (mm->dev->kfd->cwsr_enabled &&
45 	    q->type == KFD_QUEUE_TYPE_COMPUTE)
46 		return ALIGN(q->ctl_stack_size, PAGE_SIZE) +
47 			ALIGN(sizeof(struct v9_mqd), PAGE_SIZE);
48 
49 	return mm->mqd_size;
50 }
51 
get_mqd(void * mqd)52 static inline struct v9_mqd *get_mqd(void *mqd)
53 {
54 	return (struct v9_mqd *)mqd;
55 }
56 
get_sdma_mqd(void * mqd)57 static inline struct v9_sdma_mqd *get_sdma_mqd(void *mqd)
58 {
59 	return (struct v9_sdma_mqd *)mqd;
60 }
61 
update_cu_mask(struct mqd_manager * mm,void * mqd,struct mqd_update_info * minfo,uint32_t inst)62 static void update_cu_mask(struct mqd_manager *mm, void *mqd,
63 			struct mqd_update_info *minfo, uint32_t inst)
64 {
65 	struct v9_mqd *m;
66 	uint32_t se_mask[KFD_MAX_NUM_SE] = {0};
67 
68 	if (!minfo || !minfo->cu_mask.ptr)
69 		return;
70 
71 	mqd_symmetrically_map_cu_mask(mm,
72 		minfo->cu_mask.ptr, minfo->cu_mask.count, se_mask, inst);
73 
74 	m = get_mqd(mqd);
75 
76 	m->compute_static_thread_mgmt_se0 = se_mask[0];
77 	m->compute_static_thread_mgmt_se1 = se_mask[1];
78 	m->compute_static_thread_mgmt_se2 = se_mask[2];
79 	m->compute_static_thread_mgmt_se3 = se_mask[3];
80 	if (KFD_GC_VERSION(mm->dev) != IP_VERSION(9, 4, 3) &&
81 	    KFD_GC_VERSION(mm->dev) != IP_VERSION(9, 4, 4)) {
82 		m->compute_static_thread_mgmt_se4 = se_mask[4];
83 		m->compute_static_thread_mgmt_se5 = se_mask[5];
84 		m->compute_static_thread_mgmt_se6 = se_mask[6];
85 		m->compute_static_thread_mgmt_se7 = se_mask[7];
86 
87 		pr_debug("update cu mask to %#x %#x %#x %#x %#x %#x %#x %#x\n",
88 			m->compute_static_thread_mgmt_se0,
89 			m->compute_static_thread_mgmt_se1,
90 			m->compute_static_thread_mgmt_se2,
91 			m->compute_static_thread_mgmt_se3,
92 			m->compute_static_thread_mgmt_se4,
93 			m->compute_static_thread_mgmt_se5,
94 			m->compute_static_thread_mgmt_se6,
95 			m->compute_static_thread_mgmt_se7);
96 	} else {
97 		pr_debug("inst: %u, update cu mask to %#x %#x %#x %#x\n",
98 			inst, m->compute_static_thread_mgmt_se0,
99 			m->compute_static_thread_mgmt_se1,
100 			m->compute_static_thread_mgmt_se2,
101 			m->compute_static_thread_mgmt_se3);
102 	}
103 }
104 
set_priority(struct v9_mqd * m,struct queue_properties * q)105 static void set_priority(struct v9_mqd *m, struct queue_properties *q)
106 {
107 	m->cp_hqd_pipe_priority = pipe_priority_map[q->priority];
108 	m->cp_hqd_queue_priority = q->priority;
109 }
110 
allocate_mqd(struct kfd_node * node,struct queue_properties * q)111 static struct kfd_mem_obj *allocate_mqd(struct kfd_node *node,
112 		struct queue_properties *q)
113 {
114 	int retval;
115 	struct kfd_mem_obj *mqd_mem_obj = NULL;
116 
117 	/* For V9 only, due to a HW bug, the control stack of a user mode
118 	 * compute queue needs to be allocated just behind the page boundary
119 	 * of its regular MQD buffer. So we allocate an enlarged MQD buffer:
120 	 * the first page of the buffer serves as the regular MQD buffer
121 	 * purpose and the remaining is for control stack. Although the two
122 	 * parts are in the same buffer object, they need different memory
123 	 * types: MQD part needs UC (uncached) as usual, while control stack
124 	 * needs NC (non coherent), which is different from the UC type which
125 	 * is used when control stack is allocated in user space.
126 	 *
127 	 * Because of all those, we use the gtt allocation function instead
128 	 * of sub-allocation function for this enlarged MQD buffer. Moreover,
129 	 * in order to achieve two memory types in a single buffer object, we
130 	 * pass a special bo flag AMDGPU_GEM_CREATE_CP_MQD_GFX9 to instruct
131 	 * amdgpu memory functions to do so.
132 	 */
133 	if (node->kfd->cwsr_enabled && (q->type == KFD_QUEUE_TYPE_COMPUTE)) {
134 		mqd_mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
135 		if (!mqd_mem_obj)
136 			return NULL;
137 		retval = amdgpu_amdkfd_alloc_gtt_mem(node->adev,
138 			(ALIGN(q->ctl_stack_size, PAGE_SIZE) +
139 			ALIGN(sizeof(struct v9_mqd), PAGE_SIZE)) *
140 			NUM_XCC(node->xcc_mask),
141 			&(mqd_mem_obj->gtt_mem),
142 			&(mqd_mem_obj->gpu_addr),
143 			(void *)&(mqd_mem_obj->cpu_ptr), true);
144 
145 		if (retval) {
146 			kfree(mqd_mem_obj);
147 			return NULL;
148 		}
149 	} else {
150 		retval = kfd_gtt_sa_allocate(node, sizeof(struct v9_mqd),
151 				&mqd_mem_obj);
152 		if (retval)
153 			return NULL;
154 	}
155 
156 	return mqd_mem_obj;
157 }
158 
init_mqd(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * q)159 static void init_mqd(struct mqd_manager *mm, void **mqd,
160 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
161 			struct queue_properties *q)
162 {
163 	uint64_t addr;
164 	struct v9_mqd *m;
165 
166 	m = (struct v9_mqd *) mqd_mem_obj->cpu_ptr;
167 	addr = mqd_mem_obj->gpu_addr;
168 
169 	memset(m, 0, sizeof(struct v9_mqd));
170 
171 	m->header = 0xC0310800;
172 	m->compute_pipelinestat_enable = 1;
173 	m->compute_static_thread_mgmt_se0 = 0xFFFFFFFF;
174 	m->compute_static_thread_mgmt_se1 = 0xFFFFFFFF;
175 	m->compute_static_thread_mgmt_se2 = 0xFFFFFFFF;
176 	m->compute_static_thread_mgmt_se3 = 0xFFFFFFFF;
177 	m->compute_static_thread_mgmt_se4 = 0xFFFFFFFF;
178 	m->compute_static_thread_mgmt_se5 = 0xFFFFFFFF;
179 	m->compute_static_thread_mgmt_se6 = 0xFFFFFFFF;
180 	m->compute_static_thread_mgmt_se7 = 0xFFFFFFFF;
181 
182 	m->cp_hqd_persistent_state = CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK |
183 			0x53 << CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT;
184 
185 	m->cp_hqd_pq_control = 5 << CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT;
186 	m->cp_hqd_pq_control |= CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK;
187 
188 	m->cp_mqd_control = 1 << CP_MQD_CONTROL__PRIV_STATE__SHIFT;
189 
190 	m->cp_mqd_base_addr_lo        = lower_32_bits(addr);
191 	m->cp_mqd_base_addr_hi        = upper_32_bits(addr);
192 
193 	m->cp_hqd_quantum = 1 << CP_HQD_QUANTUM__QUANTUM_EN__SHIFT |
194 			1 << CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT |
195 			1 << CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT;
196 
197 	/* Set cp_hqd_hq_scheduler0 bit 14 to 1 to have the CP set up the
198 	 * DISPATCH_PTR.  This is required for the kfd debugger
199 	 */
200 	m->cp_hqd_hq_status0 = 1 << 14;
201 
202 	if (q->format == KFD_QUEUE_FORMAT_AQL)
203 		m->cp_hqd_aql_control =
204 			1 << CP_HQD_AQL_CONTROL__CONTROL0__SHIFT;
205 
206 	if (q->tba_addr) {
207 		m->compute_pgm_rsrc2 |=
208 			(1 << COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT);
209 	}
210 
211 	if (mm->dev->kfd->cwsr_enabled && q->ctx_save_restore_area_address) {
212 		m->cp_hqd_persistent_state |=
213 			(1 << CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT);
214 		m->cp_hqd_ctx_save_base_addr_lo =
215 			lower_32_bits(q->ctx_save_restore_area_address);
216 		m->cp_hqd_ctx_save_base_addr_hi =
217 			upper_32_bits(q->ctx_save_restore_area_address);
218 		m->cp_hqd_ctx_save_size = q->ctx_save_restore_area_size;
219 		m->cp_hqd_cntl_stack_size = q->ctl_stack_size;
220 		m->cp_hqd_cntl_stack_offset = q->ctl_stack_size;
221 		m->cp_hqd_wg_state_offset = q->ctl_stack_size;
222 	}
223 
224 	*mqd = m;
225 	if (gart_addr)
226 		*gart_addr = addr;
227 	update_mqd(mm, m, q, NULL);
228 }
229 
load_mqd(struct mqd_manager * mm,void * mqd,uint32_t pipe_id,uint32_t queue_id,struct queue_properties * p,struct mm_struct * mms)230 static int load_mqd(struct mqd_manager *mm, void *mqd,
231 			uint32_t pipe_id, uint32_t queue_id,
232 			struct queue_properties *p, struct mm_struct *mms)
233 {
234 	/* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
235 	uint32_t wptr_shift = (p->format == KFD_QUEUE_FORMAT_AQL ? 4 : 0);
236 
237 	return mm->dev->kfd2kgd->hqd_load(mm->dev->adev, mqd, pipe_id, queue_id,
238 					  (uint32_t __user *)p->write_ptr,
239 					  wptr_shift, 0, mms, 0);
240 }
241 
update_mqd(struct mqd_manager * mm,void * mqd,struct queue_properties * q,struct mqd_update_info * minfo)242 static void update_mqd(struct mqd_manager *mm, void *mqd,
243 			struct queue_properties *q,
244 			struct mqd_update_info *minfo)
245 {
246 	struct v9_mqd *m;
247 
248 	m = get_mqd(mqd);
249 
250 	m->cp_hqd_pq_control &= ~CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK;
251 	m->cp_hqd_pq_control |= order_base_2(q->queue_size / 4) - 1;
252 	pr_debug("cp_hqd_pq_control 0x%x\n", m->cp_hqd_pq_control);
253 
254 	m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8);
255 	m->cp_hqd_pq_base_hi = upper_32_bits((uint64_t)q->queue_address >> 8);
256 
257 	m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
258 	m->cp_hqd_pq_rptr_report_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
259 	m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr);
260 	m->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits((uint64_t)q->write_ptr);
261 
262 	m->cp_hqd_pq_doorbell_control =
263 		q->doorbell_off <<
264 			CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
265 	pr_debug("cp_hqd_pq_doorbell_control 0x%x\n",
266 			m->cp_hqd_pq_doorbell_control);
267 
268 	m->cp_hqd_ib_control =
269 		3 << CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT |
270 		1 << CP_HQD_IB_CONTROL__IB_EXE_DISABLE__SHIFT;
271 
272 	/*
273 	 * HW does not clamp this field correctly. Maximum EOP queue size
274 	 * is constrained by per-SE EOP done signal count, which is 8-bit.
275 	 * Limit is 0xFF EOP entries (= 0x7F8 dwords). CP will not submit
276 	 * more than (EOP entry count - 1) so a queue size of 0x800 dwords
277 	 * is safe, giving a maximum field value of 0xA.
278 	 *
279 	 * Also, do calculation only if EOP is used (size > 0), otherwise
280 	 * the order_base_2 calculation provides incorrect result.
281 	 *
282 	 */
283 	m->cp_hqd_eop_control = q->eop_ring_buffer_size ?
284 		min(0xA, order_base_2(q->eop_ring_buffer_size / 4) - 1) : 0;
285 
286 	m->cp_hqd_eop_base_addr_lo =
287 			lower_32_bits(q->eop_ring_buffer_address >> 8);
288 	m->cp_hqd_eop_base_addr_hi =
289 			upper_32_bits(q->eop_ring_buffer_address >> 8);
290 
291 	m->cp_hqd_iq_timer = 0;
292 
293 	m->cp_hqd_vmid = q->vmid;
294 
295 	if (q->format == KFD_QUEUE_FORMAT_AQL) {
296 		m->cp_hqd_pq_control |= CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK |
297 				2 << CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT |
298 				1 << CP_HQD_PQ_CONTROL__QUEUE_FULL_EN__SHIFT |
299 				1 << CP_HQD_PQ_CONTROL__WPP_CLAMP_EN__SHIFT;
300 		m->cp_hqd_pq_doorbell_control |= 1 <<
301 			CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT;
302 	}
303 	if (mm->dev->kfd->cwsr_enabled && q->ctx_save_restore_area_address)
304 		m->cp_hqd_ctx_save_control = 0;
305 
306 	if (KFD_GC_VERSION(mm->dev) != IP_VERSION(9, 4, 3) &&
307 	    KFD_GC_VERSION(mm->dev) != IP_VERSION(9, 4, 4))
308 		update_cu_mask(mm, mqd, minfo, 0);
309 	set_priority(m, q);
310 
311 	if (minfo && KFD_GC_VERSION(mm->dev) >= IP_VERSION(9, 4, 2)) {
312 		if (minfo->update_flag & UPDATE_FLAG_IS_GWS)
313 			m->compute_resource_limits |=
314 				COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST_MASK;
315 		else
316 			m->compute_resource_limits &=
317 				~COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST_MASK;
318 	}
319 
320 	q->is_active = QUEUE_IS_ACTIVE(*q);
321 }
322 
323 
check_preemption_failed(struct mqd_manager * mm,void * mqd)324 static bool check_preemption_failed(struct mqd_manager *mm, void *mqd)
325 {
326 	struct v9_mqd *m = (struct v9_mqd *)mqd;
327 	uint32_t doorbell_id = m->queue_doorbell_id0;
328 
329 	m->queue_doorbell_id0 = 0;
330 
331 	return kfd_check_hiq_mqd_doorbell_id(mm->dev, doorbell_id, 0);
332 }
333 
get_wave_state(struct mqd_manager * mm,void * mqd,struct queue_properties * q,void __user * ctl_stack,u32 * ctl_stack_used_size,u32 * save_area_used_size)334 static int get_wave_state(struct mqd_manager *mm, void *mqd,
335 			  struct queue_properties *q,
336 			  void __user *ctl_stack,
337 			  u32 *ctl_stack_used_size,
338 			  u32 *save_area_used_size)
339 {
340 	struct v9_mqd *m;
341 	struct kfd_context_save_area_header header;
342 
343 	/* Control stack is located one page after MQD. */
344 	void *mqd_ctl_stack = (void *)((uintptr_t)mqd + PAGE_SIZE);
345 
346 	m = get_mqd(mqd);
347 
348 	*ctl_stack_used_size = m->cp_hqd_cntl_stack_size -
349 		m->cp_hqd_cntl_stack_offset;
350 	*save_area_used_size = m->cp_hqd_wg_state_offset -
351 		m->cp_hqd_cntl_stack_size;
352 
353 	header.wave_state.control_stack_size = *ctl_stack_used_size;
354 	header.wave_state.wave_state_size = *save_area_used_size;
355 
356 	header.wave_state.wave_state_offset = m->cp_hqd_wg_state_offset;
357 	header.wave_state.control_stack_offset = m->cp_hqd_cntl_stack_offset;
358 
359 	if (copy_to_user(ctl_stack, &header, sizeof(header.wave_state)))
360 		return -EFAULT;
361 
362 	if (copy_to_user(ctl_stack + m->cp_hqd_cntl_stack_offset,
363 				mqd_ctl_stack + m->cp_hqd_cntl_stack_offset,
364 				*ctl_stack_used_size))
365 		return -EFAULT;
366 
367 	return 0;
368 }
369 
get_checkpoint_info(struct mqd_manager * mm,void * mqd,u32 * ctl_stack_size)370 static void get_checkpoint_info(struct mqd_manager *mm, void *mqd, u32 *ctl_stack_size)
371 {
372 	struct v9_mqd *m = get_mqd(mqd);
373 
374 	*ctl_stack_size = m->cp_hqd_cntl_stack_size;
375 }
376 
checkpoint_mqd(struct mqd_manager * mm,void * mqd,void * mqd_dst,void * ctl_stack_dst)377 static void checkpoint_mqd(struct mqd_manager *mm, void *mqd, void *mqd_dst, void *ctl_stack_dst)
378 {
379 	struct v9_mqd *m;
380 	/* Control stack is located one page after MQD. */
381 	void *ctl_stack = (void *)((uintptr_t)mqd + PAGE_SIZE);
382 
383 	m = get_mqd(mqd);
384 
385 	memcpy(mqd_dst, m, sizeof(struct v9_mqd));
386 	memcpy(ctl_stack_dst, ctl_stack, m->cp_hqd_cntl_stack_size);
387 }
388 
restore_mqd(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * qp,const void * mqd_src,const void * ctl_stack_src,u32 ctl_stack_size)389 static void restore_mqd(struct mqd_manager *mm, void **mqd,
390 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
391 			struct queue_properties *qp,
392 			const void *mqd_src,
393 			const void *ctl_stack_src, u32 ctl_stack_size)
394 {
395 	uint64_t addr;
396 	struct v9_mqd *m;
397 	void *ctl_stack;
398 
399 	m = (struct v9_mqd *) mqd_mem_obj->cpu_ptr;
400 	addr = mqd_mem_obj->gpu_addr;
401 
402 	memcpy(m, mqd_src, sizeof(*m));
403 
404 	*mqd = m;
405 	if (gart_addr)
406 		*gart_addr = addr;
407 
408 	/* Control stack is located one page after MQD. */
409 	ctl_stack = (void *)((uintptr_t)*mqd + PAGE_SIZE);
410 	memcpy(ctl_stack, ctl_stack_src, ctl_stack_size);
411 
412 	m->cp_hqd_pq_doorbell_control =
413 		qp->doorbell_off <<
414 			CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
415 	pr_debug("cp_hqd_pq_doorbell_control 0x%x\n",
416 				m->cp_hqd_pq_doorbell_control);
417 
418 	qp->is_active = 0;
419 }
420 
init_mqd_hiq(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * q)421 static void init_mqd_hiq(struct mqd_manager *mm, void **mqd,
422 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
423 			struct queue_properties *q)
424 {
425 	struct v9_mqd *m;
426 
427 	init_mqd(mm, mqd, mqd_mem_obj, gart_addr, q);
428 
429 	m = get_mqd(*mqd);
430 
431 	m->cp_hqd_pq_control |= 1 << CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT |
432 			1 << CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT;
433 }
434 
destroy_hiq_mqd(struct mqd_manager * mm,void * mqd,enum kfd_preempt_type type,unsigned int timeout,uint32_t pipe_id,uint32_t queue_id)435 static int destroy_hiq_mqd(struct mqd_manager *mm, void *mqd,
436 			enum kfd_preempt_type type, unsigned int timeout,
437 			uint32_t pipe_id, uint32_t queue_id)
438 {
439 	int err;
440 	struct v9_mqd *m;
441 	u32 doorbell_off;
442 
443 	m = get_mqd(mqd);
444 
445 	doorbell_off = m->cp_hqd_pq_doorbell_control >>
446 			CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
447 	err = amdgpu_amdkfd_unmap_hiq(mm->dev->adev, doorbell_off, 0);
448 	if (err)
449 		pr_debug("Destroy HIQ MQD failed: %d\n", err);
450 
451 	return err;
452 }
453 
init_mqd_sdma(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * q)454 static void init_mqd_sdma(struct mqd_manager *mm, void **mqd,
455 		struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
456 		struct queue_properties *q)
457 {
458 	struct v9_sdma_mqd *m;
459 
460 	m = (struct v9_sdma_mqd *) mqd_mem_obj->cpu_ptr;
461 
462 	memset(m, 0, sizeof(struct v9_sdma_mqd));
463 
464 	*mqd = m;
465 	if (gart_addr)
466 		*gart_addr = mqd_mem_obj->gpu_addr;
467 
468 	mm->update_mqd(mm, m, q, NULL);
469 }
470 
471 #define SDMA_RLC_DUMMY_DEFAULT 0xf
472 
update_mqd_sdma(struct mqd_manager * mm,void * mqd,struct queue_properties * q,struct mqd_update_info * minfo)473 static void update_mqd_sdma(struct mqd_manager *mm, void *mqd,
474 			struct queue_properties *q,
475 			struct mqd_update_info *minfo)
476 {
477 	struct v9_sdma_mqd *m;
478 
479 	m = get_sdma_mqd(mqd);
480 	m->sdmax_rlcx_rb_cntl = order_base_2(q->queue_size / 4)
481 		<< SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT |
482 		q->vmid << SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT |
483 		1 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
484 		6 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT;
485 
486 	m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8);
487 	m->sdmax_rlcx_rb_base_hi = upper_32_bits(q->queue_address >> 8);
488 	m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
489 	m->sdmax_rlcx_rb_rptr_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
490 	m->sdmax_rlcx_doorbell_offset =
491 		q->doorbell_off << SDMA0_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT;
492 
493 	m->sdma_engine_id = q->sdma_engine_id;
494 	m->sdma_queue_id = q->sdma_queue_id;
495 	m->sdmax_rlcx_dummy_reg = SDMA_RLC_DUMMY_DEFAULT;
496 
497 	q->is_active = QUEUE_IS_ACTIVE(*q);
498 }
499 
checkpoint_mqd_sdma(struct mqd_manager * mm,void * mqd,void * mqd_dst,void * ctl_stack_dst)500 static void checkpoint_mqd_sdma(struct mqd_manager *mm,
501 				void *mqd,
502 				void *mqd_dst,
503 				void *ctl_stack_dst)
504 {
505 	struct v9_sdma_mqd *m;
506 
507 	m = get_sdma_mqd(mqd);
508 
509 	memcpy(mqd_dst, m, sizeof(struct v9_sdma_mqd));
510 }
511 
restore_mqd_sdma(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * qp,const void * mqd_src,const void * ctl_stack_src,const u32 ctl_stack_size)512 static void restore_mqd_sdma(struct mqd_manager *mm, void **mqd,
513 			     struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
514 			     struct queue_properties *qp,
515 			     const void *mqd_src,
516 			     const void *ctl_stack_src, const u32 ctl_stack_size)
517 {
518 	uint64_t addr;
519 	struct v9_sdma_mqd *m;
520 
521 	m = (struct v9_sdma_mqd *) mqd_mem_obj->cpu_ptr;
522 	addr = mqd_mem_obj->gpu_addr;
523 
524 	memcpy(m, mqd_src, sizeof(*m));
525 
526 	m->sdmax_rlcx_doorbell_offset =
527 		qp->doorbell_off << SDMA0_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT;
528 
529 	*mqd = m;
530 	if (gart_addr)
531 		*gart_addr = addr;
532 
533 	qp->is_active = 0;
534 }
535 
init_mqd_hiq_v9_4_3(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * q)536 static void init_mqd_hiq_v9_4_3(struct mqd_manager *mm, void **mqd,
537 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
538 			struct queue_properties *q)
539 {
540 	struct v9_mqd *m;
541 	int xcc = 0;
542 	struct kfd_mem_obj xcc_mqd_mem_obj;
543 	uint64_t xcc_gart_addr = 0;
544 
545 	memset(&xcc_mqd_mem_obj, 0x0, sizeof(struct kfd_mem_obj));
546 
547 	for (xcc = 0; xcc < NUM_XCC(mm->dev->xcc_mask); xcc++) {
548 		kfd_get_hiq_xcc_mqd(mm->dev, &xcc_mqd_mem_obj, xcc);
549 
550 		init_mqd(mm, (void **)&m, &xcc_mqd_mem_obj, &xcc_gart_addr, q);
551 
552 		m->cp_hqd_pq_control |= CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK |
553 					1 << CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT |
554 					1 << CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT;
555 		if (amdgpu_sriov_vf(mm->dev->adev))
556 			m->cp_hqd_pq_doorbell_control |= 1 <<
557 				CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_MODE__SHIFT;
558 		m->cp_mqd_stride_size = kfd_hiq_mqd_stride(mm->dev);
559 		if (xcc == 0) {
560 			/* Set no_update_rptr = 0 in Master XCC */
561 			m->cp_hqd_pq_control &= ~CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK;
562 
563 			/* Set the MQD pointer and gart address to XCC0 MQD */
564 			*mqd = m;
565 			*gart_addr = xcc_gart_addr;
566 		}
567 	}
568 }
569 
hiq_load_mqd_kiq_v9_4_3(struct mqd_manager * mm,void * mqd,uint32_t pipe_id,uint32_t queue_id,struct queue_properties * p,struct mm_struct * mms)570 static int hiq_load_mqd_kiq_v9_4_3(struct mqd_manager *mm, void *mqd,
571 			uint32_t pipe_id, uint32_t queue_id,
572 			struct queue_properties *p, struct mm_struct *mms)
573 {
574 	uint32_t xcc_mask = mm->dev->xcc_mask;
575 	int xcc_id, err, inst = 0;
576 	void *xcc_mqd;
577 	uint64_t hiq_mqd_size = kfd_hiq_mqd_stride(mm->dev);
578 
579 	for_each_inst(xcc_id, xcc_mask) {
580 		xcc_mqd = mqd + hiq_mqd_size * inst;
581 		err = mm->dev->kfd2kgd->hiq_mqd_load(mm->dev->adev, xcc_mqd,
582 						     pipe_id, queue_id,
583 						     p->doorbell_off, xcc_id);
584 		if (err) {
585 			pr_debug("Failed to load HIQ MQD for XCC: %d\n", inst);
586 			break;
587 		}
588 		++inst;
589 	}
590 
591 	return err;
592 }
593 
destroy_hiq_mqd_v9_4_3(struct mqd_manager * mm,void * mqd,enum kfd_preempt_type type,unsigned int timeout,uint32_t pipe_id,uint32_t queue_id)594 static int destroy_hiq_mqd_v9_4_3(struct mqd_manager *mm, void *mqd,
595 			enum kfd_preempt_type type, unsigned int timeout,
596 			uint32_t pipe_id, uint32_t queue_id)
597 {
598 	uint32_t xcc_mask = mm->dev->xcc_mask;
599 	int xcc_id, err, inst = 0;
600 	uint64_t hiq_mqd_size = kfd_hiq_mqd_stride(mm->dev);
601 	struct v9_mqd *m;
602 	u32 doorbell_off;
603 
604 	for_each_inst(xcc_id, xcc_mask) {
605 		m = get_mqd(mqd + hiq_mqd_size * inst);
606 
607 		doorbell_off = m->cp_hqd_pq_doorbell_control >>
608 				CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
609 
610 		err = amdgpu_amdkfd_unmap_hiq(mm->dev->adev, doorbell_off, xcc_id);
611 		if (err) {
612 			pr_debug("Destroy HIQ MQD failed for xcc: %d\n", inst);
613 			break;
614 		}
615 		++inst;
616 	}
617 
618 	return err;
619 }
620 
check_preemption_failed_v9_4_3(struct mqd_manager * mm,void * mqd)621 static bool check_preemption_failed_v9_4_3(struct mqd_manager *mm, void *mqd)
622 {
623 	uint64_t hiq_mqd_size = kfd_hiq_mqd_stride(mm->dev);
624 	uint32_t xcc_mask = mm->dev->xcc_mask;
625 	int inst = 0, xcc_id;
626 	struct v9_mqd *m;
627 	bool ret = false;
628 
629 	for_each_inst(xcc_id, xcc_mask) {
630 		m = get_mqd(mqd + hiq_mqd_size * inst);
631 		ret |= kfd_check_hiq_mqd_doorbell_id(mm->dev,
632 					m->queue_doorbell_id0, inst);
633 		m->queue_doorbell_id0 = 0;
634 		++inst;
635 	}
636 
637 	return ret;
638 }
639 
get_xcc_mqd(struct kfd_mem_obj * mqd_mem_obj,struct kfd_mem_obj * xcc_mqd_mem_obj,uint64_t offset)640 static void get_xcc_mqd(struct kfd_mem_obj *mqd_mem_obj,
641 			       struct kfd_mem_obj *xcc_mqd_mem_obj,
642 			       uint64_t offset)
643 {
644 	xcc_mqd_mem_obj->gtt_mem = (offset == 0) ?
645 					mqd_mem_obj->gtt_mem : NULL;
646 	xcc_mqd_mem_obj->gpu_addr = mqd_mem_obj->gpu_addr + offset;
647 	xcc_mqd_mem_obj->cpu_ptr = (uint32_t *)((uintptr_t)mqd_mem_obj->cpu_ptr
648 						+ offset);
649 }
650 
init_mqd_v9_4_3(struct mqd_manager * mm,void ** mqd,struct kfd_mem_obj * mqd_mem_obj,uint64_t * gart_addr,struct queue_properties * q)651 static void init_mqd_v9_4_3(struct mqd_manager *mm, void **mqd,
652 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
653 			struct queue_properties *q)
654 {
655 	struct v9_mqd *m;
656 	int xcc = 0;
657 	struct kfd_mem_obj xcc_mqd_mem_obj;
658 	uint64_t xcc_gart_addr = 0;
659 	uint64_t xcc_ctx_save_restore_area_address;
660 	uint64_t offset = mm->mqd_stride(mm, q);
661 	uint32_t local_xcc_start = mm->dev->dqm->current_logical_xcc_start++;
662 
663 	memset(&xcc_mqd_mem_obj, 0x0, sizeof(struct kfd_mem_obj));
664 	for (xcc = 0; xcc < NUM_XCC(mm->dev->xcc_mask); xcc++) {
665 		get_xcc_mqd(mqd_mem_obj, &xcc_mqd_mem_obj, offset*xcc);
666 
667 		init_mqd(mm, (void **)&m, &xcc_mqd_mem_obj, &xcc_gart_addr, q);
668 
669 		m->cp_mqd_stride_size = offset;
670 
671 		/*
672 		 * Update the CWSR address for each XCC if CWSR is enabled
673 		 * and CWSR area is allocated in thunk
674 		 */
675 		if (mm->dev->kfd->cwsr_enabled &&
676 		    q->ctx_save_restore_area_address) {
677 			xcc_ctx_save_restore_area_address =
678 				q->ctx_save_restore_area_address +
679 				(xcc * q->ctx_save_restore_area_size);
680 
681 			m->cp_hqd_ctx_save_base_addr_lo =
682 				lower_32_bits(xcc_ctx_save_restore_area_address);
683 			m->cp_hqd_ctx_save_base_addr_hi =
684 				upper_32_bits(xcc_ctx_save_restore_area_address);
685 		}
686 
687 		if (q->format == KFD_QUEUE_FORMAT_AQL) {
688 			m->compute_tg_chunk_size = 1;
689 			m->compute_current_logic_xcc_id =
690 					(local_xcc_start + xcc) %
691 					NUM_XCC(mm->dev->xcc_mask);
692 
693 			switch (xcc) {
694 			case 0:
695 				/* Master XCC */
696 				m->cp_hqd_pq_control &=
697 					~CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK;
698 				break;
699 			default:
700 				break;
701 			}
702 		} else {
703 			/* PM4 Queue */
704 			m->compute_current_logic_xcc_id = 0;
705 			m->compute_tg_chunk_size = 0;
706 			m->pm4_target_xcc_in_xcp = q->pm4_target_xcc;
707 		}
708 
709 		if (xcc == 0) {
710 			/* Set the MQD pointer and gart address to XCC0 MQD */
711 			*mqd = m;
712 			*gart_addr = xcc_gart_addr;
713 		}
714 	}
715 }
716 
update_mqd_v9_4_3(struct mqd_manager * mm,void * mqd,struct queue_properties * q,struct mqd_update_info * minfo)717 static void update_mqd_v9_4_3(struct mqd_manager *mm, void *mqd,
718 		      struct queue_properties *q, struct mqd_update_info *minfo)
719 {
720 	struct v9_mqd *m;
721 	int xcc = 0;
722 	uint64_t size = mm->mqd_stride(mm, q);
723 
724 	for (xcc = 0; xcc < NUM_XCC(mm->dev->xcc_mask); xcc++) {
725 		m = get_mqd(mqd + size * xcc);
726 		update_mqd(mm, m, q, minfo);
727 
728 		update_cu_mask(mm, m, minfo, xcc);
729 
730 		if (q->format == KFD_QUEUE_FORMAT_AQL) {
731 			switch (xcc) {
732 			case 0:
733 				/* Master XCC */
734 				m->cp_hqd_pq_control &=
735 					~CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK;
736 				break;
737 			default:
738 				break;
739 			}
740 			m->compute_tg_chunk_size = 1;
741 		} else {
742 			/* PM4 Queue */
743 			m->compute_current_logic_xcc_id = 0;
744 			m->compute_tg_chunk_size = 0;
745 			m->pm4_target_xcc_in_xcp = q->pm4_target_xcc;
746 		}
747 	}
748 }
749 
destroy_mqd_v9_4_3(struct mqd_manager * mm,void * mqd,enum kfd_preempt_type type,unsigned int timeout,uint32_t pipe_id,uint32_t queue_id)750 static int destroy_mqd_v9_4_3(struct mqd_manager *mm, void *mqd,
751 		   enum kfd_preempt_type type, unsigned int timeout,
752 		   uint32_t pipe_id, uint32_t queue_id)
753 {
754 	uint32_t xcc_mask = mm->dev->xcc_mask;
755 	int xcc_id, err, inst = 0;
756 	void *xcc_mqd;
757 	struct v9_mqd *m;
758 	uint64_t mqd_offset;
759 
760 	m = get_mqd(mqd);
761 	mqd_offset = m->cp_mqd_stride_size;
762 
763 	for_each_inst(xcc_id, xcc_mask) {
764 		xcc_mqd = mqd + mqd_offset * inst;
765 		err = mm->dev->kfd2kgd->hqd_destroy(mm->dev->adev, xcc_mqd,
766 						    type, timeout, pipe_id,
767 						    queue_id, xcc_id);
768 		if (err) {
769 			pr_debug("Destroy MQD failed for xcc: %d\n", inst);
770 			break;
771 		}
772 		++inst;
773 	}
774 
775 	return err;
776 }
777 
load_mqd_v9_4_3(struct mqd_manager * mm,void * mqd,uint32_t pipe_id,uint32_t queue_id,struct queue_properties * p,struct mm_struct * mms)778 static int load_mqd_v9_4_3(struct mqd_manager *mm, void *mqd,
779 			uint32_t pipe_id, uint32_t queue_id,
780 			struct queue_properties *p, struct mm_struct *mms)
781 {
782 	/* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
783 	uint32_t wptr_shift = (p->format == KFD_QUEUE_FORMAT_AQL ? 4 : 0);
784 	uint32_t xcc_mask = mm->dev->xcc_mask;
785 	int xcc_id, err, inst = 0;
786 	void *xcc_mqd;
787 	uint64_t mqd_stride_size = mm->mqd_stride(mm, p);
788 
789 	for_each_inst(xcc_id, xcc_mask) {
790 		xcc_mqd = mqd + mqd_stride_size * inst;
791 		err = mm->dev->kfd2kgd->hqd_load(
792 			mm->dev->adev, xcc_mqd, pipe_id, queue_id,
793 			(uint32_t __user *)p->write_ptr, wptr_shift, 0, mms,
794 			xcc_id);
795 		if (err) {
796 			pr_debug("Load MQD failed for xcc: %d\n", inst);
797 			break;
798 		}
799 		++inst;
800 	}
801 
802 	return err;
803 }
804 
get_wave_state_v9_4_3(struct mqd_manager * mm,void * mqd,struct queue_properties * q,void __user * ctl_stack,u32 * ctl_stack_used_size,u32 * save_area_used_size)805 static int get_wave_state_v9_4_3(struct mqd_manager *mm, void *mqd,
806 				 struct queue_properties *q,
807 				 void __user *ctl_stack,
808 				 u32 *ctl_stack_used_size,
809 				 u32 *save_area_used_size)
810 {
811 	int xcc, err = 0;
812 	void *xcc_mqd;
813 	void __user *xcc_ctl_stack;
814 	uint64_t mqd_stride_size = mm->mqd_stride(mm, q);
815 	u32 tmp_ctl_stack_used_size = 0, tmp_save_area_used_size = 0;
816 
817 	for (xcc = 0; xcc < NUM_XCC(mm->dev->xcc_mask); xcc++) {
818 		xcc_mqd = mqd + mqd_stride_size * xcc;
819 		xcc_ctl_stack = (void __user *)((uintptr_t)ctl_stack +
820 					q->ctx_save_restore_area_size * xcc);
821 
822 		err = get_wave_state(mm, xcc_mqd, q, xcc_ctl_stack,
823 				     &tmp_ctl_stack_used_size,
824 				     &tmp_save_area_used_size);
825 		if (err)
826 			break;
827 
828 		/*
829 		 * Set the ctl_stack_used_size and save_area_used_size to
830 		 * ctl_stack_used_size and save_area_used_size of XCC 0 when
831 		 * passing the info the user-space.
832 		 * For multi XCC, user-space would have to look at the header
833 		 * info of each Control stack area to determine the control
834 		 * stack size and save area used.
835 		 */
836 		if (xcc == 0) {
837 			*ctl_stack_used_size = tmp_ctl_stack_used_size;
838 			*save_area_used_size = tmp_save_area_used_size;
839 		}
840 	}
841 
842 	return err;
843 }
844 
845 #if defined(CONFIG_DEBUG_FS)
846 
debugfs_show_mqd(struct seq_file * m,void * data)847 static int debugfs_show_mqd(struct seq_file *m, void *data)
848 {
849 	seq_hex_dump(m, "    ", DUMP_PREFIX_OFFSET, 32, 4,
850 		     data, sizeof(struct v9_mqd), false);
851 	return 0;
852 }
853 
debugfs_show_mqd_sdma(struct seq_file * m,void * data)854 static int debugfs_show_mqd_sdma(struct seq_file *m, void *data)
855 {
856 	seq_hex_dump(m, "    ", DUMP_PREFIX_OFFSET, 32, 4,
857 		     data, sizeof(struct v9_sdma_mqd), false);
858 	return 0;
859 }
860 
861 #endif
862 
mqd_manager_init_v9(enum KFD_MQD_TYPE type,struct kfd_node * dev)863 struct mqd_manager *mqd_manager_init_v9(enum KFD_MQD_TYPE type,
864 		struct kfd_node *dev)
865 {
866 	struct mqd_manager *mqd;
867 
868 	if (WARN_ON(type >= KFD_MQD_TYPE_MAX))
869 		return NULL;
870 
871 	mqd = kzalloc(sizeof(*mqd), GFP_KERNEL);
872 	if (!mqd)
873 		return NULL;
874 
875 	mqd->dev = dev;
876 
877 	switch (type) {
878 	case KFD_MQD_TYPE_CP:
879 		mqd->allocate_mqd = allocate_mqd;
880 		mqd->free_mqd = kfd_free_mqd_cp;
881 		mqd->is_occupied = kfd_is_occupied_cp;
882 		mqd->get_checkpoint_info = get_checkpoint_info;
883 		mqd->checkpoint_mqd = checkpoint_mqd;
884 		mqd->restore_mqd = restore_mqd;
885 		mqd->mqd_size = sizeof(struct v9_mqd);
886 		mqd->mqd_stride = mqd_stride_v9;
887 #if defined(CONFIG_DEBUG_FS)
888 		mqd->debugfs_show_mqd = debugfs_show_mqd;
889 #endif
890 		if (KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 3) ||
891 		    KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 4)) {
892 			mqd->init_mqd = init_mqd_v9_4_3;
893 			mqd->load_mqd = load_mqd_v9_4_3;
894 			mqd->update_mqd = update_mqd_v9_4_3;
895 			mqd->destroy_mqd = destroy_mqd_v9_4_3;
896 			mqd->get_wave_state = get_wave_state_v9_4_3;
897 		} else {
898 			mqd->init_mqd = init_mqd;
899 			mqd->load_mqd = load_mqd;
900 			mqd->update_mqd = update_mqd;
901 			mqd->destroy_mqd = kfd_destroy_mqd_cp;
902 			mqd->get_wave_state = get_wave_state;
903 		}
904 		break;
905 	case KFD_MQD_TYPE_HIQ:
906 		mqd->allocate_mqd = allocate_hiq_mqd;
907 		mqd->free_mqd = free_mqd_hiq_sdma;
908 		mqd->update_mqd = update_mqd;
909 		mqd->is_occupied = kfd_is_occupied_cp;
910 		mqd->mqd_size = sizeof(struct v9_mqd);
911 		mqd->mqd_stride = kfd_mqd_stride;
912 #if defined(CONFIG_DEBUG_FS)
913 		mqd->debugfs_show_mqd = debugfs_show_mqd;
914 #endif
915 		if (KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 3) ||
916 		    KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 4)) {
917 			mqd->init_mqd = init_mqd_hiq_v9_4_3;
918 			mqd->load_mqd = hiq_load_mqd_kiq_v9_4_3;
919 			mqd->destroy_mqd = destroy_hiq_mqd_v9_4_3;
920 			mqd->check_preemption_failed = check_preemption_failed_v9_4_3;
921 		} else {
922 			mqd->init_mqd = init_mqd_hiq;
923 			mqd->load_mqd = kfd_hiq_load_mqd_kiq;
924 			mqd->destroy_mqd = destroy_hiq_mqd;
925 			mqd->check_preemption_failed = check_preemption_failed;
926 		}
927 		break;
928 	case KFD_MQD_TYPE_DIQ:
929 		mqd->allocate_mqd = allocate_mqd;
930 		mqd->init_mqd = init_mqd_hiq;
931 		mqd->free_mqd = kfd_free_mqd_cp;
932 		mqd->load_mqd = load_mqd;
933 		mqd->update_mqd = update_mqd;
934 		mqd->destroy_mqd = kfd_destroy_mqd_cp;
935 		mqd->is_occupied = kfd_is_occupied_cp;
936 		mqd->mqd_size = sizeof(struct v9_mqd);
937 #if defined(CONFIG_DEBUG_FS)
938 		mqd->debugfs_show_mqd = debugfs_show_mqd;
939 #endif
940 		break;
941 	case KFD_MQD_TYPE_SDMA:
942 		mqd->allocate_mqd = allocate_sdma_mqd;
943 		mqd->init_mqd = init_mqd_sdma;
944 		mqd->free_mqd = free_mqd_hiq_sdma;
945 		mqd->load_mqd = kfd_load_mqd_sdma;
946 		mqd->update_mqd = update_mqd_sdma;
947 		mqd->destroy_mqd = kfd_destroy_mqd_sdma;
948 		mqd->is_occupied = kfd_is_occupied_sdma;
949 		mqd->checkpoint_mqd = checkpoint_mqd_sdma;
950 		mqd->restore_mqd = restore_mqd_sdma;
951 		mqd->mqd_size = sizeof(struct v9_sdma_mqd);
952 		mqd->mqd_stride = kfd_mqd_stride;
953 #if defined(CONFIG_DEBUG_FS)
954 		mqd->debugfs_show_mqd = debugfs_show_mqd_sdma;
955 #endif
956 		break;
957 	default:
958 		kfree(mqd);
959 		return NULL;
960 	}
961 
962 	return mqd;
963 }
964