1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Copyright (c) 2015 MediaTek Inc.
4 * Author: YT SHEN <yt.shen@mediatek.com>
5 */
6
7 #include <linux/component.h>
8 #include <linux/module.h>
9 #include <linux/of.h>
10 #include <linux/of_platform.h>
11 #include <linux/platform_device.h>
12 #include <linux/pm_runtime.h>
13 #include <linux/dma-mapping.h>
14
15 #include <drm/drm_atomic.h>
16 #include <drm/drm_atomic_helper.h>
17 #include <drm/drm_drv.h>
18 #include <drm/drm_fbdev_dma.h>
19 #include <drm/drm_fourcc.h>
20 #include <drm/drm_gem.h>
21 #include <drm/drm_gem_framebuffer_helper.h>
22 #include <drm/drm_ioctl.h>
23 #include <drm/drm_of.h>
24 #include <drm/drm_probe_helper.h>
25 #include <drm/drm_vblank.h>
26
27 #include "mtk_crtc.h"
28 #include "mtk_ddp_comp.h"
29 #include "mtk_drm_drv.h"
30 #include "mtk_gem.h"
31
32 #define DRIVER_NAME "mediatek"
33 #define DRIVER_DESC "Mediatek SoC DRM"
34 #define DRIVER_DATE "20150513"
35 #define DRIVER_MAJOR 1
36 #define DRIVER_MINOR 0
37
38 static const struct drm_mode_config_helper_funcs mtk_drm_mode_config_helpers = {
39 .atomic_commit_tail = drm_atomic_helper_commit_tail_rpm,
40 };
41
42 static struct drm_framebuffer *
mtk_drm_mode_fb_create(struct drm_device * dev,struct drm_file * file,const struct drm_mode_fb_cmd2 * cmd)43 mtk_drm_mode_fb_create(struct drm_device *dev,
44 struct drm_file *file,
45 const struct drm_mode_fb_cmd2 *cmd)
46 {
47 const struct drm_format_info *info = drm_get_format_info(dev, cmd);
48
49 if (info->num_planes != 1)
50 return ERR_PTR(-EINVAL);
51
52 return drm_gem_fb_create(dev, file, cmd);
53 }
54
55 static const struct drm_mode_config_funcs mtk_drm_mode_config_funcs = {
56 .fb_create = mtk_drm_mode_fb_create,
57 .atomic_check = drm_atomic_helper_check,
58 .atomic_commit = drm_atomic_helper_commit,
59 };
60
61 static const unsigned int mt2701_mtk_ddp_main[] = {
62 DDP_COMPONENT_OVL0,
63 DDP_COMPONENT_RDMA0,
64 DDP_COMPONENT_COLOR0,
65 DDP_COMPONENT_BLS,
66 DDP_COMPONENT_DSI0,
67 };
68
69 static const unsigned int mt2701_mtk_ddp_ext[] = {
70 DDP_COMPONENT_RDMA1,
71 DDP_COMPONENT_DPI0,
72 };
73
74 static const unsigned int mt7623_mtk_ddp_main[] = {
75 DDP_COMPONENT_OVL0,
76 DDP_COMPONENT_RDMA0,
77 DDP_COMPONENT_COLOR0,
78 DDP_COMPONENT_BLS,
79 DDP_COMPONENT_DPI0,
80 };
81
82 static const unsigned int mt7623_mtk_ddp_ext[] = {
83 DDP_COMPONENT_RDMA1,
84 DDP_COMPONENT_DSI0,
85 };
86
87 static const unsigned int mt2712_mtk_ddp_main[] = {
88 DDP_COMPONENT_OVL0,
89 DDP_COMPONENT_COLOR0,
90 DDP_COMPONENT_AAL0,
91 DDP_COMPONENT_OD0,
92 DDP_COMPONENT_RDMA0,
93 DDP_COMPONENT_DPI0,
94 DDP_COMPONENT_PWM0,
95 };
96
97 static const unsigned int mt2712_mtk_ddp_ext[] = {
98 DDP_COMPONENT_OVL1,
99 DDP_COMPONENT_COLOR1,
100 DDP_COMPONENT_AAL1,
101 DDP_COMPONENT_OD1,
102 DDP_COMPONENT_RDMA1,
103 DDP_COMPONENT_DPI1,
104 DDP_COMPONENT_PWM1,
105 };
106
107 static const unsigned int mt2712_mtk_ddp_third[] = {
108 DDP_COMPONENT_RDMA2,
109 DDP_COMPONENT_DSI3,
110 DDP_COMPONENT_PWM2,
111 };
112
113 static unsigned int mt8167_mtk_ddp_main[] = {
114 DDP_COMPONENT_OVL0,
115 DDP_COMPONENT_COLOR0,
116 DDP_COMPONENT_CCORR,
117 DDP_COMPONENT_AAL0,
118 DDP_COMPONENT_GAMMA,
119 DDP_COMPONENT_DITHER0,
120 DDP_COMPONENT_RDMA0,
121 DDP_COMPONENT_DSI0,
122 };
123
124 static const unsigned int mt8173_mtk_ddp_main[] = {
125 DDP_COMPONENT_OVL0,
126 DDP_COMPONENT_COLOR0,
127 DDP_COMPONENT_AAL0,
128 DDP_COMPONENT_OD0,
129 DDP_COMPONENT_RDMA0,
130 DDP_COMPONENT_UFOE,
131 DDP_COMPONENT_DSI0,
132 DDP_COMPONENT_PWM0,
133 };
134
135 static const unsigned int mt8173_mtk_ddp_ext[] = {
136 DDP_COMPONENT_OVL1,
137 DDP_COMPONENT_COLOR1,
138 DDP_COMPONENT_GAMMA,
139 DDP_COMPONENT_RDMA1,
140 DDP_COMPONENT_DPI0,
141 };
142
143 static const unsigned int mt8183_mtk_ddp_main[] = {
144 DDP_COMPONENT_OVL0,
145 DDP_COMPONENT_OVL_2L0,
146 DDP_COMPONENT_RDMA0,
147 DDP_COMPONENT_COLOR0,
148 DDP_COMPONENT_CCORR,
149 DDP_COMPONENT_AAL0,
150 DDP_COMPONENT_GAMMA,
151 DDP_COMPONENT_DITHER0,
152 DDP_COMPONENT_DSI0,
153 };
154
155 static const unsigned int mt8183_mtk_ddp_ext[] = {
156 DDP_COMPONENT_OVL_2L1,
157 DDP_COMPONENT_RDMA1,
158 DDP_COMPONENT_DPI0,
159 };
160
161 static const unsigned int mt8186_mtk_ddp_main[] = {
162 DDP_COMPONENT_OVL0,
163 DDP_COMPONENT_RDMA0,
164 DDP_COMPONENT_COLOR0,
165 DDP_COMPONENT_CCORR,
166 DDP_COMPONENT_AAL0,
167 DDP_COMPONENT_GAMMA,
168 DDP_COMPONENT_POSTMASK0,
169 DDP_COMPONENT_DITHER0,
170 DDP_COMPONENT_DSI0,
171 };
172
173 static const unsigned int mt8186_mtk_ddp_ext[] = {
174 DDP_COMPONENT_OVL_2L0,
175 DDP_COMPONENT_RDMA1,
176 DDP_COMPONENT_DPI0,
177 };
178
179 static const unsigned int mt8188_mtk_ddp_main[] = {
180 DDP_COMPONENT_OVL0,
181 DDP_COMPONENT_RDMA0,
182 DDP_COMPONENT_COLOR0,
183 DDP_COMPONENT_CCORR,
184 DDP_COMPONENT_AAL0,
185 DDP_COMPONENT_GAMMA,
186 DDP_COMPONENT_POSTMASK0,
187 DDP_COMPONENT_DITHER0,
188 };
189
190 static const struct mtk_drm_route mt8188_mtk_ddp_main_routes[] = {
191 {0, DDP_COMPONENT_DP_INTF0},
192 {0, DDP_COMPONENT_DSI0},
193 };
194
195 static const unsigned int mt8192_mtk_ddp_main[] = {
196 DDP_COMPONENT_OVL0,
197 DDP_COMPONENT_OVL_2L0,
198 DDP_COMPONENT_RDMA0,
199 DDP_COMPONENT_COLOR0,
200 DDP_COMPONENT_CCORR,
201 DDP_COMPONENT_AAL0,
202 DDP_COMPONENT_GAMMA,
203 DDP_COMPONENT_POSTMASK0,
204 DDP_COMPONENT_DITHER0,
205 DDP_COMPONENT_DSI0,
206 };
207
208 static const unsigned int mt8192_mtk_ddp_ext[] = {
209 DDP_COMPONENT_OVL_2L2,
210 DDP_COMPONENT_RDMA4,
211 DDP_COMPONENT_DPI0,
212 };
213
214 static const unsigned int mt8195_mtk_ddp_main[] = {
215 DDP_COMPONENT_OVL0,
216 DDP_COMPONENT_RDMA0,
217 DDP_COMPONENT_COLOR0,
218 DDP_COMPONENT_CCORR,
219 DDP_COMPONENT_AAL0,
220 DDP_COMPONENT_GAMMA,
221 DDP_COMPONENT_DITHER0,
222 DDP_COMPONENT_DSC0,
223 DDP_COMPONENT_MERGE0,
224 DDP_COMPONENT_DP_INTF0,
225 };
226
227 static const unsigned int mt8195_mtk_ddp_ext[] = {
228 DDP_COMPONENT_DRM_OVL_ADAPTOR,
229 DDP_COMPONENT_MERGE5,
230 DDP_COMPONENT_DP_INTF1,
231 };
232
233 static const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = {
234 .main_path = mt2701_mtk_ddp_main,
235 .main_len = ARRAY_SIZE(mt2701_mtk_ddp_main),
236 .ext_path = mt2701_mtk_ddp_ext,
237 .ext_len = ARRAY_SIZE(mt2701_mtk_ddp_ext),
238 .shadow_register = true,
239 .mmsys_dev_num = 1,
240 };
241
242 static const struct mtk_mmsys_driver_data mt7623_mmsys_driver_data = {
243 .main_path = mt7623_mtk_ddp_main,
244 .main_len = ARRAY_SIZE(mt7623_mtk_ddp_main),
245 .ext_path = mt7623_mtk_ddp_ext,
246 .ext_len = ARRAY_SIZE(mt7623_mtk_ddp_ext),
247 .shadow_register = true,
248 .mmsys_dev_num = 1,
249 };
250
251 static const struct mtk_mmsys_driver_data mt2712_mmsys_driver_data = {
252 .main_path = mt2712_mtk_ddp_main,
253 .main_len = ARRAY_SIZE(mt2712_mtk_ddp_main),
254 .ext_path = mt2712_mtk_ddp_ext,
255 .ext_len = ARRAY_SIZE(mt2712_mtk_ddp_ext),
256 .third_path = mt2712_mtk_ddp_third,
257 .third_len = ARRAY_SIZE(mt2712_mtk_ddp_third),
258 .mmsys_dev_num = 1,
259 };
260
261 static const struct mtk_mmsys_driver_data mt8167_mmsys_driver_data = {
262 .main_path = mt8167_mtk_ddp_main,
263 .main_len = ARRAY_SIZE(mt8167_mtk_ddp_main),
264 .mmsys_dev_num = 1,
265 };
266
267 static const struct mtk_mmsys_driver_data mt8173_mmsys_driver_data = {
268 .main_path = mt8173_mtk_ddp_main,
269 .main_len = ARRAY_SIZE(mt8173_mtk_ddp_main),
270 .ext_path = mt8173_mtk_ddp_ext,
271 .ext_len = ARRAY_SIZE(mt8173_mtk_ddp_ext),
272 .mmsys_dev_num = 1,
273 };
274
275 static const struct mtk_mmsys_driver_data mt8183_mmsys_driver_data = {
276 .main_path = mt8183_mtk_ddp_main,
277 .main_len = ARRAY_SIZE(mt8183_mtk_ddp_main),
278 .ext_path = mt8183_mtk_ddp_ext,
279 .ext_len = ARRAY_SIZE(mt8183_mtk_ddp_ext),
280 .mmsys_dev_num = 1,
281 };
282
283 static const struct mtk_mmsys_driver_data mt8186_mmsys_driver_data = {
284 .main_path = mt8186_mtk_ddp_main,
285 .main_len = ARRAY_SIZE(mt8186_mtk_ddp_main),
286 .ext_path = mt8186_mtk_ddp_ext,
287 .ext_len = ARRAY_SIZE(mt8186_mtk_ddp_ext),
288 .mmsys_dev_num = 1,
289 };
290
291 static const struct mtk_mmsys_driver_data mt8188_vdosys0_driver_data = {
292 .main_path = mt8188_mtk_ddp_main,
293 .main_len = ARRAY_SIZE(mt8188_mtk_ddp_main),
294 .conn_routes = mt8188_mtk_ddp_main_routes,
295 .num_conn_routes = ARRAY_SIZE(mt8188_mtk_ddp_main_routes),
296 .mmsys_dev_num = 2,
297 .max_width = 8191,
298 .min_width = 1,
299 .min_height = 1,
300 };
301
302 static const struct mtk_mmsys_driver_data mt8192_mmsys_driver_data = {
303 .main_path = mt8192_mtk_ddp_main,
304 .main_len = ARRAY_SIZE(mt8192_mtk_ddp_main),
305 .ext_path = mt8192_mtk_ddp_ext,
306 .ext_len = ARRAY_SIZE(mt8192_mtk_ddp_ext),
307 .mmsys_dev_num = 1,
308 };
309
310 static const struct mtk_mmsys_driver_data mt8195_vdosys0_driver_data = {
311 .main_path = mt8195_mtk_ddp_main,
312 .main_len = ARRAY_SIZE(mt8195_mtk_ddp_main),
313 .mmsys_dev_num = 2,
314 .max_width = 8191,
315 .min_width = 1,
316 .min_height = 1,
317 };
318
319 static const struct mtk_mmsys_driver_data mt8195_vdosys1_driver_data = {
320 .ext_path = mt8195_mtk_ddp_ext,
321 .ext_len = ARRAY_SIZE(mt8195_mtk_ddp_ext),
322 .mmsys_id = 1,
323 .mmsys_dev_num = 2,
324 .max_width = 8191,
325 .min_width = 2, /* 2-pixel align when ethdr is bypassed */
326 .min_height = 1,
327 };
328
329 static const struct of_device_id mtk_drm_of_ids[] = {
330 { .compatible = "mediatek,mt2701-mmsys",
331 .data = &mt2701_mmsys_driver_data},
332 { .compatible = "mediatek,mt7623-mmsys",
333 .data = &mt7623_mmsys_driver_data},
334 { .compatible = "mediatek,mt2712-mmsys",
335 .data = &mt2712_mmsys_driver_data},
336 { .compatible = "mediatek,mt8167-mmsys",
337 .data = &mt8167_mmsys_driver_data},
338 { .compatible = "mediatek,mt8173-mmsys",
339 .data = &mt8173_mmsys_driver_data},
340 { .compatible = "mediatek,mt8183-mmsys",
341 .data = &mt8183_mmsys_driver_data},
342 { .compatible = "mediatek,mt8186-mmsys",
343 .data = &mt8186_mmsys_driver_data},
344 { .compatible = "mediatek,mt8188-vdosys0",
345 .data = &mt8188_vdosys0_driver_data},
346 { .compatible = "mediatek,mt8188-vdosys1",
347 .data = &mt8195_vdosys1_driver_data},
348 { .compatible = "mediatek,mt8192-mmsys",
349 .data = &mt8192_mmsys_driver_data},
350 { .compatible = "mediatek,mt8195-mmsys",
351 .data = &mt8195_vdosys0_driver_data},
352 { .compatible = "mediatek,mt8195-vdosys0",
353 .data = &mt8195_vdosys0_driver_data},
354 { .compatible = "mediatek,mt8195-vdosys1",
355 .data = &mt8195_vdosys1_driver_data},
356 { }
357 };
358 MODULE_DEVICE_TABLE(of, mtk_drm_of_ids);
359
mtk_drm_match(struct device * dev,void * data)360 static int mtk_drm_match(struct device *dev, void *data)
361 {
362 if (!strncmp(dev_name(dev), "mediatek-drm", sizeof("mediatek-drm") - 1))
363 return true;
364 return false;
365 }
366
mtk_drm_get_all_drm_priv(struct device * dev)367 static bool mtk_drm_get_all_drm_priv(struct device *dev)
368 {
369 struct mtk_drm_private *drm_priv = dev_get_drvdata(dev);
370 struct mtk_drm_private *all_drm_priv[MAX_CRTC];
371 struct mtk_drm_private *temp_drm_priv;
372 struct device_node *phandle = dev->parent->of_node;
373 const struct of_device_id *of_id;
374 struct device_node *node;
375 struct device *drm_dev;
376 unsigned int cnt = 0;
377 int i, j;
378
379 for_each_child_of_node(phandle->parent, node) {
380 struct platform_device *pdev;
381
382 of_id = of_match_node(mtk_drm_of_ids, node);
383 if (!of_id)
384 continue;
385
386 pdev = of_find_device_by_node(node);
387 if (!pdev)
388 continue;
389
390 drm_dev = device_find_child(&pdev->dev, NULL, mtk_drm_match);
391 if (!drm_dev)
392 goto next_put_device_pdev_dev;
393
394 temp_drm_priv = dev_get_drvdata(drm_dev);
395 if (!temp_drm_priv)
396 goto next_put_device_drm_dev;
397
398 if (temp_drm_priv->data->main_len)
399 all_drm_priv[CRTC_MAIN] = temp_drm_priv;
400 else if (temp_drm_priv->data->ext_len)
401 all_drm_priv[CRTC_EXT] = temp_drm_priv;
402 else if (temp_drm_priv->data->third_len)
403 all_drm_priv[CRTC_THIRD] = temp_drm_priv;
404
405 if (temp_drm_priv->mtk_drm_bound)
406 cnt++;
407
408 next_put_device_drm_dev:
409 put_device(drm_dev);
410
411 next_put_device_pdev_dev:
412 put_device(&pdev->dev);
413
414 if (cnt == MAX_CRTC) {
415 of_node_put(node);
416 break;
417 }
418 }
419
420 if (drm_priv->data->mmsys_dev_num == cnt) {
421 for (i = 0; i < cnt; i++)
422 for (j = 0; j < cnt; j++)
423 all_drm_priv[j]->all_drm_private[i] = all_drm_priv[i];
424
425 return true;
426 }
427
428 return false;
429 }
430
mtk_drm_find_mmsys_comp(struct mtk_drm_private * private,int comp_id)431 static bool mtk_drm_find_mmsys_comp(struct mtk_drm_private *private, int comp_id)
432 {
433 const struct mtk_mmsys_driver_data *drv_data = private->data;
434 int i;
435
436 if (drv_data->main_path)
437 for (i = 0; i < drv_data->main_len; i++)
438 if (drv_data->main_path[i] == comp_id)
439 return true;
440
441 if (drv_data->ext_path)
442 for (i = 0; i < drv_data->ext_len; i++)
443 if (drv_data->ext_path[i] == comp_id)
444 return true;
445
446 if (drv_data->third_path)
447 for (i = 0; i < drv_data->third_len; i++)
448 if (drv_data->third_path[i] == comp_id)
449 return true;
450
451 if (drv_data->num_conn_routes)
452 for (i = 0; i < drv_data->num_conn_routes; i++)
453 if (drv_data->conn_routes[i].route_ddp == comp_id)
454 return true;
455
456 return false;
457 }
458
mtk_drm_kms_init(struct drm_device * drm)459 static int mtk_drm_kms_init(struct drm_device *drm)
460 {
461 struct mtk_drm_private *private = drm->dev_private;
462 struct mtk_drm_private *priv_n;
463 struct device *dma_dev = NULL;
464 struct drm_crtc *crtc;
465 int ret, i, j;
466
467 if (drm_firmware_drivers_only())
468 return -ENODEV;
469
470 ret = drmm_mode_config_init(drm);
471 if (ret)
472 return ret;
473
474 drm->mode_config.min_width = 64;
475 drm->mode_config.min_height = 64;
476
477 /*
478 * set max width and height as default value(4096x4096).
479 * this value would be used to check framebuffer size limitation
480 * at drm_mode_addfb().
481 */
482 drm->mode_config.max_width = 4096;
483 drm->mode_config.max_height = 4096;
484 drm->mode_config.funcs = &mtk_drm_mode_config_funcs;
485 drm->mode_config.helper_private = &mtk_drm_mode_config_helpers;
486
487 for (i = 0; i < private->data->mmsys_dev_num; i++) {
488 drm->dev_private = private->all_drm_private[i];
489 ret = component_bind_all(private->all_drm_private[i]->dev, drm);
490 if (ret) {
491 while (--i >= 0)
492 component_unbind_all(private->all_drm_private[i]->dev, drm);
493 return ret;
494 }
495 }
496
497 /*
498 * Ensure internal panels are at the top of the connector list before
499 * crtc creation.
500 */
501 drm_helper_move_panel_connectors_to_head(drm);
502
503 /*
504 * 1. We currently support two fixed data streams, each optional,
505 * and each statically assigned to a crtc:
506 * OVL0 -> COLOR0 -> AAL -> OD -> RDMA0 -> UFOE -> DSI0 ...
507 * 2. For multi mmsys architecture, crtc path data are located in
508 * different drm private data structures. Loop through crtc index to
509 * create crtc from the main path and then ext_path and finally the
510 * third path.
511 */
512 for (i = 0; i < MAX_CRTC; i++) {
513 for (j = 0; j < private->data->mmsys_dev_num; j++) {
514 priv_n = private->all_drm_private[j];
515
516 if (priv_n->data->max_width)
517 drm->mode_config.max_width = priv_n->data->max_width;
518
519 if (priv_n->data->min_width)
520 drm->mode_config.min_width = priv_n->data->min_width;
521
522 if (priv_n->data->min_height)
523 drm->mode_config.min_height = priv_n->data->min_height;
524
525 if (i == CRTC_MAIN && priv_n->data->main_len) {
526 ret = mtk_crtc_create(drm, priv_n->data->main_path,
527 priv_n->data->main_len, j,
528 priv_n->data->conn_routes,
529 priv_n->data->num_conn_routes);
530 if (ret)
531 goto err_component_unbind;
532
533 continue;
534 } else if (i == CRTC_EXT && priv_n->data->ext_len) {
535 ret = mtk_crtc_create(drm, priv_n->data->ext_path,
536 priv_n->data->ext_len, j, NULL, 0);
537 if (ret)
538 goto err_component_unbind;
539
540 continue;
541 } else if (i == CRTC_THIRD && priv_n->data->third_len) {
542 ret = mtk_crtc_create(drm, priv_n->data->third_path,
543 priv_n->data->third_len, j, NULL, 0);
544 if (ret)
545 goto err_component_unbind;
546
547 continue;
548 }
549 }
550 }
551
552 /* IGT will check if the cursor size is configured */
553 drm->mode_config.cursor_width = 512;
554 drm->mode_config.cursor_height = 512;
555
556 /* Use OVL device for all DMA memory allocations */
557 crtc = drm_crtc_from_index(drm, 0);
558 if (crtc)
559 dma_dev = mtk_crtc_dma_dev_get(crtc);
560 if (!dma_dev) {
561 ret = -ENODEV;
562 dev_err(drm->dev, "Need at least one OVL device\n");
563 goto err_component_unbind;
564 }
565
566 for (i = 0; i < private->data->mmsys_dev_num; i++)
567 private->all_drm_private[i]->dma_dev = dma_dev;
568
569 /*
570 * Configure the DMA segment size to make sure we get contiguous IOVA
571 * when importing PRIME buffers.
572 */
573 dma_set_max_seg_size(dma_dev, UINT_MAX);
574
575 ret = drm_vblank_init(drm, MAX_CRTC);
576 if (ret < 0)
577 goto err_component_unbind;
578
579 drm_kms_helper_poll_init(drm);
580 drm_mode_config_reset(drm);
581
582 return 0;
583
584 err_component_unbind:
585 for (i = 0; i < private->data->mmsys_dev_num; i++)
586 component_unbind_all(private->all_drm_private[i]->dev, drm);
587
588 return ret;
589 }
590
mtk_drm_kms_deinit(struct drm_device * drm)591 static void mtk_drm_kms_deinit(struct drm_device *drm)
592 {
593 drm_kms_helper_poll_fini(drm);
594 drm_atomic_helper_shutdown(drm);
595
596 component_unbind_all(drm->dev, drm);
597 }
598
599 DEFINE_DRM_GEM_FOPS(mtk_drm_fops);
600
601 /*
602 * We need to override this because the device used to import the memory is
603 * not dev->dev, as drm_gem_prime_import() expects.
604 */
mtk_gem_prime_import(struct drm_device * dev,struct dma_buf * dma_buf)605 static struct drm_gem_object *mtk_gem_prime_import(struct drm_device *dev,
606 struct dma_buf *dma_buf)
607 {
608 struct mtk_drm_private *private = dev->dev_private;
609
610 return drm_gem_prime_import_dev(dev, dma_buf, private->dma_dev);
611 }
612
613 static const struct drm_driver mtk_drm_driver = {
614 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
615
616 .dumb_create = mtk_gem_dumb_create,
617
618 .gem_prime_import = mtk_gem_prime_import,
619 .gem_prime_import_sg_table = mtk_gem_prime_import_sg_table,
620 .fops = &mtk_drm_fops,
621
622 .name = DRIVER_NAME,
623 .desc = DRIVER_DESC,
624 .date = DRIVER_DATE,
625 .major = DRIVER_MAJOR,
626 .minor = DRIVER_MINOR,
627 };
628
compare_dev(struct device * dev,void * data)629 static int compare_dev(struct device *dev, void *data)
630 {
631 return dev == (struct device *)data;
632 }
633
mtk_drm_bind(struct device * dev)634 static int mtk_drm_bind(struct device *dev)
635 {
636 struct mtk_drm_private *private = dev_get_drvdata(dev);
637 struct platform_device *pdev;
638 struct drm_device *drm;
639 int ret, i;
640
641 pdev = of_find_device_by_node(private->mutex_node);
642 if (!pdev) {
643 dev_err(dev, "Waiting for disp-mutex device %pOF\n",
644 private->mutex_node);
645 of_node_put(private->mutex_node);
646 return -EPROBE_DEFER;
647 }
648
649 private->mutex_dev = &pdev->dev;
650 private->mtk_drm_bound = true;
651 private->dev = dev;
652
653 if (!mtk_drm_get_all_drm_priv(dev))
654 return 0;
655
656 drm = drm_dev_alloc(&mtk_drm_driver, dev);
657 if (IS_ERR(drm)) {
658 ret = PTR_ERR(drm);
659 goto err_put_dev;
660 }
661
662 private->drm_master = true;
663 drm->dev_private = private;
664 for (i = 0; i < private->data->mmsys_dev_num; i++)
665 private->all_drm_private[i]->drm = drm;
666
667 ret = mtk_drm_kms_init(drm);
668 if (ret < 0)
669 goto err_free;
670
671 ret = drm_dev_register(drm, 0);
672 if (ret < 0)
673 goto err_deinit;
674
675 drm_fbdev_dma_setup(drm, 32);
676
677 return 0;
678
679 err_deinit:
680 mtk_drm_kms_deinit(drm);
681 err_free:
682 private->drm = NULL;
683 drm_dev_put(drm);
684 for (i = 0; i < private->data->mmsys_dev_num; i++)
685 private->all_drm_private[i]->drm = NULL;
686 err_put_dev:
687 for (i = 0; i < private->data->mmsys_dev_num; i++) {
688 /* For device_find_child in mtk_drm_get_all_priv() */
689 put_device(private->all_drm_private[i]->dev);
690 }
691 put_device(private->mutex_dev);
692 return ret;
693 }
694
mtk_drm_unbind(struct device * dev)695 static void mtk_drm_unbind(struct device *dev)
696 {
697 struct mtk_drm_private *private = dev_get_drvdata(dev);
698 int i;
699
700 /* for multi mmsys dev, unregister drm dev in mmsys master */
701 if (private->drm_master) {
702 drm_dev_unregister(private->drm);
703 mtk_drm_kms_deinit(private->drm);
704 drm_dev_put(private->drm);
705
706 for (i = 0; i < private->data->mmsys_dev_num; i++) {
707 /* For device_find_child in mtk_drm_get_all_priv() */
708 put_device(private->all_drm_private[i]->dev);
709 }
710 put_device(private->mutex_dev);
711 }
712 private->mtk_drm_bound = false;
713 private->drm_master = false;
714 private->drm = NULL;
715 }
716
717 static const struct component_master_ops mtk_drm_ops = {
718 .bind = mtk_drm_bind,
719 .unbind = mtk_drm_unbind,
720 };
721
722 static const struct of_device_id mtk_ddp_comp_dt_ids[] = {
723 { .compatible = "mediatek,mt8167-disp-aal",
724 .data = (void *)MTK_DISP_AAL},
725 { .compatible = "mediatek,mt8173-disp-aal",
726 .data = (void *)MTK_DISP_AAL},
727 { .compatible = "mediatek,mt8183-disp-aal",
728 .data = (void *)MTK_DISP_AAL},
729 { .compatible = "mediatek,mt8192-disp-aal",
730 .data = (void *)MTK_DISP_AAL},
731 { .compatible = "mediatek,mt8167-disp-ccorr",
732 .data = (void *)MTK_DISP_CCORR },
733 { .compatible = "mediatek,mt8183-disp-ccorr",
734 .data = (void *)MTK_DISP_CCORR },
735 { .compatible = "mediatek,mt8192-disp-ccorr",
736 .data = (void *)MTK_DISP_CCORR },
737 { .compatible = "mediatek,mt2701-disp-color",
738 .data = (void *)MTK_DISP_COLOR },
739 { .compatible = "mediatek,mt8167-disp-color",
740 .data = (void *)MTK_DISP_COLOR },
741 { .compatible = "mediatek,mt8173-disp-color",
742 .data = (void *)MTK_DISP_COLOR },
743 { .compatible = "mediatek,mt8167-disp-dither",
744 .data = (void *)MTK_DISP_DITHER },
745 { .compatible = "mediatek,mt8183-disp-dither",
746 .data = (void *)MTK_DISP_DITHER },
747 { .compatible = "mediatek,mt8195-disp-dsc",
748 .data = (void *)MTK_DISP_DSC },
749 { .compatible = "mediatek,mt8167-disp-gamma",
750 .data = (void *)MTK_DISP_GAMMA, },
751 { .compatible = "mediatek,mt8173-disp-gamma",
752 .data = (void *)MTK_DISP_GAMMA, },
753 { .compatible = "mediatek,mt8183-disp-gamma",
754 .data = (void *)MTK_DISP_GAMMA, },
755 { .compatible = "mediatek,mt8195-disp-gamma",
756 .data = (void *)MTK_DISP_GAMMA, },
757 { .compatible = "mediatek,mt8195-disp-merge",
758 .data = (void *)MTK_DISP_MERGE },
759 { .compatible = "mediatek,mt2701-disp-mutex",
760 .data = (void *)MTK_DISP_MUTEX },
761 { .compatible = "mediatek,mt2712-disp-mutex",
762 .data = (void *)MTK_DISP_MUTEX },
763 { .compatible = "mediatek,mt8167-disp-mutex",
764 .data = (void *)MTK_DISP_MUTEX },
765 { .compatible = "mediatek,mt8173-disp-mutex",
766 .data = (void *)MTK_DISP_MUTEX },
767 { .compatible = "mediatek,mt8183-disp-mutex",
768 .data = (void *)MTK_DISP_MUTEX },
769 { .compatible = "mediatek,mt8186-disp-mutex",
770 .data = (void *)MTK_DISP_MUTEX },
771 { .compatible = "mediatek,mt8188-disp-mutex",
772 .data = (void *)MTK_DISP_MUTEX },
773 { .compatible = "mediatek,mt8192-disp-mutex",
774 .data = (void *)MTK_DISP_MUTEX },
775 { .compatible = "mediatek,mt8195-disp-mutex",
776 .data = (void *)MTK_DISP_MUTEX },
777 { .compatible = "mediatek,mt8173-disp-od",
778 .data = (void *)MTK_DISP_OD },
779 { .compatible = "mediatek,mt2701-disp-ovl",
780 .data = (void *)MTK_DISP_OVL },
781 { .compatible = "mediatek,mt8167-disp-ovl",
782 .data = (void *)MTK_DISP_OVL },
783 { .compatible = "mediatek,mt8173-disp-ovl",
784 .data = (void *)MTK_DISP_OVL },
785 { .compatible = "mediatek,mt8183-disp-ovl",
786 .data = (void *)MTK_DISP_OVL },
787 { .compatible = "mediatek,mt8192-disp-ovl",
788 .data = (void *)MTK_DISP_OVL },
789 { .compatible = "mediatek,mt8195-disp-ovl",
790 .data = (void *)MTK_DISP_OVL },
791 { .compatible = "mediatek,mt8183-disp-ovl-2l",
792 .data = (void *)MTK_DISP_OVL_2L },
793 { .compatible = "mediatek,mt8192-disp-ovl-2l",
794 .data = (void *)MTK_DISP_OVL_2L },
795 { .compatible = "mediatek,mt8192-disp-postmask",
796 .data = (void *)MTK_DISP_POSTMASK },
797 { .compatible = "mediatek,mt2701-disp-pwm",
798 .data = (void *)MTK_DISP_BLS },
799 { .compatible = "mediatek,mt8167-disp-pwm",
800 .data = (void *)MTK_DISP_PWM },
801 { .compatible = "mediatek,mt8173-disp-pwm",
802 .data = (void *)MTK_DISP_PWM },
803 { .compatible = "mediatek,mt2701-disp-rdma",
804 .data = (void *)MTK_DISP_RDMA },
805 { .compatible = "mediatek,mt8167-disp-rdma",
806 .data = (void *)MTK_DISP_RDMA },
807 { .compatible = "mediatek,mt8173-disp-rdma",
808 .data = (void *)MTK_DISP_RDMA },
809 { .compatible = "mediatek,mt8183-disp-rdma",
810 .data = (void *)MTK_DISP_RDMA },
811 { .compatible = "mediatek,mt8195-disp-rdma",
812 .data = (void *)MTK_DISP_RDMA },
813 { .compatible = "mediatek,mt8173-disp-ufoe",
814 .data = (void *)MTK_DISP_UFOE },
815 { .compatible = "mediatek,mt8173-disp-wdma",
816 .data = (void *)MTK_DISP_WDMA },
817 { .compatible = "mediatek,mt2701-dpi",
818 .data = (void *)MTK_DPI },
819 { .compatible = "mediatek,mt8167-dsi",
820 .data = (void *)MTK_DSI },
821 { .compatible = "mediatek,mt8173-dpi",
822 .data = (void *)MTK_DPI },
823 { .compatible = "mediatek,mt8183-dpi",
824 .data = (void *)MTK_DPI },
825 { .compatible = "mediatek,mt8186-dpi",
826 .data = (void *)MTK_DPI },
827 { .compatible = "mediatek,mt8188-dp-intf",
828 .data = (void *)MTK_DP_INTF },
829 { .compatible = "mediatek,mt8192-dpi",
830 .data = (void *)MTK_DPI },
831 { .compatible = "mediatek,mt8195-dp-intf",
832 .data = (void *)MTK_DP_INTF },
833 { .compatible = "mediatek,mt2701-dsi",
834 .data = (void *)MTK_DSI },
835 { .compatible = "mediatek,mt8173-dsi",
836 .data = (void *)MTK_DSI },
837 { .compatible = "mediatek,mt8183-dsi",
838 .data = (void *)MTK_DSI },
839 { .compatible = "mediatek,mt8186-dsi",
840 .data = (void *)MTK_DSI },
841 { .compatible = "mediatek,mt8188-dsi",
842 .data = (void *)MTK_DSI },
843 { }
844 };
845
mtk_drm_probe(struct platform_device * pdev)846 static int mtk_drm_probe(struct platform_device *pdev)
847 {
848 struct device *dev = &pdev->dev;
849 struct device_node *phandle = dev->parent->of_node;
850 const struct of_device_id *of_id;
851 struct mtk_drm_private *private;
852 struct device_node *node;
853 struct component_match *match = NULL;
854 struct platform_device *ovl_adaptor;
855 int ret;
856 int i;
857
858 private = devm_kzalloc(dev, sizeof(*private), GFP_KERNEL);
859 if (!private)
860 return -ENOMEM;
861
862 private->mmsys_dev = dev->parent;
863 if (!private->mmsys_dev) {
864 dev_err(dev, "Failed to get MMSYS device\n");
865 return -ENODEV;
866 }
867
868 of_id = of_match_node(mtk_drm_of_ids, phandle);
869 if (!of_id)
870 return -ENODEV;
871
872 private->data = of_id->data;
873
874 private->all_drm_private = devm_kmalloc_array(dev, private->data->mmsys_dev_num,
875 sizeof(*private->all_drm_private),
876 GFP_KERNEL);
877 if (!private->all_drm_private)
878 return -ENOMEM;
879
880 /* Bringup ovl_adaptor */
881 if (mtk_drm_find_mmsys_comp(private, DDP_COMPONENT_DRM_OVL_ADAPTOR)) {
882 ovl_adaptor = platform_device_register_data(dev, "mediatek-disp-ovl-adaptor",
883 PLATFORM_DEVID_AUTO,
884 (void *)private->mmsys_dev,
885 sizeof(*private->mmsys_dev));
886 private->ddp_comp[DDP_COMPONENT_DRM_OVL_ADAPTOR].dev = &ovl_adaptor->dev;
887 mtk_ddp_comp_init(NULL, &private->ddp_comp[DDP_COMPONENT_DRM_OVL_ADAPTOR],
888 DDP_COMPONENT_DRM_OVL_ADAPTOR);
889 component_match_add(dev, &match, compare_dev, &ovl_adaptor->dev);
890 }
891
892 /* Iterate over sibling DISP function blocks */
893 for_each_child_of_node(phandle->parent, node) {
894 const struct of_device_id *of_id;
895 enum mtk_ddp_comp_type comp_type;
896 int comp_id;
897
898 of_id = of_match_node(mtk_ddp_comp_dt_ids, node);
899 if (!of_id)
900 continue;
901
902 if (!of_device_is_available(node)) {
903 dev_dbg(dev, "Skipping disabled component %pOF\n",
904 node);
905 continue;
906 }
907
908 comp_type = (enum mtk_ddp_comp_type)(uintptr_t)of_id->data;
909
910 if (comp_type == MTK_DISP_MUTEX) {
911 int id;
912
913 id = of_alias_get_id(node, "mutex");
914 if (id < 0 || id == private->data->mmsys_id) {
915 private->mutex_node = of_node_get(node);
916 dev_dbg(dev, "get mutex for mmsys %d", private->data->mmsys_id);
917 }
918 continue;
919 }
920
921 comp_id = mtk_ddp_comp_get_id(node, comp_type);
922 if (comp_id < 0) {
923 dev_warn(dev, "Skipping unknown component %pOF\n",
924 node);
925 continue;
926 }
927
928 if (!mtk_drm_find_mmsys_comp(private, comp_id))
929 continue;
930
931 private->comp_node[comp_id] = of_node_get(node);
932
933 /*
934 * Currently only the AAL, CCORR, COLOR, GAMMA, MERGE, OVL, RDMA, DSI, and DPI
935 * blocks have separate component platform drivers and initialize their own
936 * DDP component structure. The others are initialized here.
937 */
938 if (comp_type == MTK_DISP_AAL ||
939 comp_type == MTK_DISP_CCORR ||
940 comp_type == MTK_DISP_COLOR ||
941 comp_type == MTK_DISP_GAMMA ||
942 comp_type == MTK_DISP_MERGE ||
943 comp_type == MTK_DISP_OVL ||
944 comp_type == MTK_DISP_OVL_2L ||
945 comp_type == MTK_DISP_OVL_ADAPTOR ||
946 comp_type == MTK_DISP_RDMA ||
947 comp_type == MTK_DP_INTF ||
948 comp_type == MTK_DPI ||
949 comp_type == MTK_DSI) {
950 dev_info(dev, "Adding component match for %pOF\n",
951 node);
952 drm_of_component_match_add(dev, &match, component_compare_of,
953 node);
954 }
955
956 ret = mtk_ddp_comp_init(node, &private->ddp_comp[comp_id], comp_id);
957 if (ret) {
958 of_node_put(node);
959 goto err_node;
960 }
961 }
962
963 if (!private->mutex_node) {
964 dev_err(dev, "Failed to find disp-mutex node\n");
965 ret = -ENODEV;
966 goto err_node;
967 }
968
969 pm_runtime_enable(dev);
970
971 platform_set_drvdata(pdev, private);
972
973 ret = component_master_add_with_match(dev, &mtk_drm_ops, match);
974 if (ret)
975 goto err_pm;
976
977 return 0;
978
979 err_pm:
980 pm_runtime_disable(dev);
981 err_node:
982 of_node_put(private->mutex_node);
983 for (i = 0; i < DDP_COMPONENT_DRM_ID_MAX; i++)
984 of_node_put(private->comp_node[i]);
985 return ret;
986 }
987
mtk_drm_remove(struct platform_device * pdev)988 static void mtk_drm_remove(struct platform_device *pdev)
989 {
990 struct mtk_drm_private *private = platform_get_drvdata(pdev);
991 int i;
992
993 component_master_del(&pdev->dev, &mtk_drm_ops);
994 pm_runtime_disable(&pdev->dev);
995 of_node_put(private->mutex_node);
996 for (i = 0; i < DDP_COMPONENT_DRM_ID_MAX; i++)
997 of_node_put(private->comp_node[i]);
998 }
999
mtk_drm_shutdown(struct platform_device * pdev)1000 static void mtk_drm_shutdown(struct platform_device *pdev)
1001 {
1002 struct mtk_drm_private *private = platform_get_drvdata(pdev);
1003
1004 drm_atomic_helper_shutdown(private->drm);
1005 }
1006
mtk_drm_sys_prepare(struct device * dev)1007 static int mtk_drm_sys_prepare(struct device *dev)
1008 {
1009 struct mtk_drm_private *private = dev_get_drvdata(dev);
1010 struct drm_device *drm = private->drm;
1011
1012 if (private->drm_master)
1013 return drm_mode_config_helper_suspend(drm);
1014 else
1015 return 0;
1016 }
1017
mtk_drm_sys_complete(struct device * dev)1018 static void mtk_drm_sys_complete(struct device *dev)
1019 {
1020 struct mtk_drm_private *private = dev_get_drvdata(dev);
1021 struct drm_device *drm = private->drm;
1022 int ret = 0;
1023
1024 if (private->drm_master)
1025 ret = drm_mode_config_helper_resume(drm);
1026 if (ret)
1027 dev_err(dev, "Failed to resume\n");
1028 }
1029
1030 static const struct dev_pm_ops mtk_drm_pm_ops = {
1031 .prepare = mtk_drm_sys_prepare,
1032 .complete = mtk_drm_sys_complete,
1033 };
1034
1035 static struct platform_driver mtk_drm_platform_driver = {
1036 .probe = mtk_drm_probe,
1037 .remove_new = mtk_drm_remove,
1038 .shutdown = mtk_drm_shutdown,
1039 .driver = {
1040 .name = "mediatek-drm",
1041 .pm = &mtk_drm_pm_ops,
1042 },
1043 };
1044
1045 static struct platform_driver * const mtk_drm_drivers[] = {
1046 &mtk_disp_aal_driver,
1047 &mtk_disp_ccorr_driver,
1048 &mtk_disp_color_driver,
1049 &mtk_disp_gamma_driver,
1050 &mtk_disp_merge_driver,
1051 &mtk_disp_ovl_adaptor_driver,
1052 &mtk_disp_ovl_driver,
1053 &mtk_disp_rdma_driver,
1054 &mtk_dpi_driver,
1055 &mtk_drm_platform_driver,
1056 &mtk_dsi_driver,
1057 &mtk_ethdr_driver,
1058 &mtk_mdp_rdma_driver,
1059 &mtk_padding_driver,
1060 };
1061
mtk_drm_init(void)1062 static int __init mtk_drm_init(void)
1063 {
1064 return platform_register_drivers(mtk_drm_drivers,
1065 ARRAY_SIZE(mtk_drm_drivers));
1066 }
1067
mtk_drm_exit(void)1068 static void __exit mtk_drm_exit(void)
1069 {
1070 platform_unregister_drivers(mtk_drm_drivers,
1071 ARRAY_SIZE(mtk_drm_drivers));
1072 }
1073
1074 module_init(mtk_drm_init);
1075 module_exit(mtk_drm_exit);
1076
1077 MODULE_AUTHOR("YT SHEN <yt.shen@mediatek.com>");
1078 MODULE_DESCRIPTION("Mediatek SoC DRM driver");
1079 MODULE_LICENSE("GPL v2");
1080