1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2 /*
3 * Copyright (c) 2020 Rockchip Electronics Co., Ltd.
4 * Author: Andy Yan <andy.yan@rock-chips.com>
5 */
6 #include <linux/bitfield.h>
7 #include <linux/clk.h>
8 #include <linux/component.h>
9 #include <linux/delay.h>
10 #include <linux/iopoll.h>
11 #include <linux/kernel.h>
12 #include <linux/media-bus-format.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/module.h>
15 #include <linux/of.h>
16 #include <linux/of_graph.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/regmap.h>
20 #include <linux/swab.h>
21
22 #include <drm/drm.h>
23 #include <drm/drm_atomic.h>
24 #include <drm/drm_atomic_uapi.h>
25 #include <drm/drm_blend.h>
26 #include <drm/drm_crtc.h>
27 #include <drm/drm_debugfs.h>
28 #include <drm/drm_flip_work.h>
29 #include <drm/drm_framebuffer.h>
30 #include <drm/drm_probe_helper.h>
31 #include <drm/drm_vblank.h>
32
33 #include <uapi/linux/videodev2.h>
34 #include <dt-bindings/soc/rockchip,vop2.h>
35
36 #include "rockchip_drm_gem.h"
37 #include "rockchip_drm_vop2.h"
38 #include "rockchip_rgb.h"
39
40 /*
41 * VOP2 architecture
42 *
43 +----------+ +-------------+ +-----------+
44 | Cluster | | Sel 1 from 6| | 1 from 3 |
45 | window0 | | Layer0 | | RGB |
46 +----------+ +-------------+ +---------------+ +-------------+ +-----------+
47 +----------+ +-------------+ |N from 6 layers| | |
48 | Cluster | | Sel 1 from 6| | Overlay0 +--->| Video Port0 | +-----------+
49 | window1 | | Layer1 | | | | | | 1 from 3 |
50 +----------+ +-------------+ +---------------+ +-------------+ | LVDS |
51 +----------+ +-------------+ +-----------+
52 | Esmart | | Sel 1 from 6|
53 | window0 | | Layer2 | +---------------+ +-------------+ +-----------+
54 +----------+ +-------------+ |N from 6 Layers| | | +--> | 1 from 3 |
55 +----------+ +-------------+ --------> | Overlay1 +--->| Video Port1 | | MIPI |
56 | Esmart | | Sel 1 from 6| --------> | | | | +-----------+
57 | Window1 | | Layer3 | +---------------+ +-------------+
58 +----------+ +-------------+ +-----------+
59 +----------+ +-------------+ | 1 from 3 |
60 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | HDMI |
61 | Window0 | | Layer4 | |N from 6 Layers| | | +-----------+
62 +----------+ +-------------+ | Overlay2 +--->| Video Port2 |
63 +----------+ +-------------+ | | | | +-----------+
64 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | 1 from 3 |
65 | Window1 | | Layer5 | | eDP |
66 +----------+ +-------------+ +-----------+
67 *
68 */
69
70 enum vop2_data_format {
71 VOP2_FMT_ARGB8888 = 0,
72 VOP2_FMT_RGB888,
73 VOP2_FMT_RGB565,
74 VOP2_FMT_XRGB101010,
75 VOP2_FMT_YUV420SP,
76 VOP2_FMT_YUV422SP,
77 VOP2_FMT_YUV444SP,
78 VOP2_FMT_YUYV422 = 8,
79 VOP2_FMT_YUYV420,
80 VOP2_FMT_VYUY422,
81 VOP2_FMT_VYUY420,
82 VOP2_FMT_YUV420SP_TILE_8x4 = 0x10,
83 VOP2_FMT_YUV420SP_TILE_16x2,
84 VOP2_FMT_YUV422SP_TILE_8x4,
85 VOP2_FMT_YUV422SP_TILE_16x2,
86 VOP2_FMT_YUV420SP_10,
87 VOP2_FMT_YUV422SP_10,
88 VOP2_FMT_YUV444SP_10,
89 };
90
91 enum vop2_afbc_format {
92 VOP2_AFBC_FMT_RGB565,
93 VOP2_AFBC_FMT_ARGB2101010 = 2,
94 VOP2_AFBC_FMT_YUV420_10BIT,
95 VOP2_AFBC_FMT_RGB888,
96 VOP2_AFBC_FMT_ARGB8888,
97 VOP2_AFBC_FMT_YUV420 = 9,
98 VOP2_AFBC_FMT_YUV422 = 0xb,
99 VOP2_AFBC_FMT_YUV422_10BIT = 0xe,
100 VOP2_AFBC_FMT_INVALID = -1,
101 };
102
103 union vop2_alpha_ctrl {
104 u32 val;
105 struct {
106 /* [0:1] */
107 u32 color_mode:1;
108 u32 alpha_mode:1;
109 /* [2:3] */
110 u32 blend_mode:2;
111 u32 alpha_cal_mode:1;
112 /* [5:7] */
113 u32 factor_mode:3;
114 /* [8:9] */
115 u32 alpha_en:1;
116 u32 src_dst_swap:1;
117 u32 reserved:6;
118 /* [16:23] */
119 u32 glb_alpha:8;
120 } bits;
121 };
122
123 struct vop2_alpha {
124 union vop2_alpha_ctrl src_color_ctrl;
125 union vop2_alpha_ctrl dst_color_ctrl;
126 union vop2_alpha_ctrl src_alpha_ctrl;
127 union vop2_alpha_ctrl dst_alpha_ctrl;
128 };
129
130 struct vop2_alpha_config {
131 bool src_premulti_en;
132 bool dst_premulti_en;
133 bool src_pixel_alpha_en;
134 bool dst_pixel_alpha_en;
135 u16 src_glb_alpha_value;
136 u16 dst_glb_alpha_value;
137 };
138
139 struct vop2_win {
140 struct vop2 *vop2;
141 struct drm_plane base;
142 const struct vop2_win_data *data;
143 struct regmap_field *reg[VOP2_WIN_MAX_REG];
144
145 /**
146 * @win_id: graphic window id, a cluster may be split into two
147 * graphics windows.
148 */
149 u8 win_id;
150 u8 delay;
151 u32 offset;
152
153 enum drm_plane_type type;
154 };
155
156 struct vop2_video_port {
157 struct drm_crtc crtc;
158 struct vop2 *vop2;
159 struct clk *dclk;
160 struct clk *dclk_src;
161 unsigned int id;
162 const struct vop2_video_port_data *data;
163
164 struct completion dsp_hold_completion;
165
166 /**
167 * @win_mask: Bitmask of windows attached to the video port;
168 */
169 u32 win_mask;
170
171 struct vop2_win *primary_plane;
172 struct drm_pending_vblank_event *event;
173
174 unsigned int nlayers;
175 };
176
177 struct vop2 {
178 struct device *dev;
179 struct drm_device *drm;
180 struct vop2_video_port vps[ROCKCHIP_MAX_CRTC];
181
182 const struct vop2_data *data;
183 /*
184 * Number of windows that are registered as plane, may be less than the
185 * total number of hardware windows.
186 */
187 u32 registered_num_wins;
188
189 void __iomem *regs;
190 struct regmap *map;
191
192 struct regmap *sys_grf;
193 struct regmap *vop_grf;
194 struct regmap *vo1_grf;
195 struct regmap *sys_pmu;
196
197 /* physical map length of vop2 register */
198 u32 len;
199
200 void __iomem *lut_regs;
201
202 /* protects crtc enable/disable */
203 struct mutex vop2_lock;
204
205 int irq;
206
207 /*
208 * Some global resources are shared between all video ports(crtcs), so
209 * we need a ref counter here.
210 */
211 unsigned int enable_count;
212 struct clk *hclk;
213 struct clk *aclk;
214 struct clk *pclk;
215 struct clk *pll_hdmiphy0;
216
217 /* optional internal rgb encoder */
218 struct rockchip_rgb *rgb;
219
220 /* must be put at the end of the struct */
221 struct vop2_win win[];
222 };
223
224 #define VOP2_MAX_DCLK_RATE 600000000
225
226 #define vop2_output_if_is_hdmi(x) ((x) == ROCKCHIP_VOP2_EP_HDMI0 || \
227 (x) == ROCKCHIP_VOP2_EP_HDMI1)
228
229 #define vop2_output_if_is_dp(x) ((x) == ROCKCHIP_VOP2_EP_DP0 || \
230 (x) == ROCKCHIP_VOP2_EP_DP1)
231
232 #define vop2_output_if_is_edp(x) ((x) == ROCKCHIP_VOP2_EP_EDP0 || \
233 (x) == ROCKCHIP_VOP2_EP_EDP1)
234
235 #define vop2_output_if_is_mipi(x) ((x) == ROCKCHIP_VOP2_EP_MIPI0 || \
236 (x) == ROCKCHIP_VOP2_EP_MIPI1)
237
238 #define vop2_output_if_is_lvds(x) ((x) == ROCKCHIP_VOP2_EP_LVDS0 || \
239 (x) == ROCKCHIP_VOP2_EP_LVDS1)
240
241 #define vop2_output_if_is_dpi(x) ((x) == ROCKCHIP_VOP2_EP_RGB0)
242
243 static const struct regmap_config vop2_regmap_config;
244
to_vop2_video_port(struct drm_crtc * crtc)245 static struct vop2_video_port *to_vop2_video_port(struct drm_crtc *crtc)
246 {
247 return container_of(crtc, struct vop2_video_port, crtc);
248 }
249
to_vop2_win(struct drm_plane * p)250 static struct vop2_win *to_vop2_win(struct drm_plane *p)
251 {
252 return container_of(p, struct vop2_win, base);
253 }
254
vop2_lock(struct vop2 * vop2)255 static void vop2_lock(struct vop2 *vop2)
256 {
257 mutex_lock(&vop2->vop2_lock);
258 }
259
vop2_unlock(struct vop2 * vop2)260 static void vop2_unlock(struct vop2 *vop2)
261 {
262 mutex_unlock(&vop2->vop2_lock);
263 }
264
vop2_writel(struct vop2 * vop2,u32 offset,u32 v)265 static void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
266 {
267 regmap_write(vop2->map, offset, v);
268 }
269
vop2_vp_write(struct vop2_video_port * vp,u32 offset,u32 v)270 static void vop2_vp_write(struct vop2_video_port *vp, u32 offset, u32 v)
271 {
272 regmap_write(vp->vop2->map, vp->data->offset + offset, v);
273 }
274
vop2_readl(struct vop2 * vop2,u32 offset)275 static u32 vop2_readl(struct vop2 *vop2, u32 offset)
276 {
277 u32 val;
278
279 regmap_read(vop2->map, offset, &val);
280
281 return val;
282 }
283
vop2_win_write(const struct vop2_win * win,unsigned int reg,u32 v)284 static void vop2_win_write(const struct vop2_win *win, unsigned int reg, u32 v)
285 {
286 regmap_field_write(win->reg[reg], v);
287 }
288
vop2_cluster_window(const struct vop2_win * win)289 static bool vop2_cluster_window(const struct vop2_win *win)
290 {
291 return win->data->feature & WIN_FEATURE_CLUSTER;
292 }
293
294 /*
295 * Note:
296 * The write mask function is documented but missing on rk3566/8, writes
297 * to these bits have no effect. For newer soc(rk3588 and following) the
298 * write mask is needed for register writes.
299 *
300 * GLB_CFG_DONE_EN has no write mask bit.
301 *
302 */
vop2_cfg_done(struct vop2_video_port * vp)303 static void vop2_cfg_done(struct vop2_video_port *vp)
304 {
305 struct vop2 *vop2 = vp->vop2;
306 u32 val = RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN;
307
308 val |= BIT(vp->id) | (BIT(vp->id) << 16);
309
310 regmap_set_bits(vop2->map, RK3568_REG_CFG_DONE, val);
311 }
312
vop2_win_disable(struct vop2_win * win)313 static void vop2_win_disable(struct vop2_win *win)
314 {
315 vop2_win_write(win, VOP2_WIN_ENABLE, 0);
316
317 if (vop2_cluster_window(win))
318 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 0);
319 }
320
vop2_get_bpp(const struct drm_format_info * format)321 static u32 vop2_get_bpp(const struct drm_format_info *format)
322 {
323 switch (format->format) {
324 case DRM_FORMAT_YUV420_8BIT:
325 return 12;
326 case DRM_FORMAT_YUV420_10BIT:
327 return 15;
328 case DRM_FORMAT_VUY101010:
329 return 30;
330 default:
331 return drm_format_info_bpp(format, 0);
332 }
333 }
334
vop2_convert_format(u32 format)335 static enum vop2_data_format vop2_convert_format(u32 format)
336 {
337 switch (format) {
338 case DRM_FORMAT_XRGB2101010:
339 case DRM_FORMAT_ARGB2101010:
340 case DRM_FORMAT_XBGR2101010:
341 case DRM_FORMAT_ABGR2101010:
342 return VOP2_FMT_XRGB101010;
343 case DRM_FORMAT_XRGB8888:
344 case DRM_FORMAT_ARGB8888:
345 case DRM_FORMAT_XBGR8888:
346 case DRM_FORMAT_ABGR8888:
347 return VOP2_FMT_ARGB8888;
348 case DRM_FORMAT_RGB888:
349 case DRM_FORMAT_BGR888:
350 return VOP2_FMT_RGB888;
351 case DRM_FORMAT_RGB565:
352 case DRM_FORMAT_BGR565:
353 return VOP2_FMT_RGB565;
354 case DRM_FORMAT_NV12:
355 case DRM_FORMAT_NV21:
356 case DRM_FORMAT_YUV420_8BIT:
357 return VOP2_FMT_YUV420SP;
358 case DRM_FORMAT_NV15:
359 case DRM_FORMAT_YUV420_10BIT:
360 return VOP2_FMT_YUV420SP_10;
361 case DRM_FORMAT_NV16:
362 case DRM_FORMAT_NV61:
363 return VOP2_FMT_YUV422SP;
364 case DRM_FORMAT_NV20:
365 case DRM_FORMAT_Y210:
366 return VOP2_FMT_YUV422SP_10;
367 case DRM_FORMAT_NV24:
368 case DRM_FORMAT_NV42:
369 return VOP2_FMT_YUV444SP;
370 case DRM_FORMAT_NV30:
371 return VOP2_FMT_YUV444SP_10;
372 case DRM_FORMAT_YUYV:
373 case DRM_FORMAT_YVYU:
374 return VOP2_FMT_VYUY422;
375 case DRM_FORMAT_VYUY:
376 case DRM_FORMAT_UYVY:
377 return VOP2_FMT_YUYV422;
378 default:
379 DRM_ERROR("unsupported format[%08x]\n", format);
380 return -EINVAL;
381 }
382 }
383
vop2_convert_afbc_format(u32 format)384 static enum vop2_afbc_format vop2_convert_afbc_format(u32 format)
385 {
386 switch (format) {
387 case DRM_FORMAT_XRGB2101010:
388 case DRM_FORMAT_ARGB2101010:
389 case DRM_FORMAT_XBGR2101010:
390 case DRM_FORMAT_ABGR2101010:
391 return VOP2_AFBC_FMT_ARGB2101010;
392 case DRM_FORMAT_XRGB8888:
393 case DRM_FORMAT_ARGB8888:
394 case DRM_FORMAT_XBGR8888:
395 case DRM_FORMAT_ABGR8888:
396 return VOP2_AFBC_FMT_ARGB8888;
397 case DRM_FORMAT_RGB888:
398 case DRM_FORMAT_BGR888:
399 return VOP2_AFBC_FMT_RGB888;
400 case DRM_FORMAT_RGB565:
401 case DRM_FORMAT_BGR565:
402 return VOP2_AFBC_FMT_RGB565;
403 case DRM_FORMAT_YUV420_8BIT:
404 return VOP2_AFBC_FMT_YUV420;
405 case DRM_FORMAT_YUV420_10BIT:
406 return VOP2_AFBC_FMT_YUV420_10BIT;
407 case DRM_FORMAT_YVYU:
408 case DRM_FORMAT_YUYV:
409 case DRM_FORMAT_VYUY:
410 case DRM_FORMAT_UYVY:
411 return VOP2_AFBC_FMT_YUV422;
412 case DRM_FORMAT_Y210:
413 return VOP2_AFBC_FMT_YUV422_10BIT;
414 default:
415 return VOP2_AFBC_FMT_INVALID;
416 }
417
418 return VOP2_AFBC_FMT_INVALID;
419 }
420
vop2_win_rb_swap(u32 format)421 static bool vop2_win_rb_swap(u32 format)
422 {
423 switch (format) {
424 case DRM_FORMAT_XBGR2101010:
425 case DRM_FORMAT_ABGR2101010:
426 case DRM_FORMAT_XBGR8888:
427 case DRM_FORMAT_ABGR8888:
428 case DRM_FORMAT_BGR888:
429 case DRM_FORMAT_BGR565:
430 return true;
431 default:
432 return false;
433 }
434 }
435
vop2_afbc_uv_swap(u32 format)436 static bool vop2_afbc_uv_swap(u32 format)
437 {
438 switch (format) {
439 case DRM_FORMAT_YUYV:
440 case DRM_FORMAT_Y210:
441 case DRM_FORMAT_YUV420_8BIT:
442 case DRM_FORMAT_YUV420_10BIT:
443 return true;
444 default:
445 return false;
446 }
447 }
448
vop2_win_uv_swap(u32 format)449 static bool vop2_win_uv_swap(u32 format)
450 {
451 switch (format) {
452 case DRM_FORMAT_NV12:
453 case DRM_FORMAT_NV16:
454 case DRM_FORMAT_NV24:
455 case DRM_FORMAT_NV15:
456 case DRM_FORMAT_NV20:
457 case DRM_FORMAT_NV30:
458 case DRM_FORMAT_YUYV:
459 case DRM_FORMAT_UYVY:
460 return true;
461 default:
462 return false;
463 }
464 }
465
vop2_win_dither_up(u32 format)466 static bool vop2_win_dither_up(u32 format)
467 {
468 switch (format) {
469 case DRM_FORMAT_BGR565:
470 case DRM_FORMAT_RGB565:
471 return true;
472 default:
473 return false;
474 }
475 }
476
vop2_output_uv_swap(u32 bus_format,u32 output_mode)477 static bool vop2_output_uv_swap(u32 bus_format, u32 output_mode)
478 {
479 /*
480 * FIXME:
481 *
482 * There is no media type for YUV444 output,
483 * so when out_mode is AAAA or P888, assume output is YUV444 on
484 * yuv format.
485 *
486 * From H/W testing, YUV444 mode need a rb swap.
487 */
488 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
489 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
490 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
491 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
492 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
493 bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
494 (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
495 output_mode == ROCKCHIP_OUT_MODE_P888)))
496 return true;
497 else
498 return false;
499 }
500
vop2_output_rg_swap(struct vop2 * vop2,u32 bus_format)501 static bool vop2_output_rg_swap(struct vop2 *vop2, u32 bus_format)
502 {
503 if (vop2->data->soc_id == 3588) {
504 if (bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
505 bus_format == MEDIA_BUS_FMT_YUV10_1X30)
506 return true;
507 }
508
509 return false;
510 }
511
is_yuv_output(u32 bus_format)512 static bool is_yuv_output(u32 bus_format)
513 {
514 switch (bus_format) {
515 case MEDIA_BUS_FMT_YUV8_1X24:
516 case MEDIA_BUS_FMT_YUV10_1X30:
517 case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
518 case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
519 case MEDIA_BUS_FMT_YUYV8_2X8:
520 case MEDIA_BUS_FMT_YVYU8_2X8:
521 case MEDIA_BUS_FMT_UYVY8_2X8:
522 case MEDIA_BUS_FMT_VYUY8_2X8:
523 case MEDIA_BUS_FMT_YUYV8_1X16:
524 case MEDIA_BUS_FMT_YVYU8_1X16:
525 case MEDIA_BUS_FMT_UYVY8_1X16:
526 case MEDIA_BUS_FMT_VYUY8_1X16:
527 return true;
528 default:
529 return false;
530 }
531 }
532
rockchip_afbc(struct drm_plane * plane,u64 modifier)533 static bool rockchip_afbc(struct drm_plane *plane, u64 modifier)
534 {
535 int i;
536
537 if (modifier == DRM_FORMAT_MOD_LINEAR)
538 return false;
539
540 for (i = 0 ; i < plane->modifier_count; i++)
541 if (plane->modifiers[i] == modifier)
542 return true;
543
544 return false;
545 }
546
rockchip_vop2_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)547 static bool rockchip_vop2_mod_supported(struct drm_plane *plane, u32 format,
548 u64 modifier)
549 {
550 struct vop2_win *win = to_vop2_win(plane);
551 struct vop2 *vop2 = win->vop2;
552
553 if (modifier == DRM_FORMAT_MOD_INVALID)
554 return false;
555
556 if (vop2->data->soc_id == 3568 || vop2->data->soc_id == 3566) {
557 if (vop2_cluster_window(win)) {
558 if (modifier == DRM_FORMAT_MOD_LINEAR) {
559 drm_dbg_kms(vop2->drm,
560 "Cluster window only supports format with afbc\n");
561 return false;
562 }
563 }
564 }
565
566 if (format == DRM_FORMAT_XRGB2101010 || format == DRM_FORMAT_XBGR2101010) {
567 if (vop2->data->soc_id == 3588) {
568 if (!rockchip_afbc(plane, modifier)) {
569 drm_dbg_kms(vop2->drm, "Only support 32 bpp format with afbc\n");
570 return false;
571 }
572 }
573 }
574
575 if (modifier == DRM_FORMAT_MOD_LINEAR)
576 return true;
577
578 if (!rockchip_afbc(plane, modifier)) {
579 drm_dbg_kms(vop2->drm, "Unsupported format modifier 0x%llx\n",
580 modifier);
581
582 return false;
583 }
584
585 return vop2_convert_afbc_format(format) >= 0;
586 }
587
588 /*
589 * 0: Full mode, 16 lines for one tail
590 * 1: half block mode, 8 lines one tail
591 */
vop2_half_block_enable(struct drm_plane_state * pstate)592 static bool vop2_half_block_enable(struct drm_plane_state *pstate)
593 {
594 if (pstate->rotation & (DRM_MODE_ROTATE_270 | DRM_MODE_ROTATE_90))
595 return false;
596 else
597 return true;
598 }
599
vop2_afbc_transform_offset(struct drm_plane_state * pstate,bool afbc_half_block_en)600 static u32 vop2_afbc_transform_offset(struct drm_plane_state *pstate,
601 bool afbc_half_block_en)
602 {
603 struct drm_rect *src = &pstate->src;
604 struct drm_framebuffer *fb = pstate->fb;
605 u32 bpp = vop2_get_bpp(fb->format);
606 u32 vir_width = (fb->pitches[0] << 3) / bpp;
607 u32 width = drm_rect_width(src) >> 16;
608 u32 height = drm_rect_height(src) >> 16;
609 u32 act_xoffset = src->x1 >> 16;
610 u32 act_yoffset = src->y1 >> 16;
611 u32 align16_crop = 0;
612 u32 align64_crop = 0;
613 u32 height_tmp;
614 u8 tx, ty;
615 u8 bottom_crop_line_num = 0;
616
617 /* 16 pixel align */
618 if (height & 0xf)
619 align16_crop = 16 - (height & 0xf);
620
621 height_tmp = height + align16_crop;
622
623 /* 64 pixel align */
624 if (height_tmp & 0x3f)
625 align64_crop = 64 - (height_tmp & 0x3f);
626
627 bottom_crop_line_num = align16_crop + align64_crop;
628
629 switch (pstate->rotation &
630 (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y |
631 DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_270)) {
632 case DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y:
633 tx = 16 - ((act_xoffset + width) & 0xf);
634 ty = bottom_crop_line_num - act_yoffset;
635 break;
636 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90:
637 tx = bottom_crop_line_num - act_yoffset;
638 ty = vir_width - width - act_xoffset;
639 break;
640 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_270:
641 tx = act_yoffset;
642 ty = act_xoffset;
643 break;
644 case DRM_MODE_REFLECT_X:
645 tx = 16 - ((act_xoffset + width) & 0xf);
646 ty = act_yoffset;
647 break;
648 case DRM_MODE_REFLECT_Y:
649 tx = act_xoffset;
650 ty = bottom_crop_line_num - act_yoffset;
651 break;
652 case DRM_MODE_ROTATE_90:
653 tx = bottom_crop_line_num - act_yoffset;
654 ty = act_xoffset;
655 break;
656 case DRM_MODE_ROTATE_270:
657 tx = act_yoffset;
658 ty = vir_width - width - act_xoffset;
659 break;
660 case 0:
661 tx = act_xoffset;
662 ty = act_yoffset;
663 break;
664 }
665
666 if (afbc_half_block_en)
667 ty &= 0x7f;
668
669 #define TRANSFORM_XOFFSET GENMASK(7, 0)
670 #define TRANSFORM_YOFFSET GENMASK(23, 16)
671 return FIELD_PREP(TRANSFORM_XOFFSET, tx) |
672 FIELD_PREP(TRANSFORM_YOFFSET, ty);
673 }
674
675 /*
676 * A Cluster window has 2048 x 16 line buffer, which can
677 * works at 2048 x 16(Full) or 4096 x 8 (Half) mode.
678 * for Cluster_lb_mode register:
679 * 0: half mode, for plane input width range 2048 ~ 4096
680 * 1: half mode, for cluster work at 2 * 2048 plane mode
681 * 2: half mode, for rotate_90/270 mode
682 *
683 */
vop2_get_cluster_lb_mode(struct vop2_win * win,struct drm_plane_state * pstate)684 static int vop2_get_cluster_lb_mode(struct vop2_win *win,
685 struct drm_plane_state *pstate)
686 {
687 if ((pstate->rotation & DRM_MODE_ROTATE_270) ||
688 (pstate->rotation & DRM_MODE_ROTATE_90))
689 return 2;
690 else
691 return 0;
692 }
693
vop2_scale_factor(u32 src,u32 dst)694 static u16 vop2_scale_factor(u32 src, u32 dst)
695 {
696 u32 fac;
697 int shift;
698
699 if (src == dst)
700 return 0;
701
702 if (dst < 2)
703 return U16_MAX;
704
705 if (src < 2)
706 return 0;
707
708 if (src > dst)
709 shift = 12;
710 else
711 shift = 16;
712
713 src--;
714 dst--;
715
716 fac = DIV_ROUND_UP(src << shift, dst) - 1;
717
718 if (fac > U16_MAX)
719 return U16_MAX;
720
721 return fac;
722 }
723
vop2_setup_scale(struct vop2 * vop2,const struct vop2_win * win,u32 src_w,u32 src_h,u32 dst_w,u32 dst_h,u32 pixel_format)724 static void vop2_setup_scale(struct vop2 *vop2, const struct vop2_win *win,
725 u32 src_w, u32 src_h, u32 dst_w,
726 u32 dst_h, u32 pixel_format)
727 {
728 const struct drm_format_info *info;
729 u16 hor_scl_mode, ver_scl_mode;
730 u16 hscl_filter_mode, vscl_filter_mode;
731 uint16_t cbcr_src_w = src_w;
732 uint16_t cbcr_src_h = src_h;
733 u8 gt2 = 0;
734 u8 gt4 = 0;
735 u32 val;
736
737 info = drm_format_info(pixel_format);
738
739 if (src_h >= (4 * dst_h)) {
740 gt4 = 1;
741 src_h >>= 2;
742 } else if (src_h >= (2 * dst_h)) {
743 gt2 = 1;
744 src_h >>= 1;
745 }
746
747 hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
748 ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
749
750 if (hor_scl_mode == SCALE_UP)
751 hscl_filter_mode = VOP2_SCALE_UP_BIC;
752 else
753 hscl_filter_mode = VOP2_SCALE_DOWN_BIL;
754
755 if (ver_scl_mode == SCALE_UP)
756 vscl_filter_mode = VOP2_SCALE_UP_BIL;
757 else
758 vscl_filter_mode = VOP2_SCALE_DOWN_BIL;
759
760 /*
761 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
762 * at scale down mode
763 */
764 if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
765 if ((hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
766 drm_dbg(vop2->drm, "%s dst_w[%d] should align as 2 pixel\n",
767 win->data->name, dst_w);
768 dst_w++;
769 }
770 }
771
772 val = vop2_scale_factor(src_w, dst_w);
773 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_X, val);
774 val = vop2_scale_factor(src_h, dst_h);
775 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_Y, val);
776
777 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT4, gt4);
778 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT2, gt2);
779
780 vop2_win_write(win, VOP2_WIN_YRGB_HOR_SCL_MODE, hor_scl_mode);
781 vop2_win_write(win, VOP2_WIN_YRGB_VER_SCL_MODE, ver_scl_mode);
782
783 if (vop2_cluster_window(win))
784 return;
785
786 vop2_win_write(win, VOP2_WIN_YRGB_HSCL_FILTER_MODE, hscl_filter_mode);
787 vop2_win_write(win, VOP2_WIN_YRGB_VSCL_FILTER_MODE, vscl_filter_mode);
788
789 if (info->is_yuv) {
790 cbcr_src_w /= info->hsub;
791 cbcr_src_h /= info->vsub;
792
793 gt4 = 0;
794 gt2 = 0;
795
796 if (cbcr_src_h >= (4 * dst_h)) {
797 gt4 = 1;
798 cbcr_src_h >>= 2;
799 } else if (cbcr_src_h >= (2 * dst_h)) {
800 gt2 = 1;
801 cbcr_src_h >>= 1;
802 }
803
804 hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
805 ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
806
807 val = vop2_scale_factor(cbcr_src_w, dst_w);
808 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_X, val);
809
810 val = vop2_scale_factor(cbcr_src_h, dst_h);
811 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_Y, val);
812
813 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT4, gt4);
814 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT2, gt2);
815 vop2_win_write(win, VOP2_WIN_CBCR_HOR_SCL_MODE, hor_scl_mode);
816 vop2_win_write(win, VOP2_WIN_CBCR_VER_SCL_MODE, ver_scl_mode);
817 vop2_win_write(win, VOP2_WIN_CBCR_HSCL_FILTER_MODE, hscl_filter_mode);
818 vop2_win_write(win, VOP2_WIN_CBCR_VSCL_FILTER_MODE, vscl_filter_mode);
819 }
820 }
821
vop2_convert_csc_mode(int csc_mode)822 static int vop2_convert_csc_mode(int csc_mode)
823 {
824 switch (csc_mode) {
825 case V4L2_COLORSPACE_SMPTE170M:
826 case V4L2_COLORSPACE_470_SYSTEM_M:
827 case V4L2_COLORSPACE_470_SYSTEM_BG:
828 return CSC_BT601L;
829 case V4L2_COLORSPACE_REC709:
830 case V4L2_COLORSPACE_SMPTE240M:
831 case V4L2_COLORSPACE_DEFAULT:
832 return CSC_BT709L;
833 case V4L2_COLORSPACE_JPEG:
834 return CSC_BT601F;
835 case V4L2_COLORSPACE_BT2020:
836 return CSC_BT2020;
837 default:
838 return CSC_BT709L;
839 }
840 }
841
842 /*
843 * colorspace path:
844 * Input Win csc Output
845 * 1. YUV(2020) --> Y2R->2020To709->R2Y --> YUV_OUTPUT(601/709)
846 * RGB --> R2Y __/
847 *
848 * 2. YUV(2020) --> bypasss --> YUV_OUTPUT(2020)
849 * RGB --> 709To2020->R2Y __/
850 *
851 * 3. YUV(2020) --> Y2R->2020To709 --> RGB_OUTPUT(709)
852 * RGB --> R2Y __/
853 *
854 * 4. YUV(601/709)-> Y2R->709To2020->R2Y --> YUV_OUTPUT(2020)
855 * RGB --> 709To2020->R2Y __/
856 *
857 * 5. YUV(601/709)-> bypass --> YUV_OUTPUT(709)
858 * RGB --> R2Y __/
859 *
860 * 6. YUV(601/709)-> bypass --> YUV_OUTPUT(601)
861 * RGB --> R2Y(601) __/
862 *
863 * 7. YUV --> Y2R(709) --> RGB_OUTPUT(709)
864 * RGB --> bypass __/
865 *
866 * 8. RGB --> 709To2020->R2Y --> YUV_OUTPUT(2020)
867 *
868 * 9. RGB --> R2Y(709) --> YUV_OUTPUT(709)
869 *
870 * 10. RGB --> R2Y(601) --> YUV_OUTPUT(601)
871 *
872 * 11. RGB --> bypass --> RGB_OUTPUT(709)
873 */
874
vop2_setup_csc_mode(struct vop2_video_port * vp,struct vop2_win * win,struct drm_plane_state * pstate)875 static void vop2_setup_csc_mode(struct vop2_video_port *vp,
876 struct vop2_win *win,
877 struct drm_plane_state *pstate)
878 {
879 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state);
880 int is_input_yuv = pstate->fb->format->is_yuv;
881 int is_output_yuv = is_yuv_output(vcstate->bus_format);
882 int input_csc = V4L2_COLORSPACE_DEFAULT;
883 int output_csc = vcstate->color_space;
884 bool r2y_en, y2r_en;
885 int csc_mode;
886
887 if (is_input_yuv && !is_output_yuv) {
888 y2r_en = true;
889 r2y_en = false;
890 csc_mode = vop2_convert_csc_mode(input_csc);
891 } else if (!is_input_yuv && is_output_yuv) {
892 y2r_en = false;
893 r2y_en = true;
894 csc_mode = vop2_convert_csc_mode(output_csc);
895 } else {
896 y2r_en = false;
897 r2y_en = false;
898 csc_mode = false;
899 }
900
901 vop2_win_write(win, VOP2_WIN_Y2R_EN, y2r_en);
902 vop2_win_write(win, VOP2_WIN_R2Y_EN, r2y_en);
903 vop2_win_write(win, VOP2_WIN_CSC_MODE, csc_mode);
904 }
905
vop2_crtc_enable_irq(struct vop2_video_port * vp,u32 irq)906 static void vop2_crtc_enable_irq(struct vop2_video_port *vp, u32 irq)
907 {
908 struct vop2 *vop2 = vp->vop2;
909
910 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irq << 16 | irq);
911 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16 | irq);
912 }
913
vop2_crtc_disable_irq(struct vop2_video_port * vp,u32 irq)914 static void vop2_crtc_disable_irq(struct vop2_video_port *vp, u32 irq)
915 {
916 struct vop2 *vop2 = vp->vop2;
917
918 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16);
919 }
920
vop2_core_clks_prepare_enable(struct vop2 * vop2)921 static int vop2_core_clks_prepare_enable(struct vop2 *vop2)
922 {
923 int ret;
924
925 ret = clk_prepare_enable(vop2->hclk);
926 if (ret < 0) {
927 drm_err(vop2->drm, "failed to enable hclk - %d\n", ret);
928 return ret;
929 }
930
931 ret = clk_prepare_enable(vop2->aclk);
932 if (ret < 0) {
933 drm_err(vop2->drm, "failed to enable aclk - %d\n", ret);
934 goto err;
935 }
936
937 ret = clk_prepare_enable(vop2->pclk);
938 if (ret < 0) {
939 drm_err(vop2->drm, "failed to enable pclk - %d\n", ret);
940 goto err1;
941 }
942
943 return 0;
944 err1:
945 clk_disable_unprepare(vop2->aclk);
946 err:
947 clk_disable_unprepare(vop2->hclk);
948
949 return ret;
950 }
951
rk3588_vop2_power_domain_enable_all(struct vop2 * vop2)952 static void rk3588_vop2_power_domain_enable_all(struct vop2 *vop2)
953 {
954 u32 pd;
955
956 pd = vop2_readl(vop2, RK3588_SYS_PD_CTRL);
957 pd &= ~(VOP2_PD_CLUSTER0 | VOP2_PD_CLUSTER1 | VOP2_PD_CLUSTER2 |
958 VOP2_PD_CLUSTER3 | VOP2_PD_ESMART);
959
960 vop2_writel(vop2, RK3588_SYS_PD_CTRL, pd);
961 }
962
vop2_enable(struct vop2 * vop2)963 static void vop2_enable(struct vop2 *vop2)
964 {
965 int ret;
966
967 ret = pm_runtime_resume_and_get(vop2->dev);
968 if (ret < 0) {
969 drm_err(vop2->drm, "failed to get pm runtime: %d\n", ret);
970 return;
971 }
972
973 ret = vop2_core_clks_prepare_enable(vop2);
974 if (ret) {
975 pm_runtime_put_sync(vop2->dev);
976 return;
977 }
978
979 ret = rockchip_drm_dma_attach_device(vop2->drm, vop2->dev);
980 if (ret) {
981 drm_err(vop2->drm, "failed to attach dma mapping, %d\n", ret);
982 return;
983 }
984
985 if (vop2->data->soc_id == 3566)
986 vop2_writel(vop2, RK3568_OTP_WIN_EN, 1);
987
988 if (vop2->data->soc_id == 3588)
989 rk3588_vop2_power_domain_enable_all(vop2);
990
991 vop2_writel(vop2, RK3568_REG_CFG_DONE, RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN);
992
993 /*
994 * Disable auto gating, this is a workaround to
995 * avoid display image shift when a window enabled.
996 */
997 regmap_clear_bits(vop2->map, RK3568_SYS_AUTO_GATING_CTRL,
998 RK3568_SYS_AUTO_GATING_CTRL__AUTO_GATING_EN);
999
1000 vop2_writel(vop2, RK3568_SYS0_INT_CLR,
1001 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
1002 vop2_writel(vop2, RK3568_SYS0_INT_EN,
1003 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
1004 vop2_writel(vop2, RK3568_SYS1_INT_CLR,
1005 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
1006 vop2_writel(vop2, RK3568_SYS1_INT_EN,
1007 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
1008 }
1009
vop2_disable(struct vop2 * vop2)1010 static void vop2_disable(struct vop2 *vop2)
1011 {
1012 rockchip_drm_dma_detach_device(vop2->drm, vop2->dev);
1013
1014 pm_runtime_put_sync(vop2->dev);
1015
1016 regcache_drop_region(vop2->map, 0, vop2_regmap_config.max_register);
1017
1018 clk_disable_unprepare(vop2->pclk);
1019 clk_disable_unprepare(vop2->aclk);
1020 clk_disable_unprepare(vop2->hclk);
1021 }
1022
vop2_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_atomic_state * state)1023 static void vop2_crtc_atomic_disable(struct drm_crtc *crtc,
1024 struct drm_atomic_state *state)
1025 {
1026 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1027 struct vop2 *vop2 = vp->vop2;
1028 struct drm_crtc_state *old_crtc_state;
1029 int ret;
1030
1031 vop2_lock(vop2);
1032
1033 old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
1034 drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
1035
1036 drm_crtc_vblank_off(crtc);
1037
1038 /*
1039 * Vop standby will take effect at end of current frame,
1040 * if dsp hold valid irq happen, it means standby complete.
1041 *
1042 * we must wait standby complete when we want to disable aclk,
1043 * if not, memory bus maybe dead.
1044 */
1045 reinit_completion(&vp->dsp_hold_completion);
1046
1047 vop2_crtc_enable_irq(vp, VP_INT_DSP_HOLD_VALID);
1048
1049 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, RK3568_VP_DSP_CTRL__STANDBY);
1050
1051 ret = wait_for_completion_timeout(&vp->dsp_hold_completion,
1052 msecs_to_jiffies(50));
1053 if (!ret)
1054 drm_info(vop2->drm, "wait for vp%d dsp_hold timeout\n", vp->id);
1055
1056 vop2_crtc_disable_irq(vp, VP_INT_DSP_HOLD_VALID);
1057
1058 if (vp->dclk_src)
1059 clk_set_parent(vp->dclk, vp->dclk_src);
1060
1061 clk_disable_unprepare(vp->dclk);
1062
1063 vop2->enable_count--;
1064
1065 if (!vop2->enable_count)
1066 vop2_disable(vop2);
1067
1068 vop2_unlock(vop2);
1069
1070 if (crtc->state->event && !crtc->state->active) {
1071 spin_lock_irq(&crtc->dev->event_lock);
1072 drm_crtc_send_vblank_event(crtc, crtc->state->event);
1073 spin_unlock_irq(&crtc->dev->event_lock);
1074
1075 crtc->state->event = NULL;
1076 }
1077 }
1078
vop2_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * astate)1079 static int vop2_plane_atomic_check(struct drm_plane *plane,
1080 struct drm_atomic_state *astate)
1081 {
1082 struct drm_plane_state *pstate = drm_atomic_get_new_plane_state(astate, plane);
1083 struct drm_framebuffer *fb = pstate->fb;
1084 struct drm_crtc *crtc = pstate->crtc;
1085 struct drm_crtc_state *cstate;
1086 struct vop2_video_port *vp;
1087 struct vop2 *vop2;
1088 const struct vop2_data *vop2_data;
1089 struct drm_rect *dest = &pstate->dst;
1090 struct drm_rect *src = &pstate->src;
1091 int min_scale = FRAC_16_16(1, 8);
1092 int max_scale = FRAC_16_16(8, 1);
1093 int format;
1094 int ret;
1095
1096 if (!crtc)
1097 return 0;
1098
1099 vp = to_vop2_video_port(crtc);
1100 vop2 = vp->vop2;
1101 vop2_data = vop2->data;
1102
1103 cstate = drm_atomic_get_existing_crtc_state(pstate->state, crtc);
1104 if (WARN_ON(!cstate))
1105 return -EINVAL;
1106
1107 ret = drm_atomic_helper_check_plane_state(pstate, cstate,
1108 min_scale, max_scale,
1109 true, true);
1110 if (ret)
1111 return ret;
1112
1113 if (!pstate->visible)
1114 return 0;
1115
1116 format = vop2_convert_format(fb->format->format);
1117 if (format < 0)
1118 return format;
1119
1120 if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 ||
1121 drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) {
1122 drm_err(vop2->drm, "Invalid size: %dx%d->%dx%d, min size is 4x4\n",
1123 drm_rect_width(src) >> 16, drm_rect_height(src) >> 16,
1124 drm_rect_width(dest), drm_rect_height(dest));
1125 pstate->visible = false;
1126 return 0;
1127 }
1128
1129 if (drm_rect_width(src) >> 16 > vop2_data->max_input.width ||
1130 drm_rect_height(src) >> 16 > vop2_data->max_input.height) {
1131 drm_err(vop2->drm, "Invalid source: %dx%d. max input: %dx%d\n",
1132 drm_rect_width(src) >> 16,
1133 drm_rect_height(src) >> 16,
1134 vop2_data->max_input.width,
1135 vop2_data->max_input.height);
1136 return -EINVAL;
1137 }
1138
1139 /*
1140 * Src.x1 can be odd when do clip, but yuv plane start point
1141 * need align with 2 pixel.
1142 */
1143 if (fb->format->is_yuv && ((pstate->src.x1 >> 16) % 2)) {
1144 drm_err(vop2->drm, "Invalid Source: Yuv format not support odd xpos\n");
1145 return -EINVAL;
1146 }
1147
1148 return 0;
1149 }
1150
vop2_plane_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)1151 static void vop2_plane_atomic_disable(struct drm_plane *plane,
1152 struct drm_atomic_state *state)
1153 {
1154 struct drm_plane_state *old_pstate = NULL;
1155 struct vop2_win *win = to_vop2_win(plane);
1156 struct vop2 *vop2 = win->vop2;
1157
1158 drm_dbg(vop2->drm, "%s disable\n", win->data->name);
1159
1160 if (state)
1161 old_pstate = drm_atomic_get_old_plane_state(state, plane);
1162 if (old_pstate && !old_pstate->crtc)
1163 return;
1164
1165 vop2_win_disable(win);
1166 vop2_win_write(win, VOP2_WIN_YUV_CLIP, 0);
1167 }
1168
1169 /*
1170 * The color key is 10 bit, so all format should
1171 * convert to 10 bit here.
1172 */
vop2_plane_setup_color_key(struct drm_plane * plane,u32 color_key)1173 static void vop2_plane_setup_color_key(struct drm_plane *plane, u32 color_key)
1174 {
1175 struct drm_plane_state *pstate = plane->state;
1176 struct drm_framebuffer *fb = pstate->fb;
1177 struct vop2_win *win = to_vop2_win(plane);
1178 u32 color_key_en = 0;
1179 u32 r = 0;
1180 u32 g = 0;
1181 u32 b = 0;
1182
1183 if (!(color_key & VOP2_COLOR_KEY_MASK) || fb->format->is_yuv) {
1184 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, 0);
1185 return;
1186 }
1187
1188 switch (fb->format->format) {
1189 case DRM_FORMAT_RGB565:
1190 case DRM_FORMAT_BGR565:
1191 r = (color_key & 0xf800) >> 11;
1192 g = (color_key & 0x7e0) >> 5;
1193 b = (color_key & 0x1f);
1194 r <<= 5;
1195 g <<= 4;
1196 b <<= 5;
1197 color_key_en = 1;
1198 break;
1199 case DRM_FORMAT_XRGB8888:
1200 case DRM_FORMAT_ARGB8888:
1201 case DRM_FORMAT_XBGR8888:
1202 case DRM_FORMAT_ABGR8888:
1203 case DRM_FORMAT_RGB888:
1204 case DRM_FORMAT_BGR888:
1205 r = (color_key & 0xff0000) >> 16;
1206 g = (color_key & 0xff00) >> 8;
1207 b = (color_key & 0xff);
1208 r <<= 2;
1209 g <<= 2;
1210 b <<= 2;
1211 color_key_en = 1;
1212 break;
1213 }
1214
1215 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, color_key_en);
1216 vop2_win_write(win, VOP2_WIN_COLOR_KEY, (r << 20) | (g << 10) | b);
1217 }
1218
vop2_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)1219 static void vop2_plane_atomic_update(struct drm_plane *plane,
1220 struct drm_atomic_state *state)
1221 {
1222 struct drm_plane_state *pstate = plane->state;
1223 struct drm_crtc *crtc = pstate->crtc;
1224 struct vop2_win *win = to_vop2_win(plane);
1225 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1226 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1227 struct vop2 *vop2 = win->vop2;
1228 struct drm_framebuffer *fb = pstate->fb;
1229 u32 bpp = vop2_get_bpp(fb->format);
1230 u32 actual_w, actual_h, dsp_w, dsp_h;
1231 u32 act_info, dsp_info;
1232 u32 format;
1233 u32 afbc_format;
1234 u32 rb_swap;
1235 u32 uv_swap;
1236 struct drm_rect *src = &pstate->src;
1237 struct drm_rect *dest = &pstate->dst;
1238 u32 afbc_tile_num;
1239 u32 transform_offset;
1240 bool dither_up;
1241 bool xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false;
1242 bool ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false;
1243 bool rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270;
1244 bool rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90;
1245 struct rockchip_gem_object *rk_obj;
1246 unsigned long offset;
1247 bool half_block_en;
1248 bool afbc_en;
1249 dma_addr_t yrgb_mst;
1250 dma_addr_t uv_mst;
1251
1252 /*
1253 * can't update plane when vop2 is disabled.
1254 */
1255 if (WARN_ON(!crtc))
1256 return;
1257
1258 if (!pstate->visible) {
1259 vop2_plane_atomic_disable(plane, state);
1260 return;
1261 }
1262
1263 afbc_en = rockchip_afbc(plane, fb->modifier);
1264
1265 offset = (src->x1 >> 16) * fb->format->cpp[0];
1266
1267 /*
1268 * AFBC HDR_PTR must set to the zero offset of the framebuffer.
1269 */
1270 if (afbc_en)
1271 offset = 0;
1272 else if (pstate->rotation & DRM_MODE_REFLECT_Y)
1273 offset += ((src->y2 >> 16) - 1) * fb->pitches[0];
1274 else
1275 offset += (src->y1 >> 16) * fb->pitches[0];
1276
1277 rk_obj = to_rockchip_obj(fb->obj[0]);
1278
1279 yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
1280 if (fb->format->is_yuv) {
1281 int hsub = fb->format->hsub;
1282 int vsub = fb->format->vsub;
1283
1284 offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub;
1285 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
1286
1287 if ((pstate->rotation & DRM_MODE_REFLECT_Y) && !afbc_en)
1288 offset += fb->pitches[1] * ((pstate->src_h >> 16) - 2) / vsub;
1289
1290 rk_obj = to_rockchip_obj(fb->obj[0]);
1291 uv_mst = rk_obj->dma_addr + offset + fb->offsets[1];
1292 }
1293
1294 actual_w = drm_rect_width(src) >> 16;
1295 actual_h = drm_rect_height(src) >> 16;
1296 dsp_w = drm_rect_width(dest);
1297
1298 if (dest->x1 + dsp_w > adjusted_mode->hdisplay) {
1299 drm_err(vop2->drm, "vp%d %s dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n",
1300 vp->id, win->data->name, dest->x1, dsp_w, adjusted_mode->hdisplay);
1301 dsp_w = adjusted_mode->hdisplay - dest->x1;
1302 if (dsp_w < 4)
1303 dsp_w = 4;
1304 actual_w = dsp_w * actual_w / drm_rect_width(dest);
1305 }
1306
1307 dsp_h = drm_rect_height(dest);
1308
1309 if (dest->y1 + dsp_h > adjusted_mode->vdisplay) {
1310 drm_err(vop2->drm, "vp%d %s dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n",
1311 vp->id, win->data->name, dest->y1, dsp_h, adjusted_mode->vdisplay);
1312 dsp_h = adjusted_mode->vdisplay - dest->y1;
1313 if (dsp_h < 4)
1314 dsp_h = 4;
1315 actual_h = dsp_h * actual_h / drm_rect_height(dest);
1316 }
1317
1318 /*
1319 * This is workaround solution for IC design:
1320 * esmart can't support scale down when actual_w % 16 == 1.
1321 */
1322 if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
1323 if (actual_w > dsp_w && (actual_w & 0xf) == 1) {
1324 drm_err(vop2->drm, "vp%d %s act_w[%d] MODE 16 == 1\n",
1325 vp->id, win->data->name, actual_w);
1326 actual_w -= 1;
1327 }
1328 }
1329
1330 if (afbc_en && actual_w % 4) {
1331 drm_err(vop2->drm, "vp%d %s actual_w[%d] not 4 pixel aligned\n",
1332 vp->id, win->data->name, actual_w);
1333 actual_w = ALIGN_DOWN(actual_w, 4);
1334 }
1335
1336 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
1337 dsp_info = (dsp_h - 1) << 16 | ((dsp_w - 1) & 0xffff);
1338
1339 format = vop2_convert_format(fb->format->format);
1340 half_block_en = vop2_half_block_enable(pstate);
1341
1342 drm_dbg(vop2->drm, "vp%d update %s[%dx%d->%dx%d@%dx%d] fmt[%p4cc_%s] addr[%pad]\n",
1343 vp->id, win->data->name, actual_w, actual_h, dsp_w, dsp_h,
1344 dest->x1, dest->y1,
1345 &fb->format->format,
1346 afbc_en ? "AFBC" : "", &yrgb_mst);
1347
1348 if (vop2->data->soc_id > 3568) {
1349 vop2_win_write(win, VOP2_WIN_AXI_BUS_ID, win->data->axi_bus_id);
1350 vop2_win_write(win, VOP2_WIN_AXI_YRGB_R_ID, win->data->axi_yrgb_r_id);
1351 vop2_win_write(win, VOP2_WIN_AXI_UV_R_ID, win->data->axi_uv_r_id);
1352 }
1353
1354 if (vop2_cluster_window(win))
1355 vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, half_block_en);
1356
1357 if (afbc_en) {
1358 u32 stride;
1359
1360 /* the afbc superblock is 16 x 16 */
1361 afbc_format = vop2_convert_afbc_format(fb->format->format);
1362
1363 /* Enable color transform for YTR */
1364 if (fb->modifier & AFBC_FORMAT_MOD_YTR)
1365 afbc_format |= (1 << 4);
1366
1367 afbc_tile_num = ALIGN(actual_w, 16) >> 4;
1368
1369 /*
1370 * AFBC pic_vir_width is count by pixel, this is different
1371 * with WIN_VIR_STRIDE.
1372 */
1373 stride = (fb->pitches[0] << 3) / bpp;
1374 if ((stride & 0x3f) && (xmirror || rotate_90 || rotate_270))
1375 drm_err(vop2->drm, "vp%d %s stride[%d] not 64 pixel aligned\n",
1376 vp->id, win->data->name, stride);
1377
1378 uv_swap = vop2_afbc_uv_swap(fb->format->format);
1379 /*
1380 * This is a workaround for crazy IC design, Cluster
1381 * and Esmart/Smart use different format configuration map:
1382 * YUV420_10BIT: 0x10 for Cluster, 0x14 for Esmart/Smart.
1383 *
1384 * This is one thing we can make the convert simple:
1385 * AFBCD decode all the YUV data to YUV444. So we just
1386 * set all the yuv 10 bit to YUV444_10.
1387 */
1388 if (fb->format->is_yuv && bpp == 10)
1389 format = VOP2_CLUSTER_YUV444_10;
1390
1391 if (vop2_cluster_window(win))
1392 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 1);
1393 vop2_win_write(win, VOP2_WIN_AFBC_FORMAT, afbc_format);
1394 vop2_win_write(win, VOP2_WIN_AFBC_UV_SWAP, uv_swap);
1395 /*
1396 * On rk3566/8, this bit is auto gating enable,
1397 * but this function is not work well so we need
1398 * to disable it for these two platform.
1399 * On rk3588, and the following new soc(rk3528/rk3576),
1400 * this bit is gating disable, we should write 1 to
1401 * disable gating when enable afbc.
1402 */
1403 if (vop2->data->soc_id == 3566 || vop2->data->soc_id == 3568)
1404 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 0);
1405 else
1406 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 1);
1407
1408 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 0);
1409 transform_offset = vop2_afbc_transform_offset(pstate, half_block_en);
1410 vop2_win_write(win, VOP2_WIN_AFBC_HDR_PTR, yrgb_mst);
1411 vop2_win_write(win, VOP2_WIN_AFBC_PIC_SIZE, act_info);
1412 vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, transform_offset);
1413 vop2_win_write(win, VOP2_WIN_AFBC_PIC_OFFSET, ((src->x1 >> 16) | src->y1));
1414 vop2_win_write(win, VOP2_WIN_AFBC_DSP_OFFSET, (dest->x1 | (dest->y1 << 16)));
1415 vop2_win_write(win, VOP2_WIN_AFBC_PIC_VIR_WIDTH, stride);
1416 vop2_win_write(win, VOP2_WIN_AFBC_TILE_NUM, afbc_tile_num);
1417 vop2_win_write(win, VOP2_WIN_XMIRROR, xmirror);
1418 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_270, rotate_270);
1419 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_90, rotate_90);
1420 } else {
1421 if (vop2_cluster_window(win)) {
1422 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 0);
1423 vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, 0);
1424 }
1425
1426 vop2_win_write(win, VOP2_WIN_YRGB_VIR, DIV_ROUND_UP(fb->pitches[0], 4));
1427 }
1428
1429 vop2_win_write(win, VOP2_WIN_YMIRROR, ymirror);
1430
1431 if (rotate_90 || rotate_270) {
1432 act_info = swahw32(act_info);
1433 actual_w = drm_rect_height(src) >> 16;
1434 actual_h = drm_rect_width(src) >> 16;
1435 }
1436
1437 vop2_win_write(win, VOP2_WIN_FORMAT, format);
1438 vop2_win_write(win, VOP2_WIN_YRGB_MST, yrgb_mst);
1439
1440 rb_swap = vop2_win_rb_swap(fb->format->format);
1441 vop2_win_write(win, VOP2_WIN_RB_SWAP, rb_swap);
1442 uv_swap = vop2_win_uv_swap(fb->format->format);
1443 vop2_win_write(win, VOP2_WIN_UV_SWAP, uv_swap);
1444
1445 if (fb->format->is_yuv) {
1446 vop2_win_write(win, VOP2_WIN_UV_VIR, DIV_ROUND_UP(fb->pitches[1], 4));
1447 vop2_win_write(win, VOP2_WIN_UV_MST, uv_mst);
1448 }
1449
1450 vop2_setup_scale(vop2, win, actual_w, actual_h, dsp_w, dsp_h, fb->format->format);
1451 if (!vop2_cluster_window(win))
1452 vop2_plane_setup_color_key(plane, 0);
1453 vop2_win_write(win, VOP2_WIN_ACT_INFO, act_info);
1454 vop2_win_write(win, VOP2_WIN_DSP_INFO, dsp_info);
1455 vop2_win_write(win, VOP2_WIN_DSP_ST, dest->y1 << 16 | (dest->x1 & 0xffff));
1456
1457 vop2_setup_csc_mode(vp, win, pstate);
1458
1459 dither_up = vop2_win_dither_up(fb->format->format);
1460 vop2_win_write(win, VOP2_WIN_DITHER_UP, dither_up);
1461
1462 vop2_win_write(win, VOP2_WIN_ENABLE, 1);
1463
1464 if (vop2_cluster_window(win)) {
1465 int lb_mode = vop2_get_cluster_lb_mode(win, pstate);
1466
1467 vop2_win_write(win, VOP2_WIN_CLUSTER_LB_MODE, lb_mode);
1468 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 1);
1469 }
1470 }
1471
1472 static const struct drm_plane_helper_funcs vop2_plane_helper_funcs = {
1473 .atomic_check = vop2_plane_atomic_check,
1474 .atomic_update = vop2_plane_atomic_update,
1475 .atomic_disable = vop2_plane_atomic_disable,
1476 };
1477
1478 static const struct drm_plane_funcs vop2_plane_funcs = {
1479 .update_plane = drm_atomic_helper_update_plane,
1480 .disable_plane = drm_atomic_helper_disable_plane,
1481 .destroy = drm_plane_cleanup,
1482 .reset = drm_atomic_helper_plane_reset,
1483 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
1484 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
1485 .format_mod_supported = rockchip_vop2_mod_supported,
1486 };
1487
vop2_crtc_enable_vblank(struct drm_crtc * crtc)1488 static int vop2_crtc_enable_vblank(struct drm_crtc *crtc)
1489 {
1490 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1491
1492 vop2_crtc_enable_irq(vp, VP_INT_FS_FIELD);
1493
1494 return 0;
1495 }
1496
vop2_crtc_disable_vblank(struct drm_crtc * crtc)1497 static void vop2_crtc_disable_vblank(struct drm_crtc *crtc)
1498 {
1499 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1500
1501 vop2_crtc_disable_irq(vp, VP_INT_FS_FIELD);
1502 }
1503
vop2_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adj_mode)1504 static bool vop2_crtc_mode_fixup(struct drm_crtc *crtc,
1505 const struct drm_display_mode *mode,
1506 struct drm_display_mode *adj_mode)
1507 {
1508 drm_mode_set_crtcinfo(adj_mode, CRTC_INTERLACE_HALVE_V |
1509 CRTC_STEREO_DOUBLE);
1510
1511 return true;
1512 }
1513
vop2_dither_setup(struct drm_crtc * crtc,u32 * dsp_ctrl)1514 static void vop2_dither_setup(struct drm_crtc *crtc, u32 *dsp_ctrl)
1515 {
1516 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1517
1518 switch (vcstate->bus_format) {
1519 case MEDIA_BUS_FMT_RGB565_1X16:
1520 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1521 break;
1522 case MEDIA_BUS_FMT_RGB666_1X18:
1523 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
1524 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
1525 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1526 *dsp_ctrl |= RGB888_TO_RGB666;
1527 break;
1528 case MEDIA_BUS_FMT_YUV8_1X24:
1529 case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1530 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1531 break;
1532 default:
1533 break;
1534 }
1535
1536 if (vcstate->output_mode != ROCKCHIP_OUT_MODE_AAAA)
1537 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1538
1539 *dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__DITHER_DOWN_SEL,
1540 DITHER_DOWN_ALLEGRO);
1541 }
1542
vop2_post_config(struct drm_crtc * crtc)1543 static void vop2_post_config(struct drm_crtc *crtc)
1544 {
1545 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1546 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1547 u16 vtotal = mode->crtc_vtotal;
1548 u16 hdisplay = mode->crtc_hdisplay;
1549 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1550 u16 vdisplay = mode->crtc_vdisplay;
1551 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1552 u32 left_margin = 100, right_margin = 100;
1553 u32 top_margin = 100, bottom_margin = 100;
1554 u16 hsize = hdisplay * (left_margin + right_margin) / 200;
1555 u16 vsize = vdisplay * (top_margin + bottom_margin) / 200;
1556 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1557 u16 hact_end, vact_end;
1558 u32 val;
1559 u32 bg_dly;
1560 u32 pre_scan_dly;
1561
1562 bg_dly = vp->data->pre_scan_max_dly[3];
1563 vop2_writel(vp->vop2, RK3568_VP_BG_MIX_CTRL(vp->id),
1564 FIELD_PREP(RK3568_VP_BG_MIX_CTRL__BG_DLY, bg_dly));
1565
1566 pre_scan_dly = ((bg_dly + (hdisplay >> 1) - 1) << 16) | hsync_len;
1567 vop2_vp_write(vp, RK3568_VP_PRE_SCAN_HTIMING, pre_scan_dly);
1568
1569 vsize = rounddown(vsize, 2);
1570 hsize = rounddown(hsize, 2);
1571 hact_st += hdisplay * (100 - left_margin) / 200;
1572 hact_end = hact_st + hsize;
1573 val = hact_st << 16;
1574 val |= hact_end;
1575 vop2_vp_write(vp, RK3568_VP_POST_DSP_HACT_INFO, val);
1576 vact_st += vdisplay * (100 - top_margin) / 200;
1577 vact_end = vact_st + vsize;
1578 val = vact_st << 16;
1579 val |= vact_end;
1580 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO, val);
1581 val = scl_cal_scale2(vdisplay, vsize) << 16;
1582 val |= scl_cal_scale2(hdisplay, hsize);
1583 vop2_vp_write(vp, RK3568_VP_POST_SCL_FACTOR_YRGB, val);
1584
1585 val = 0;
1586 if (hdisplay != hsize)
1587 val |= RK3568_VP_POST_SCL_CTRL__HSCALEDOWN;
1588 if (vdisplay != vsize)
1589 val |= RK3568_VP_POST_SCL_CTRL__VSCALEDOWN;
1590 vop2_vp_write(vp, RK3568_VP_POST_SCL_CTRL, val);
1591
1592 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1593 u16 vact_st_f1 = vtotal + vact_st + 1;
1594 u16 vact_end_f1 = vact_st_f1 + vsize;
1595
1596 val = vact_st_f1 << 16 | vact_end_f1;
1597 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO_F1, val);
1598 }
1599
1600 vop2_vp_write(vp, RK3568_VP_DSP_BG, 0);
1601 }
1602
rk3568_set_intf_mux(struct vop2_video_port * vp,int id,u32 polflags)1603 static unsigned long rk3568_set_intf_mux(struct vop2_video_port *vp, int id, u32 polflags)
1604 {
1605 struct vop2 *vop2 = vp->vop2;
1606 struct drm_crtc *crtc = &vp->crtc;
1607 u32 die, dip;
1608
1609 die = vop2_readl(vop2, RK3568_DSP_IF_EN);
1610 dip = vop2_readl(vop2, RK3568_DSP_IF_POL);
1611
1612 switch (id) {
1613 case ROCKCHIP_VOP2_EP_RGB0:
1614 die &= ~RK3568_SYS_DSP_INFACE_EN_RGB_MUX;
1615 die |= RK3568_SYS_DSP_INFACE_EN_RGB |
1616 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_RGB_MUX, vp->id);
1617 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL;
1618 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags);
1619 if (polflags & POLFLAG_DCLK_INV)
1620 regmap_write(vop2->sys_grf, RK3568_GRF_VO_CON1, BIT(3 + 16) | BIT(3));
1621 else
1622 regmap_write(vop2->sys_grf, RK3568_GRF_VO_CON1, BIT(3 + 16));
1623 break;
1624 case ROCKCHIP_VOP2_EP_HDMI0:
1625 die &= ~RK3568_SYS_DSP_INFACE_EN_HDMI_MUX;
1626 die |= RK3568_SYS_DSP_INFACE_EN_HDMI |
1627 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_HDMI_MUX, vp->id);
1628 dip &= ~RK3568_DSP_IF_POL__HDMI_PIN_POL;
1629 dip |= FIELD_PREP(RK3568_DSP_IF_POL__HDMI_PIN_POL, polflags);
1630 break;
1631 case ROCKCHIP_VOP2_EP_EDP0:
1632 die &= ~RK3568_SYS_DSP_INFACE_EN_EDP_MUX;
1633 die |= RK3568_SYS_DSP_INFACE_EN_EDP |
1634 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_EDP_MUX, vp->id);
1635 dip &= ~RK3568_DSP_IF_POL__EDP_PIN_POL;
1636 dip |= FIELD_PREP(RK3568_DSP_IF_POL__EDP_PIN_POL, polflags);
1637 break;
1638 case ROCKCHIP_VOP2_EP_MIPI0:
1639 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX;
1640 die |= RK3568_SYS_DSP_INFACE_EN_MIPI0 |
1641 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX, vp->id);
1642 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL;
1643 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags);
1644 break;
1645 case ROCKCHIP_VOP2_EP_MIPI1:
1646 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX;
1647 die |= RK3568_SYS_DSP_INFACE_EN_MIPI1 |
1648 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id);
1649 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL;
1650 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags);
1651 break;
1652 case ROCKCHIP_VOP2_EP_LVDS0:
1653 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX;
1654 die |= RK3568_SYS_DSP_INFACE_EN_LVDS0 |
1655 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX, vp->id);
1656 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL;
1657 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags);
1658 break;
1659 case ROCKCHIP_VOP2_EP_LVDS1:
1660 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX;
1661 die |= RK3568_SYS_DSP_INFACE_EN_LVDS1 |
1662 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX, vp->id);
1663 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL;
1664 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags);
1665 break;
1666 default:
1667 drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id);
1668 return 0;
1669 }
1670
1671 dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD;
1672
1673 vop2_writel(vop2, RK3568_DSP_IF_EN, die);
1674 vop2_writel(vop2, RK3568_DSP_IF_POL, dip);
1675
1676 return crtc->state->adjusted_mode.crtc_clock * 1000LL;
1677 }
1678
1679 /*
1680 * calc the dclk on rk3588
1681 * the available div of dclk is 1, 2, 4
1682 */
rk3588_calc_dclk(unsigned long child_clk,unsigned long max_dclk)1683 static unsigned long rk3588_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
1684 {
1685 if (child_clk * 4 <= max_dclk)
1686 return child_clk * 4;
1687 else if (child_clk * 2 <= max_dclk)
1688 return child_clk * 2;
1689 else if (child_clk <= max_dclk)
1690 return child_clk;
1691 else
1692 return 0;
1693 }
1694
1695 /*
1696 * 4 pixclk/cycle on rk3588
1697 * RGB/eDP/HDMI: if_pixclk >= dclk_core
1698 * DP: dp_pixclk = dclk_out <= dclk_core
1699 * DSI: mipi_pixclk <= dclk_out <= dclk_core
1700 */
rk3588_calc_cru_cfg(struct vop2_video_port * vp,int id,int * dclk_core_div,int * dclk_out_div,int * if_pixclk_div,int * if_dclk_div)1701 static unsigned long rk3588_calc_cru_cfg(struct vop2_video_port *vp, int id,
1702 int *dclk_core_div, int *dclk_out_div,
1703 int *if_pixclk_div, int *if_dclk_div)
1704 {
1705 struct vop2 *vop2 = vp->vop2;
1706 struct drm_crtc *crtc = &vp->crtc;
1707 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1708 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1709 int output_mode = vcstate->output_mode;
1710 unsigned long v_pixclk = adjusted_mode->crtc_clock * 1000LL; /* video timing pixclk */
1711 unsigned long dclk_core_rate = v_pixclk >> 2;
1712 unsigned long dclk_rate = v_pixclk;
1713 unsigned long dclk_out_rate;
1714 unsigned long if_pixclk_rate;
1715 int K = 1;
1716
1717 if (vop2_output_if_is_hdmi(id)) {
1718 /*
1719 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
1720 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
1721 */
1722 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) {
1723 dclk_rate = dclk_rate >> 1;
1724 K = 2;
1725 }
1726
1727 if_pixclk_rate = (dclk_core_rate << 1) / K;
1728 /*
1729 * if_dclk_rate = dclk_core_rate / K;
1730 * *if_pixclk_div = dclk_rate / if_pixclk_rate;
1731 * *if_dclk_div = dclk_rate / if_dclk_rate;
1732 */
1733 *if_pixclk_div = 2;
1734 *if_dclk_div = 4;
1735 } else if (vop2_output_if_is_edp(id)) {
1736 /*
1737 * edp_pixclk = edp_dclk > dclk_core
1738 */
1739 if_pixclk_rate = v_pixclk / K;
1740 dclk_rate = if_pixclk_rate * K;
1741 /*
1742 * *if_pixclk_div = dclk_rate / if_pixclk_rate;
1743 * *if_dclk_div = *if_pixclk_div;
1744 */
1745 *if_pixclk_div = K;
1746 *if_dclk_div = K;
1747 } else if (vop2_output_if_is_dp(id)) {
1748 if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1749 dclk_out_rate = v_pixclk >> 3;
1750 else
1751 dclk_out_rate = v_pixclk >> 2;
1752
1753 dclk_rate = rk3588_calc_dclk(dclk_out_rate, 600000000);
1754 if (!dclk_rate) {
1755 drm_err(vop2->drm, "DP dclk_out_rate out of range, dclk_out_rate: %ld Hz\n",
1756 dclk_out_rate);
1757 return 0;
1758 }
1759 *dclk_out_div = dclk_rate / dclk_out_rate;
1760 } else if (vop2_output_if_is_mipi(id)) {
1761 if_pixclk_rate = dclk_core_rate / K;
1762 /*
1763 * dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4
1764 */
1765 dclk_out_rate = if_pixclk_rate;
1766 /*
1767 * dclk_rate = N * dclk_core_rate N = (1,2,4 ),
1768 * we get a little factor here
1769 */
1770 dclk_rate = rk3588_calc_dclk(dclk_out_rate, 600000000);
1771 if (!dclk_rate) {
1772 drm_err(vop2->drm, "MIPI dclk out of range, dclk_out_rate: %ld Hz\n",
1773 dclk_out_rate);
1774 return 0;
1775 }
1776 *dclk_out_div = dclk_rate / dclk_out_rate;
1777 /*
1778 * mipi pixclk == dclk_out
1779 */
1780 *if_pixclk_div = 1;
1781 } else if (vop2_output_if_is_dpi(id)) {
1782 dclk_rate = v_pixclk;
1783 }
1784
1785 *dclk_core_div = dclk_rate / dclk_core_rate;
1786 *if_pixclk_div = ilog2(*if_pixclk_div);
1787 *if_dclk_div = ilog2(*if_dclk_div);
1788 *dclk_core_div = ilog2(*dclk_core_div);
1789 *dclk_out_div = ilog2(*dclk_out_div);
1790
1791 drm_dbg(vop2->drm, "dclk: %ld, pixclk_div: %d, dclk_div: %d\n",
1792 dclk_rate, *if_pixclk_div, *if_dclk_div);
1793
1794 return dclk_rate;
1795 }
1796
1797 /*
1798 * MIPI port mux on rk3588:
1799 * 0: Video Port2
1800 * 1: Video Port3
1801 * 3: Video Port 1(MIPI1 only)
1802 */
rk3588_get_mipi_port_mux(int vp_id)1803 static u32 rk3588_get_mipi_port_mux(int vp_id)
1804 {
1805 if (vp_id == 1)
1806 return 3;
1807 else if (vp_id == 3)
1808 return 1;
1809 else
1810 return 0;
1811 }
1812
rk3588_get_hdmi_pol(u32 flags)1813 static u32 rk3588_get_hdmi_pol(u32 flags)
1814 {
1815 u32 val;
1816
1817 val = (flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
1818 val |= (flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
1819
1820 return val;
1821 }
1822
rk3588_set_intf_mux(struct vop2_video_port * vp,int id,u32 polflags)1823 static unsigned long rk3588_set_intf_mux(struct vop2_video_port *vp, int id, u32 polflags)
1824 {
1825 struct vop2 *vop2 = vp->vop2;
1826 int dclk_core_div, dclk_out_div, if_pixclk_div, if_dclk_div;
1827 unsigned long clock;
1828 u32 die, dip, div, vp_clk_div, val;
1829
1830 clock = rk3588_calc_cru_cfg(vp, id, &dclk_core_div, &dclk_out_div,
1831 &if_pixclk_div, &if_dclk_div);
1832 if (!clock)
1833 return 0;
1834
1835 vp_clk_div = FIELD_PREP(RK3588_VP_CLK_CTRL__DCLK_CORE_DIV, dclk_core_div);
1836 vp_clk_div |= FIELD_PREP(RK3588_VP_CLK_CTRL__DCLK_OUT_DIV, dclk_out_div);
1837
1838 die = vop2_readl(vop2, RK3568_DSP_IF_EN);
1839 dip = vop2_readl(vop2, RK3568_DSP_IF_POL);
1840 div = vop2_readl(vop2, RK3568_DSP_IF_CTRL);
1841
1842 switch (id) {
1843 case ROCKCHIP_VOP2_EP_HDMI0:
1844 div &= ~RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV;
1845 div &= ~RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV;
1846 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div);
1847 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div);
1848 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX;
1849 die |= RK3588_SYS_DSP_INFACE_EN_HDMI0 |
1850 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX, vp->id);
1851 val = rk3588_get_hdmi_pol(polflags);
1852 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 1, 1));
1853 regmap_write(vop2->vo1_grf, RK3588_GRF_VO1_CON0, HIWORD_UPDATE(val, 6, 5));
1854 break;
1855 case ROCKCHIP_VOP2_EP_HDMI1:
1856 div &= ~RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV;
1857 div &= ~RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV;
1858 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV, if_dclk_div);
1859 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV, if_pixclk_div);
1860 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX;
1861 die |= RK3588_SYS_DSP_INFACE_EN_HDMI1 |
1862 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX, vp->id);
1863 val = rk3588_get_hdmi_pol(polflags);
1864 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 4, 4));
1865 regmap_write(vop2->vo1_grf, RK3588_GRF_VO1_CON0, HIWORD_UPDATE(val, 8, 7));
1866 break;
1867 case ROCKCHIP_VOP2_EP_EDP0:
1868 div &= ~RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV;
1869 div &= ~RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV;
1870 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div);
1871 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div);
1872 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX;
1873 die |= RK3588_SYS_DSP_INFACE_EN_EDP0 |
1874 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX, vp->id);
1875 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 0, 0));
1876 break;
1877 case ROCKCHIP_VOP2_EP_EDP1:
1878 div &= ~RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV;
1879 div &= ~RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV;
1880 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div);
1881 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div);
1882 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX;
1883 die |= RK3588_SYS_DSP_INFACE_EN_EDP1 |
1884 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX, vp->id);
1885 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 3, 3));
1886 break;
1887 case ROCKCHIP_VOP2_EP_MIPI0:
1888 div &= ~RK3588_DSP_IF_MIPI0_PCLK_DIV;
1889 div |= FIELD_PREP(RK3588_DSP_IF_MIPI0_PCLK_DIV, if_pixclk_div);
1890 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI0_MUX;
1891 val = rk3588_get_mipi_port_mux(vp->id);
1892 die |= RK3588_SYS_DSP_INFACE_EN_MIPI0 |
1893 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI0_MUX, !!val);
1894 break;
1895 case ROCKCHIP_VOP2_EP_MIPI1:
1896 div &= ~RK3588_DSP_IF_MIPI1_PCLK_DIV;
1897 div |= FIELD_PREP(RK3588_DSP_IF_MIPI1_PCLK_DIV, if_pixclk_div);
1898 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX;
1899 val = rk3588_get_mipi_port_mux(vp->id);
1900 die |= RK3588_SYS_DSP_INFACE_EN_MIPI1 |
1901 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX, val);
1902 break;
1903 case ROCKCHIP_VOP2_EP_DP0:
1904 die &= ~RK3588_SYS_DSP_INFACE_EN_DP0_MUX;
1905 die |= RK3588_SYS_DSP_INFACE_EN_DP0 |
1906 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_DP0_MUX, vp->id);
1907 dip &= ~RK3588_DSP_IF_POL__DP0_PIN_POL;
1908 dip |= FIELD_PREP(RK3588_DSP_IF_POL__DP0_PIN_POL, polflags);
1909 break;
1910 case ROCKCHIP_VOP2_EP_DP1:
1911 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX;
1912 die |= RK3588_SYS_DSP_INFACE_EN_MIPI1 |
1913 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id);
1914 dip &= ~RK3588_DSP_IF_POL__DP1_PIN_POL;
1915 dip |= FIELD_PREP(RK3588_DSP_IF_POL__DP1_PIN_POL, polflags);
1916 break;
1917 default:
1918 drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id);
1919 return 0;
1920 }
1921
1922 dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD;
1923
1924 vop2_vp_write(vp, RK3588_VP_CLK_CTRL, vp_clk_div);
1925 vop2_writel(vop2, RK3568_DSP_IF_EN, die);
1926 vop2_writel(vop2, RK3568_DSP_IF_CTRL, div);
1927 vop2_writel(vop2, RK3568_DSP_IF_POL, dip);
1928
1929 return clock;
1930 }
1931
vop2_set_intf_mux(struct vop2_video_port * vp,int ep_id,u32 polflags)1932 static unsigned long vop2_set_intf_mux(struct vop2_video_port *vp, int ep_id, u32 polflags)
1933 {
1934 struct vop2 *vop2 = vp->vop2;
1935
1936 if (vop2->data->soc_id == 3566 || vop2->data->soc_id == 3568)
1937 return rk3568_set_intf_mux(vp, ep_id, polflags);
1938 else if (vop2->data->soc_id == 3588)
1939 return rk3588_set_intf_mux(vp, ep_id, polflags);
1940 else
1941 return 0;
1942 }
1943
us_to_vertical_line(struct drm_display_mode * mode,int us)1944 static int us_to_vertical_line(struct drm_display_mode *mode, int us)
1945 {
1946 return us * mode->clock / mode->htotal / 1000;
1947 }
1948
vop2_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_atomic_state * state)1949 static void vop2_crtc_atomic_enable(struct drm_crtc *crtc,
1950 struct drm_atomic_state *state)
1951 {
1952 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1953 struct vop2 *vop2 = vp->vop2;
1954 const struct vop2_data *vop2_data = vop2->data;
1955 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id];
1956 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1957 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1958 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1959 unsigned long clock = mode->crtc_clock * 1000;
1960 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1961 u16 hdisplay = mode->crtc_hdisplay;
1962 u16 htotal = mode->crtc_htotal;
1963 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1964 u16 hact_end = hact_st + hdisplay;
1965 u16 vdisplay = mode->crtc_vdisplay;
1966 u16 vtotal = mode->crtc_vtotal;
1967 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
1968 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1969 u16 vact_end = vact_st + vdisplay;
1970 u8 out_mode;
1971 u32 dsp_ctrl = 0;
1972 int act_end;
1973 u32 val, polflags;
1974 int ret;
1975 struct drm_encoder *encoder;
1976
1977 drm_dbg(vop2->drm, "Update mode to %dx%d%s%d, type: %d for vp%d\n",
1978 hdisplay, vdisplay, mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
1979 drm_mode_vrefresh(mode), vcstate->output_type, vp->id);
1980
1981 vop2_lock(vop2);
1982
1983 ret = clk_prepare_enable(vp->dclk);
1984 if (ret < 0) {
1985 drm_err(vop2->drm, "failed to enable dclk for video port%d - %d\n",
1986 vp->id, ret);
1987 vop2_unlock(vop2);
1988 return;
1989 }
1990
1991 if (!vop2->enable_count)
1992 vop2_enable(vop2);
1993
1994 vop2->enable_count++;
1995
1996 vcstate->yuv_overlay = is_yuv_output(vcstate->bus_format);
1997
1998 vop2_crtc_enable_irq(vp, VP_INT_POST_BUF_EMPTY);
1999
2000 polflags = 0;
2001 if (vcstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
2002 polflags |= POLFLAG_DCLK_INV;
2003 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
2004 polflags |= BIT(HSYNC_POSITIVE);
2005 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
2006 polflags |= BIT(VSYNC_POSITIVE);
2007
2008 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) {
2009 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
2010
2011 /*
2012 * for drive a high resolution(4KP120, 8K), vop on rk3588/rk3576 need
2013 * process multi(1/2/4/8) pixels per cycle, so the dclk feed by the
2014 * system cru may be the 1/2 or 1/4 of mode->clock.
2015 */
2016 clock = vop2_set_intf_mux(vp, rkencoder->crtc_endpoint_id, polflags);
2017 }
2018
2019 if (!clock) {
2020 vop2_unlock(vop2);
2021 return;
2022 }
2023
2024 if (vcstate->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
2025 !(vp_data->feature & VOP2_VP_FEATURE_OUTPUT_10BIT))
2026 out_mode = ROCKCHIP_OUT_MODE_P888;
2027 else
2028 out_mode = vcstate->output_mode;
2029
2030 dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__OUT_MODE, out_mode);
2031
2032 if (vop2_output_uv_swap(vcstate->bus_format, vcstate->output_mode))
2033 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RB_SWAP;
2034 if (vop2_output_rg_swap(vop2, vcstate->bus_format))
2035 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RG_SWAP;
2036
2037 if (vcstate->yuv_overlay)
2038 dsp_ctrl |= RK3568_VP_DSP_CTRL__POST_DSP_OUT_R2Y;
2039
2040 vop2_dither_setup(crtc, &dsp_ctrl);
2041
2042 vop2_vp_write(vp, RK3568_VP_DSP_HTOTAL_HS_END, (htotal << 16) | hsync_len);
2043 val = hact_st << 16;
2044 val |= hact_end;
2045 vop2_vp_write(vp, RK3568_VP_DSP_HACT_ST_END, val);
2046
2047 val = vact_st << 16;
2048 val |= vact_end;
2049 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END, val);
2050
2051 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2052 u16 vact_st_f1 = vtotal + vact_st + 1;
2053 u16 vact_end_f1 = vact_st_f1 + vdisplay;
2054
2055 val = vact_st_f1 << 16 | vact_end_f1;
2056 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END_F1, val);
2057
2058 val = vtotal << 16 | (vtotal + vsync_len);
2059 vop2_vp_write(vp, RK3568_VP_DSP_VS_ST_END_F1, val);
2060 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_INTERLACE;
2061 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_FILED_POL;
2062 dsp_ctrl |= RK3568_VP_DSP_CTRL__P2I_EN;
2063 vtotal += vtotal + 1;
2064 act_end = vact_end_f1;
2065 } else {
2066 act_end = vact_end;
2067 }
2068
2069 vop2_writel(vop2, RK3568_VP_LINE_FLAG(vp->id),
2070 (act_end - us_to_vertical_line(mode, 0)) << 16 | act_end);
2071
2072 vop2_vp_write(vp, RK3568_VP_DSP_VTOTAL_VS_END, vtotal << 16 | vsync_len);
2073
2074 if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
2075 dsp_ctrl |= RK3568_VP_DSP_CTRL__CORE_DCLK_DIV;
2076 clock *= 2;
2077 }
2078
2079 vop2_vp_write(vp, RK3568_VP_MIPI_CTRL, 0);
2080
2081 /*
2082 * Switch to HDMI PHY PLL as DCLK source for display modes up
2083 * to 4K@60Hz, if available, otherwise keep using the system CRU.
2084 */
2085 if (vop2->pll_hdmiphy0 && clock <= VOP2_MAX_DCLK_RATE) {
2086 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) {
2087 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
2088
2089 if (rkencoder->crtc_endpoint_id == ROCKCHIP_VOP2_EP_HDMI0) {
2090 if (!vp->dclk_src)
2091 vp->dclk_src = clk_get_parent(vp->dclk);
2092
2093 ret = clk_set_parent(vp->dclk, vop2->pll_hdmiphy0);
2094 if (ret < 0)
2095 drm_warn(vop2->drm,
2096 "Could not switch to HDMI0 PHY PLL: %d\n", ret);
2097 break;
2098 }
2099 }
2100 }
2101
2102 clk_set_rate(vp->dclk, clock);
2103
2104 vop2_post_config(crtc);
2105
2106 vop2_cfg_done(vp);
2107
2108 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
2109
2110 drm_crtc_vblank_on(crtc);
2111
2112 vop2_unlock(vop2);
2113 }
2114
vop2_crtc_atomic_check(struct drm_crtc * crtc,struct drm_atomic_state * state)2115 static int vop2_crtc_atomic_check(struct drm_crtc *crtc,
2116 struct drm_atomic_state *state)
2117 {
2118 struct vop2_video_port *vp = to_vop2_video_port(crtc);
2119 struct drm_plane *plane;
2120 int nplanes = 0;
2121 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
2122
2123 drm_atomic_crtc_state_for_each_plane(plane, crtc_state)
2124 nplanes++;
2125
2126 if (nplanes > vp->nlayers)
2127 return -EINVAL;
2128
2129 return 0;
2130 }
2131
is_opaque(u16 alpha)2132 static bool is_opaque(u16 alpha)
2133 {
2134 return (alpha >> 8) == 0xff;
2135 }
2136
vop2_parse_alpha(struct vop2_alpha_config * alpha_config,struct vop2_alpha * alpha)2137 static void vop2_parse_alpha(struct vop2_alpha_config *alpha_config,
2138 struct vop2_alpha *alpha)
2139 {
2140 int src_glb_alpha_en = is_opaque(alpha_config->src_glb_alpha_value) ? 0 : 1;
2141 int dst_glb_alpha_en = is_opaque(alpha_config->dst_glb_alpha_value) ? 0 : 1;
2142 int src_color_mode = alpha_config->src_premulti_en ?
2143 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL;
2144 int dst_color_mode = alpha_config->dst_premulti_en ?
2145 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL;
2146
2147 alpha->src_color_ctrl.val = 0;
2148 alpha->dst_color_ctrl.val = 0;
2149 alpha->src_alpha_ctrl.val = 0;
2150 alpha->dst_alpha_ctrl.val = 0;
2151
2152 if (!alpha_config->src_pixel_alpha_en)
2153 alpha->src_color_ctrl.bits.blend_mode = ALPHA_GLOBAL;
2154 else if (alpha_config->src_pixel_alpha_en && !src_glb_alpha_en)
2155 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX;
2156 else
2157 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL;
2158
2159 alpha->src_color_ctrl.bits.alpha_en = 1;
2160
2161 if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_GLOBAL) {
2162 alpha->src_color_ctrl.bits.color_mode = src_color_mode;
2163 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL;
2164 } else if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_PER_PIX) {
2165 alpha->src_color_ctrl.bits.color_mode = src_color_mode;
2166 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_ONE;
2167 } else {
2168 alpha->src_color_ctrl.bits.color_mode = ALPHA_SRC_PRE_MUL;
2169 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL;
2170 }
2171 alpha->src_color_ctrl.bits.glb_alpha = alpha_config->src_glb_alpha_value >> 8;
2172 alpha->src_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
2173 alpha->src_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
2174
2175 alpha->dst_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
2176 alpha->dst_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
2177 alpha->dst_color_ctrl.bits.blend_mode = ALPHA_GLOBAL;
2178 alpha->dst_color_ctrl.bits.glb_alpha = alpha_config->dst_glb_alpha_value >> 8;
2179 alpha->dst_color_ctrl.bits.color_mode = dst_color_mode;
2180 alpha->dst_color_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE;
2181
2182 alpha->src_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
2183 alpha->src_alpha_ctrl.bits.blend_mode = alpha->src_color_ctrl.bits.blend_mode;
2184 alpha->src_alpha_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
2185 alpha->src_alpha_ctrl.bits.factor_mode = ALPHA_ONE;
2186
2187 alpha->dst_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
2188 if (alpha_config->dst_pixel_alpha_en && !dst_glb_alpha_en)
2189 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX;
2190 else
2191 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL;
2192 alpha->dst_alpha_ctrl.bits.alpha_cal_mode = ALPHA_NO_SATURATION;
2193 alpha->dst_alpha_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE;
2194 }
2195
vop2_find_start_mixer_id_for_vp(struct vop2 * vop2,u8 port_id)2196 static int vop2_find_start_mixer_id_for_vp(struct vop2 *vop2, u8 port_id)
2197 {
2198 struct vop2_video_port *vp;
2199 int used_layer = 0;
2200 int i;
2201
2202 for (i = 0; i < port_id; i++) {
2203 vp = &vop2->vps[i];
2204 used_layer += hweight32(vp->win_mask);
2205 }
2206
2207 return used_layer;
2208 }
2209
vop2_setup_cluster_alpha(struct vop2 * vop2,struct vop2_win * main_win)2210 static void vop2_setup_cluster_alpha(struct vop2 *vop2, struct vop2_win *main_win)
2211 {
2212 struct vop2_alpha_config alpha_config;
2213 struct vop2_alpha alpha;
2214 struct drm_plane_state *bottom_win_pstate;
2215 bool src_pixel_alpha_en = false;
2216 u16 src_glb_alpha_val, dst_glb_alpha_val;
2217 bool premulti_en = false;
2218 bool swap = false;
2219 u32 offset = 0;
2220
2221 /* At one win mode, win0 is dst/bottom win, and win1 is a all zero src/top win */
2222 bottom_win_pstate = main_win->base.state;
2223 src_glb_alpha_val = 0;
2224 dst_glb_alpha_val = main_win->base.state->alpha;
2225
2226 if (!bottom_win_pstate->fb)
2227 return;
2228
2229 alpha_config.src_premulti_en = premulti_en;
2230 alpha_config.dst_premulti_en = false;
2231 alpha_config.src_pixel_alpha_en = src_pixel_alpha_en;
2232 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */
2233 alpha_config.src_glb_alpha_value = src_glb_alpha_val;
2234 alpha_config.dst_glb_alpha_value = dst_glb_alpha_val;
2235 vop2_parse_alpha(&alpha_config, &alpha);
2236
2237 alpha.src_color_ctrl.bits.src_dst_swap = swap;
2238
2239 switch (main_win->data->phys_id) {
2240 case ROCKCHIP_VOP2_CLUSTER0:
2241 offset = 0x0;
2242 break;
2243 case ROCKCHIP_VOP2_CLUSTER1:
2244 offset = 0x10;
2245 break;
2246 case ROCKCHIP_VOP2_CLUSTER2:
2247 offset = 0x20;
2248 break;
2249 case ROCKCHIP_VOP2_CLUSTER3:
2250 offset = 0x30;
2251 break;
2252 }
2253
2254 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL + offset,
2255 alpha.src_color_ctrl.val);
2256 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_COLOR_CTRL + offset,
2257 alpha.dst_color_ctrl.val);
2258 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL + offset,
2259 alpha.src_alpha_ctrl.val);
2260 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL + offset,
2261 alpha.dst_alpha_ctrl.val);
2262 }
2263
vop2_setup_alpha(struct vop2_video_port * vp)2264 static void vop2_setup_alpha(struct vop2_video_port *vp)
2265 {
2266 struct vop2 *vop2 = vp->vop2;
2267 struct drm_framebuffer *fb;
2268 struct vop2_alpha_config alpha_config;
2269 struct vop2_alpha alpha;
2270 struct drm_plane *plane;
2271 int pixel_alpha_en;
2272 int premulti_en, gpremulti_en = 0;
2273 int mixer_id;
2274 u32 offset;
2275 bool bottom_layer_alpha_en = false;
2276 u32 dst_global_alpha = DRM_BLEND_ALPHA_OPAQUE;
2277
2278 mixer_id = vop2_find_start_mixer_id_for_vp(vop2, vp->id);
2279 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */
2280
2281 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
2282 struct vop2_win *win = to_vop2_win(plane);
2283
2284 if (plane->state->normalized_zpos == 0 &&
2285 !is_opaque(plane->state->alpha) &&
2286 !vop2_cluster_window(win)) {
2287 /*
2288 * If bottom layer have global alpha effect [except cluster layer,
2289 * because cluster have deal with bottom layer global alpha value
2290 * at cluster mix], bottom layer mix need deal with global alpha.
2291 */
2292 bottom_layer_alpha_en = true;
2293 dst_global_alpha = plane->state->alpha;
2294 }
2295 }
2296
2297 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
2298 struct vop2_win *win = to_vop2_win(plane);
2299 int zpos = plane->state->normalized_zpos;
2300
2301 /*
2302 * Need to configure alpha from second layer.
2303 */
2304 if (zpos == 0)
2305 continue;
2306
2307 if (plane->state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI)
2308 premulti_en = 1;
2309 else
2310 premulti_en = 0;
2311
2312 plane = &win->base;
2313 fb = plane->state->fb;
2314
2315 pixel_alpha_en = fb->format->has_alpha;
2316
2317 alpha_config.src_premulti_en = premulti_en;
2318
2319 if (bottom_layer_alpha_en && zpos == 1) {
2320 gpremulti_en = premulti_en;
2321 /* Cd = Cs + (1 - As) * Cd * Agd */
2322 alpha_config.dst_premulti_en = false;
2323 alpha_config.src_pixel_alpha_en = pixel_alpha_en;
2324 alpha_config.src_glb_alpha_value = plane->state->alpha;
2325 alpha_config.dst_glb_alpha_value = dst_global_alpha;
2326 } else if (vop2_cluster_window(win)) {
2327 /* Mix output data only have pixel alpha */
2328 alpha_config.dst_premulti_en = true;
2329 alpha_config.src_pixel_alpha_en = true;
2330 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
2331 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
2332 } else {
2333 /* Cd = Cs + (1 - As) * Cd */
2334 alpha_config.dst_premulti_en = true;
2335 alpha_config.src_pixel_alpha_en = pixel_alpha_en;
2336 alpha_config.src_glb_alpha_value = plane->state->alpha;
2337 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
2338 }
2339
2340 vop2_parse_alpha(&alpha_config, &alpha);
2341
2342 offset = (mixer_id + zpos - 1) * 0x10;
2343 vop2_writel(vop2, RK3568_MIX0_SRC_COLOR_CTRL + offset,
2344 alpha.src_color_ctrl.val);
2345 vop2_writel(vop2, RK3568_MIX0_DST_COLOR_CTRL + offset,
2346 alpha.dst_color_ctrl.val);
2347 vop2_writel(vop2, RK3568_MIX0_SRC_ALPHA_CTRL + offset,
2348 alpha.src_alpha_ctrl.val);
2349 vop2_writel(vop2, RK3568_MIX0_DST_ALPHA_CTRL + offset,
2350 alpha.dst_alpha_ctrl.val);
2351 }
2352
2353 if (vp->id == 0) {
2354 if (bottom_layer_alpha_en) {
2355 /* Transfer pixel alpha to hdr mix */
2356 alpha_config.src_premulti_en = gpremulti_en;
2357 alpha_config.dst_premulti_en = true;
2358 alpha_config.src_pixel_alpha_en = true;
2359 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
2360 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
2361 vop2_parse_alpha(&alpha_config, &alpha);
2362
2363 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL,
2364 alpha.src_color_ctrl.val);
2365 vop2_writel(vop2, RK3568_HDR0_DST_COLOR_CTRL,
2366 alpha.dst_color_ctrl.val);
2367 vop2_writel(vop2, RK3568_HDR0_SRC_ALPHA_CTRL,
2368 alpha.src_alpha_ctrl.val);
2369 vop2_writel(vop2, RK3568_HDR0_DST_ALPHA_CTRL,
2370 alpha.dst_alpha_ctrl.val);
2371 } else {
2372 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 0);
2373 }
2374 }
2375 }
2376
vop2_setup_layer_mixer(struct vop2_video_port * vp)2377 static void vop2_setup_layer_mixer(struct vop2_video_port *vp)
2378 {
2379 struct vop2 *vop2 = vp->vop2;
2380 struct drm_plane *plane;
2381 u32 layer_sel = 0;
2382 u32 port_sel;
2383 u8 layer_id;
2384 u8 old_layer_id;
2385 u8 layer_sel_id;
2386 unsigned int ofs;
2387 u32 ovl_ctrl;
2388 int i;
2389 struct vop2_video_port *vp0 = &vop2->vps[0];
2390 struct vop2_video_port *vp1 = &vop2->vps[1];
2391 struct vop2_video_port *vp2 = &vop2->vps[2];
2392 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state);
2393
2394 ovl_ctrl = vop2_readl(vop2, RK3568_OVL_CTRL);
2395 ovl_ctrl |= RK3568_OVL_CTRL__LAYERSEL_REGDONE_IMD;
2396 if (vcstate->yuv_overlay)
2397 ovl_ctrl |= RK3568_OVL_CTRL__YUV_MODE(vp->id);
2398 else
2399 ovl_ctrl &= ~RK3568_OVL_CTRL__YUV_MODE(vp->id);
2400
2401 vop2_writel(vop2, RK3568_OVL_CTRL, ovl_ctrl);
2402
2403 port_sel = vop2_readl(vop2, RK3568_OVL_PORT_SEL);
2404 port_sel &= RK3568_OVL_PORT_SEL__SEL_PORT;
2405
2406 if (vp0->nlayers)
2407 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX,
2408 vp0->nlayers - 1);
2409 else
2410 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 8);
2411
2412 if (vp1->nlayers)
2413 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX,
2414 (vp0->nlayers + vp1->nlayers - 1));
2415 else
2416 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8);
2417
2418 if (vp2->nlayers)
2419 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX,
2420 (vp2->nlayers + vp1->nlayers + vp0->nlayers - 1));
2421 else
2422 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX, 8);
2423
2424 layer_sel = vop2_readl(vop2, RK3568_OVL_LAYER_SEL);
2425
2426 ofs = 0;
2427 for (i = 0; i < vp->id; i++)
2428 ofs += vop2->vps[i].nlayers;
2429
2430 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
2431 struct vop2_win *win = to_vop2_win(plane);
2432 struct vop2_win *old_win;
2433
2434 layer_id = (u8)(plane->state->normalized_zpos + ofs);
2435
2436 /*
2437 * Find the layer this win bind in old state.
2438 */
2439 for (old_layer_id = 0; old_layer_id < vop2->data->win_size; old_layer_id++) {
2440 layer_sel_id = (layer_sel >> (4 * old_layer_id)) & 0xf;
2441 if (layer_sel_id == win->data->layer_sel_id)
2442 break;
2443 }
2444
2445 /*
2446 * Find the win bind to this layer in old state
2447 */
2448 for (i = 0; i < vop2->data->win_size; i++) {
2449 old_win = &vop2->win[i];
2450 layer_sel_id = (layer_sel >> (4 * layer_id)) & 0xf;
2451 if (layer_sel_id == old_win->data->layer_sel_id)
2452 break;
2453 }
2454
2455 switch (win->data->phys_id) {
2456 case ROCKCHIP_VOP2_CLUSTER0:
2457 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER0;
2458 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER0, vp->id);
2459 break;
2460 case ROCKCHIP_VOP2_CLUSTER1:
2461 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER1;
2462 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER1, vp->id);
2463 break;
2464 case ROCKCHIP_VOP2_CLUSTER2:
2465 port_sel &= ~RK3588_OVL_PORT_SEL__CLUSTER2;
2466 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__CLUSTER2, vp->id);
2467 break;
2468 case ROCKCHIP_VOP2_CLUSTER3:
2469 port_sel &= ~RK3588_OVL_PORT_SEL__CLUSTER3;
2470 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__CLUSTER3, vp->id);
2471 break;
2472 case ROCKCHIP_VOP2_ESMART0:
2473 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART0;
2474 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART0, vp->id);
2475 break;
2476 case ROCKCHIP_VOP2_ESMART1:
2477 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART1;
2478 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART1, vp->id);
2479 break;
2480 case ROCKCHIP_VOP2_ESMART2:
2481 port_sel &= ~RK3588_OVL_PORT_SEL__ESMART2;
2482 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__ESMART2, vp->id);
2483 break;
2484 case ROCKCHIP_VOP2_ESMART3:
2485 port_sel &= ~RK3588_OVL_PORT_SEL__ESMART3;
2486 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__ESMART3, vp->id);
2487 break;
2488 case ROCKCHIP_VOP2_SMART0:
2489 port_sel &= ~RK3568_OVL_PORT_SEL__SMART0;
2490 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART0, vp->id);
2491 break;
2492 case ROCKCHIP_VOP2_SMART1:
2493 port_sel &= ~RK3568_OVL_PORT_SEL__SMART1;
2494 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART1, vp->id);
2495 break;
2496 }
2497
2498 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(layer_id, 0x7);
2499 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(layer_id, win->data->layer_sel_id);
2500 /*
2501 * When we bind a window from layerM to layerN, we also need to move the old
2502 * window on layerN to layerM to avoid one window selected by two or more layers.
2503 */
2504 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(old_layer_id, 0x7);
2505 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(old_layer_id, old_win->data->layer_sel_id);
2506 }
2507
2508 vop2_writel(vop2, RK3568_OVL_LAYER_SEL, layer_sel);
2509 vop2_writel(vop2, RK3568_OVL_PORT_SEL, port_sel);
2510 }
2511
vop2_setup_dly_for_windows(struct vop2 * vop2)2512 static void vop2_setup_dly_for_windows(struct vop2 *vop2)
2513 {
2514 struct vop2_win *win;
2515 int i = 0;
2516 u32 cdly = 0, sdly = 0;
2517
2518 for (i = 0; i < vop2->data->win_size; i++) {
2519 u32 dly;
2520
2521 win = &vop2->win[i];
2522 dly = win->delay;
2523
2524 switch (win->data->phys_id) {
2525 case ROCKCHIP_VOP2_CLUSTER0:
2526 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_0, dly);
2527 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_1, dly);
2528 break;
2529 case ROCKCHIP_VOP2_CLUSTER1:
2530 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_0, dly);
2531 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_1, dly);
2532 break;
2533 case ROCKCHIP_VOP2_ESMART0:
2534 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART0, dly);
2535 break;
2536 case ROCKCHIP_VOP2_ESMART1:
2537 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART1, dly);
2538 break;
2539 case ROCKCHIP_VOP2_SMART0:
2540 case ROCKCHIP_VOP2_ESMART2:
2541 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART0, dly);
2542 break;
2543 case ROCKCHIP_VOP2_SMART1:
2544 case ROCKCHIP_VOP2_ESMART3:
2545 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART1, dly);
2546 break;
2547 }
2548 }
2549
2550 vop2_writel(vop2, RK3568_CLUSTER_DLY_NUM, cdly);
2551 vop2_writel(vop2, RK3568_SMART_DLY_NUM, sdly);
2552 }
2553
vop2_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_atomic_state * state)2554 static void vop2_crtc_atomic_begin(struct drm_crtc *crtc,
2555 struct drm_atomic_state *state)
2556 {
2557 struct vop2_video_port *vp = to_vop2_video_port(crtc);
2558 struct vop2 *vop2 = vp->vop2;
2559 struct drm_plane *plane;
2560
2561 vp->win_mask = 0;
2562
2563 drm_atomic_crtc_for_each_plane(plane, crtc) {
2564 struct vop2_win *win = to_vop2_win(plane);
2565
2566 win->delay = win->data->dly[VOP2_DLY_MODE_DEFAULT];
2567
2568 vp->win_mask |= BIT(win->data->phys_id);
2569
2570 if (vop2_cluster_window(win))
2571 vop2_setup_cluster_alpha(vop2, win);
2572 }
2573
2574 if (!vp->win_mask)
2575 return;
2576
2577 vop2_setup_layer_mixer(vp);
2578 vop2_setup_alpha(vp);
2579 vop2_setup_dly_for_windows(vop2);
2580 }
2581
vop2_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_atomic_state * state)2582 static void vop2_crtc_atomic_flush(struct drm_crtc *crtc,
2583 struct drm_atomic_state *state)
2584 {
2585 struct vop2_video_port *vp = to_vop2_video_port(crtc);
2586
2587 vop2_post_config(crtc);
2588
2589 vop2_cfg_done(vp);
2590
2591 spin_lock_irq(&crtc->dev->event_lock);
2592
2593 if (crtc->state->event) {
2594 WARN_ON(drm_crtc_vblank_get(crtc));
2595 vp->event = crtc->state->event;
2596 crtc->state->event = NULL;
2597 }
2598
2599 spin_unlock_irq(&crtc->dev->event_lock);
2600 }
2601
2602 static const struct drm_crtc_helper_funcs vop2_crtc_helper_funcs = {
2603 .mode_fixup = vop2_crtc_mode_fixup,
2604 .atomic_check = vop2_crtc_atomic_check,
2605 .atomic_begin = vop2_crtc_atomic_begin,
2606 .atomic_flush = vop2_crtc_atomic_flush,
2607 .atomic_enable = vop2_crtc_atomic_enable,
2608 .atomic_disable = vop2_crtc_atomic_disable,
2609 };
2610
vop2_crtc_duplicate_state(struct drm_crtc * crtc)2611 static struct drm_crtc_state *vop2_crtc_duplicate_state(struct drm_crtc *crtc)
2612 {
2613 struct rockchip_crtc_state *vcstate;
2614
2615 if (WARN_ON(!crtc->state))
2616 return NULL;
2617
2618 vcstate = kmemdup(to_rockchip_crtc_state(crtc->state),
2619 sizeof(*vcstate), GFP_KERNEL);
2620 if (!vcstate)
2621 return NULL;
2622
2623 __drm_atomic_helper_crtc_duplicate_state(crtc, &vcstate->base);
2624
2625 return &vcstate->base;
2626 }
2627
vop2_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)2628 static void vop2_crtc_destroy_state(struct drm_crtc *crtc,
2629 struct drm_crtc_state *state)
2630 {
2631 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(state);
2632
2633 __drm_atomic_helper_crtc_destroy_state(&vcstate->base);
2634 kfree(vcstate);
2635 }
2636
vop2_crtc_reset(struct drm_crtc * crtc)2637 static void vop2_crtc_reset(struct drm_crtc *crtc)
2638 {
2639 struct rockchip_crtc_state *vcstate =
2640 kzalloc(sizeof(*vcstate), GFP_KERNEL);
2641
2642 if (crtc->state)
2643 vop2_crtc_destroy_state(crtc, crtc->state);
2644
2645 if (vcstate)
2646 __drm_atomic_helper_crtc_reset(crtc, &vcstate->base);
2647 else
2648 __drm_atomic_helper_crtc_reset(crtc, NULL);
2649 }
2650
2651 static const struct drm_crtc_funcs vop2_crtc_funcs = {
2652 .set_config = drm_atomic_helper_set_config,
2653 .page_flip = drm_atomic_helper_page_flip,
2654 .destroy = drm_crtc_cleanup,
2655 .reset = vop2_crtc_reset,
2656 .atomic_duplicate_state = vop2_crtc_duplicate_state,
2657 .atomic_destroy_state = vop2_crtc_destroy_state,
2658 .enable_vblank = vop2_crtc_enable_vblank,
2659 .disable_vblank = vop2_crtc_disable_vblank,
2660 };
2661
vop2_isr(int irq,void * data)2662 static irqreturn_t vop2_isr(int irq, void *data)
2663 {
2664 struct vop2 *vop2 = data;
2665 const struct vop2_data *vop2_data = vop2->data;
2666 u32 axi_irqs[VOP2_SYS_AXI_BUS_NUM];
2667 int ret = IRQ_NONE;
2668 int i;
2669
2670 /*
2671 * The irq is shared with the iommu. If the runtime-pm state of the
2672 * vop2-device is disabled the irq has to be targeted at the iommu.
2673 */
2674 if (!pm_runtime_get_if_in_use(vop2->dev))
2675 return IRQ_NONE;
2676
2677 for (i = 0; i < vop2_data->nr_vps; i++) {
2678 struct vop2_video_port *vp = &vop2->vps[i];
2679 struct drm_crtc *crtc = &vp->crtc;
2680 u32 irqs;
2681
2682 irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id));
2683 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs);
2684
2685 if (irqs & VP_INT_DSP_HOLD_VALID) {
2686 complete(&vp->dsp_hold_completion);
2687 ret = IRQ_HANDLED;
2688 }
2689
2690 if (irqs & VP_INT_FS_FIELD) {
2691 drm_crtc_handle_vblank(crtc);
2692 spin_lock(&crtc->dev->event_lock);
2693 if (vp->event) {
2694 u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE);
2695
2696 if (!(val & BIT(vp->id))) {
2697 drm_crtc_send_vblank_event(crtc, vp->event);
2698 vp->event = NULL;
2699 drm_crtc_vblank_put(crtc);
2700 }
2701 }
2702 spin_unlock(&crtc->dev->event_lock);
2703
2704 ret = IRQ_HANDLED;
2705 }
2706
2707 if (irqs & VP_INT_POST_BUF_EMPTY) {
2708 drm_err_ratelimited(vop2->drm,
2709 "POST_BUF_EMPTY irq err at vp%d\n",
2710 vp->id);
2711 ret = IRQ_HANDLED;
2712 }
2713 }
2714
2715 axi_irqs[0] = vop2_readl(vop2, RK3568_SYS0_INT_STATUS);
2716 vop2_writel(vop2, RK3568_SYS0_INT_CLR, axi_irqs[0] << 16 | axi_irqs[0]);
2717 axi_irqs[1] = vop2_readl(vop2, RK3568_SYS1_INT_STATUS);
2718 vop2_writel(vop2, RK3568_SYS1_INT_CLR, axi_irqs[1] << 16 | axi_irqs[1]);
2719
2720 for (i = 0; i < ARRAY_SIZE(axi_irqs); i++) {
2721 if (axi_irqs[i] & VOP2_INT_BUS_ERRPR) {
2722 drm_err_ratelimited(vop2->drm, "BUS_ERROR irq err\n");
2723 ret = IRQ_HANDLED;
2724 }
2725 }
2726
2727 pm_runtime_put(vop2->dev);
2728
2729 return ret;
2730 }
2731
vop2_plane_init(struct vop2 * vop2,struct vop2_win * win,unsigned long possible_crtcs)2732 static int vop2_plane_init(struct vop2 *vop2, struct vop2_win *win,
2733 unsigned long possible_crtcs)
2734 {
2735 const struct vop2_win_data *win_data = win->data;
2736 unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
2737 BIT(DRM_MODE_BLEND_PREMULTI) |
2738 BIT(DRM_MODE_BLEND_COVERAGE);
2739 int ret;
2740
2741 ret = drm_universal_plane_init(vop2->drm, &win->base, possible_crtcs,
2742 &vop2_plane_funcs, win_data->formats,
2743 win_data->nformats,
2744 win_data->format_modifiers,
2745 win->type, win_data->name);
2746 if (ret) {
2747 drm_err(vop2->drm, "failed to initialize plane %d\n", ret);
2748 return ret;
2749 }
2750
2751 drm_plane_helper_add(&win->base, &vop2_plane_helper_funcs);
2752
2753 if (win->data->supported_rotations)
2754 drm_plane_create_rotation_property(&win->base, DRM_MODE_ROTATE_0,
2755 DRM_MODE_ROTATE_0 |
2756 win->data->supported_rotations);
2757 drm_plane_create_alpha_property(&win->base);
2758 drm_plane_create_blend_mode_property(&win->base, blend_caps);
2759 drm_plane_create_zpos_property(&win->base, win->win_id, 0,
2760 vop2->registered_num_wins - 1);
2761
2762 return 0;
2763 }
2764
find_vp_without_primary(struct vop2 * vop2)2765 static struct vop2_video_port *find_vp_without_primary(struct vop2 *vop2)
2766 {
2767 int i;
2768
2769 for (i = 0; i < vop2->data->nr_vps; i++) {
2770 struct vop2_video_port *vp = &vop2->vps[i];
2771
2772 if (!vp->crtc.port)
2773 continue;
2774 if (vp->primary_plane)
2775 continue;
2776
2777 return vp;
2778 }
2779
2780 return NULL;
2781 }
2782
vop2_create_crtcs(struct vop2 * vop2)2783 static int vop2_create_crtcs(struct vop2 *vop2)
2784 {
2785 const struct vop2_data *vop2_data = vop2->data;
2786 struct drm_device *drm = vop2->drm;
2787 struct device *dev = vop2->dev;
2788 struct drm_plane *plane;
2789 struct device_node *port;
2790 struct vop2_video_port *vp;
2791 int i, nvp, nvps = 0;
2792 int ret;
2793
2794 for (i = 0; i < vop2_data->nr_vps; i++) {
2795 const struct vop2_video_port_data *vp_data;
2796 struct device_node *np;
2797 char dclk_name[9];
2798
2799 vp_data = &vop2_data->vp[i];
2800 vp = &vop2->vps[i];
2801 vp->vop2 = vop2;
2802 vp->id = vp_data->id;
2803 vp->data = vp_data;
2804
2805 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", vp->id);
2806 vp->dclk = devm_clk_get(vop2->dev, dclk_name);
2807 if (IS_ERR(vp->dclk)) {
2808 drm_err(vop2->drm, "failed to get %s\n", dclk_name);
2809 return PTR_ERR(vp->dclk);
2810 }
2811
2812 np = of_graph_get_remote_node(dev->of_node, i, -1);
2813 if (!np) {
2814 drm_dbg(vop2->drm, "%s: No remote for vp%d\n", __func__, i);
2815 continue;
2816 }
2817 of_node_put(np);
2818
2819 port = of_graph_get_port_by_id(dev->of_node, i);
2820 if (!port) {
2821 drm_err(vop2->drm, "no port node found for video_port%d\n", i);
2822 return -ENOENT;
2823 }
2824
2825 vp->crtc.port = port;
2826 nvps++;
2827 }
2828
2829 nvp = 0;
2830 for (i = 0; i < vop2->registered_num_wins; i++) {
2831 struct vop2_win *win = &vop2->win[i];
2832 u32 possible_crtcs = 0;
2833
2834 if (vop2->data->soc_id == 3566) {
2835 /*
2836 * On RK3566 these windows don't have an independent
2837 * framebuffer. They share the framebuffer with smart0,
2838 * esmart0 and cluster0 respectively.
2839 */
2840 switch (win->data->phys_id) {
2841 case ROCKCHIP_VOP2_SMART1:
2842 case ROCKCHIP_VOP2_ESMART1:
2843 case ROCKCHIP_VOP2_CLUSTER1:
2844 continue;
2845 }
2846 }
2847
2848 if (win->type == DRM_PLANE_TYPE_PRIMARY) {
2849 vp = find_vp_without_primary(vop2);
2850 if (vp) {
2851 possible_crtcs = BIT(nvp);
2852 vp->primary_plane = win;
2853 nvp++;
2854 } else {
2855 /* change the unused primary window to overlay window */
2856 win->type = DRM_PLANE_TYPE_OVERLAY;
2857 }
2858 }
2859
2860 if (win->type == DRM_PLANE_TYPE_OVERLAY)
2861 possible_crtcs = (1 << nvps) - 1;
2862
2863 ret = vop2_plane_init(vop2, win, possible_crtcs);
2864 if (ret) {
2865 drm_err(vop2->drm, "failed to init plane %s: %d\n",
2866 win->data->name, ret);
2867 return ret;
2868 }
2869 }
2870
2871 for (i = 0; i < vop2_data->nr_vps; i++) {
2872 vp = &vop2->vps[i];
2873
2874 if (!vp->crtc.port)
2875 continue;
2876
2877 plane = &vp->primary_plane->base;
2878
2879 ret = drm_crtc_init_with_planes(drm, &vp->crtc, plane, NULL,
2880 &vop2_crtc_funcs,
2881 "video_port%d", vp->id);
2882 if (ret) {
2883 drm_err(vop2->drm, "crtc init for video_port%d failed\n", i);
2884 return ret;
2885 }
2886
2887 drm_crtc_helper_add(&vp->crtc, &vop2_crtc_helper_funcs);
2888
2889 init_completion(&vp->dsp_hold_completion);
2890 }
2891
2892 /*
2893 * On the VOP2 it's very hard to change the number of layers on a VP
2894 * during runtime, so we distribute the layers equally over the used
2895 * VPs
2896 */
2897 for (i = 0; i < vop2->data->nr_vps; i++) {
2898 struct vop2_video_port *vp = &vop2->vps[i];
2899
2900 if (vp->crtc.port)
2901 vp->nlayers = vop2_data->win_size / nvps;
2902 }
2903
2904 return 0;
2905 }
2906
vop2_destroy_crtcs(struct vop2 * vop2)2907 static void vop2_destroy_crtcs(struct vop2 *vop2)
2908 {
2909 struct drm_device *drm = vop2->drm;
2910 struct list_head *crtc_list = &drm->mode_config.crtc_list;
2911 struct list_head *plane_list = &drm->mode_config.plane_list;
2912 struct drm_crtc *crtc, *tmpc;
2913 struct drm_plane *plane, *tmpp;
2914
2915 list_for_each_entry_safe(plane, tmpp, plane_list, head)
2916 drm_plane_cleanup(plane);
2917
2918 /*
2919 * Destroy CRTC after vop2_plane_destroy() since vop2_disable_plane()
2920 * references the CRTC.
2921 */
2922 list_for_each_entry_safe(crtc, tmpc, crtc_list, head) {
2923 of_node_put(crtc->port);
2924 drm_crtc_cleanup(crtc);
2925 }
2926 }
2927
vop2_find_rgb_encoder(struct vop2 * vop2)2928 static int vop2_find_rgb_encoder(struct vop2 *vop2)
2929 {
2930 struct device_node *node = vop2->dev->of_node;
2931 struct device_node *endpoint;
2932 int i;
2933
2934 for (i = 0; i < vop2->data->nr_vps; i++) {
2935 endpoint = of_graph_get_endpoint_by_regs(node, i,
2936 ROCKCHIP_VOP2_EP_RGB0);
2937 if (!endpoint)
2938 continue;
2939
2940 of_node_put(endpoint);
2941 return i;
2942 }
2943
2944 return -ENOENT;
2945 }
2946
2947 static struct reg_field vop2_cluster_regs[VOP2_WIN_MAX_REG] = {
2948 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 0, 0),
2949 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 1, 5),
2950 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 14, 14),
2951 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 18, 18),
2952 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_ACT_INFO, 0, 31),
2953 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_INFO, 0, 31),
2954 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_ST, 0, 31),
2955 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_CLUSTER_WIN_YRGB_MST, 0, 31),
2956 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_CLUSTER_WIN_CBR_MST, 0, 31),
2957 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 19, 19),
2958 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 0, 15),
2959 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 16, 31),
2960 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 8, 8),
2961 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 9, 9),
2962 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 10, 11),
2963 [VOP2_WIN_AXI_YRGB_R_ID] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL2, 0, 3),
2964 [VOP2_WIN_AXI_UV_R_ID] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL2, 5, 8),
2965 /* RK3588 only, reserved bit on rk3568*/
2966 [VOP2_WIN_AXI_BUS_ID] = REG_FIELD(RK3568_CLUSTER_CTRL, 13, 13),
2967
2968 /* Scale */
2969 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 0, 15),
2970 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 16, 31),
2971 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 14, 15),
2972 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 12, 13),
2973 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 2, 3),
2974 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 28, 28),
2975 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 29, 29),
2976
2977 /* cluster regs */
2978 [VOP2_WIN_AFBC_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 1, 1),
2979 [VOP2_WIN_CLUSTER_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 0, 0),
2980 [VOP2_WIN_CLUSTER_LB_MODE] = REG_FIELD(RK3568_CLUSTER_CTRL, 4, 7),
2981
2982 /* afbc regs */
2983 [VOP2_WIN_AFBC_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 2, 6),
2984 [VOP2_WIN_AFBC_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 9, 9),
2985 [VOP2_WIN_AFBC_UV_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 10, 10),
2986 [VOP2_WIN_AFBC_AUTO_GATING_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_OUTPUT_CTRL, 4, 4),
2987 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 7, 7),
2988 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 8, 8),
2989 [VOP2_WIN_AFBC_HDR_PTR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_HDR_PTR, 0, 31),
2990 [VOP2_WIN_AFBC_PIC_SIZE] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_SIZE, 0, 31),
2991 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 0, 15),
2992 [VOP2_WIN_AFBC_TILE_NUM] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 16, 31),
2993 [VOP2_WIN_AFBC_PIC_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_OFFSET, 0, 31),
2994 [VOP2_WIN_AFBC_DSP_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_DSP_OFFSET, 0, 31),
2995 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_TRANSFORM_OFFSET, 0, 31),
2996 [VOP2_WIN_AFBC_ROTATE_90] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 0, 0),
2997 [VOP2_WIN_AFBC_ROTATE_270] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 1, 1),
2998 [VOP2_WIN_XMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 2, 2),
2999 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 3, 3),
3000 [VOP2_WIN_UV_SWAP] = { .reg = 0xffffffff },
3001 [VOP2_WIN_COLOR_KEY] = { .reg = 0xffffffff },
3002 [VOP2_WIN_COLOR_KEY_EN] = { .reg = 0xffffffff },
3003 [VOP2_WIN_SCALE_CBCR_X] = { .reg = 0xffffffff },
3004 [VOP2_WIN_SCALE_CBCR_Y] = { .reg = 0xffffffff },
3005 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = { .reg = 0xffffffff },
3006 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = { .reg = 0xffffffff },
3007 [VOP2_WIN_CBCR_VER_SCL_MODE] = { .reg = 0xffffffff },
3008 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = { .reg = 0xffffffff },
3009 [VOP2_WIN_CBCR_HOR_SCL_MODE] = { .reg = 0xffffffff },
3010 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = { .reg = 0xffffffff },
3011 [VOP2_WIN_VSD_CBCR_GT2] = { .reg = 0xffffffff },
3012 [VOP2_WIN_VSD_CBCR_GT4] = { .reg = 0xffffffff },
3013 };
3014
vop2_cluster_init(struct vop2_win * win)3015 static int vop2_cluster_init(struct vop2_win *win)
3016 {
3017 struct vop2 *vop2 = win->vop2;
3018 struct reg_field *cluster_regs;
3019 int ret, i;
3020
3021 cluster_regs = kmemdup(vop2_cluster_regs, sizeof(vop2_cluster_regs),
3022 GFP_KERNEL);
3023 if (!cluster_regs)
3024 return -ENOMEM;
3025
3026 for (i = 0; i < ARRAY_SIZE(vop2_cluster_regs); i++)
3027 if (cluster_regs[i].reg != 0xffffffff)
3028 cluster_regs[i].reg += win->offset;
3029
3030 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg,
3031 cluster_regs,
3032 ARRAY_SIZE(vop2_cluster_regs));
3033
3034 kfree(cluster_regs);
3035
3036 return ret;
3037 };
3038
3039 static struct reg_field vop2_esmart_regs[VOP2_WIN_MAX_REG] = {
3040 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 0, 0),
3041 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 1, 5),
3042 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 12, 12),
3043 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 14, 14),
3044 [VOP2_WIN_UV_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 16, 16),
3045 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_SMART_REGION0_ACT_INFO, 0, 31),
3046 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_SMART_REGION0_DSP_INFO, 0, 31),
3047 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_SMART_REGION0_DSP_ST, 0, 28),
3048 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_SMART_REGION0_YRGB_MST, 0, 31),
3049 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_SMART_REGION0_CBR_MST, 0, 31),
3050 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 17, 17),
3051 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 0, 15),
3052 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 16, 31),
3053 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_SMART_CTRL0, 0, 0),
3054 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_SMART_CTRL0, 1, 1),
3055 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_SMART_CTRL0, 2, 3),
3056 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_SMART_CTRL1, 31, 31),
3057 [VOP2_WIN_COLOR_KEY] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 0, 29),
3058 [VOP2_WIN_COLOR_KEY_EN] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 31, 31),
3059 [VOP2_WIN_AXI_YRGB_R_ID] = REG_FIELD(RK3568_SMART_CTRL1, 4, 8),
3060 [VOP2_WIN_AXI_UV_R_ID] = REG_FIELD(RK3568_SMART_CTRL1, 12, 16),
3061 /* RK3588 only, reserved register on rk3568 */
3062 [VOP2_WIN_AXI_BUS_ID] = REG_FIELD(RK3588_SMART_AXI_CTRL, 1, 1),
3063
3064 /* Scale */
3065 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 0, 15),
3066 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 16, 31),
3067 [VOP2_WIN_SCALE_CBCR_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 0, 15),
3068 [VOP2_WIN_SCALE_CBCR_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 16, 31),
3069 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 0, 1),
3070 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 2, 3),
3071 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 4, 5),
3072 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 6, 7),
3073 [VOP2_WIN_CBCR_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 8, 9),
3074 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 10, 11),
3075 [VOP2_WIN_CBCR_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 12, 13),
3076 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 14, 15),
3077 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 16, 17),
3078 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 8, 8),
3079 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 9, 9),
3080 [VOP2_WIN_VSD_CBCR_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 10, 10),
3081 [VOP2_WIN_VSD_CBCR_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 11, 11),
3082 [VOP2_WIN_XMIRROR] = { .reg = 0xffffffff },
3083 [VOP2_WIN_CLUSTER_ENABLE] = { .reg = 0xffffffff },
3084 [VOP2_WIN_AFBC_ENABLE] = { .reg = 0xffffffff },
3085 [VOP2_WIN_CLUSTER_LB_MODE] = { .reg = 0xffffffff },
3086 [VOP2_WIN_AFBC_FORMAT] = { .reg = 0xffffffff },
3087 [VOP2_WIN_AFBC_RB_SWAP] = { .reg = 0xffffffff },
3088 [VOP2_WIN_AFBC_UV_SWAP] = { .reg = 0xffffffff },
3089 [VOP2_WIN_AFBC_AUTO_GATING_EN] = { .reg = 0xffffffff },
3090 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = { .reg = 0xffffffff },
3091 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = { .reg = 0xffffffff },
3092 [VOP2_WIN_AFBC_TILE_NUM] = { .reg = 0xffffffff },
3093 [VOP2_WIN_AFBC_PIC_OFFSET] = { .reg = 0xffffffff },
3094 [VOP2_WIN_AFBC_PIC_SIZE] = { .reg = 0xffffffff },
3095 [VOP2_WIN_AFBC_DSP_OFFSET] = { .reg = 0xffffffff },
3096 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = { .reg = 0xffffffff },
3097 [VOP2_WIN_AFBC_HDR_PTR] = { .reg = 0xffffffff },
3098 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = { .reg = 0xffffffff },
3099 [VOP2_WIN_AFBC_ROTATE_270] = { .reg = 0xffffffff },
3100 [VOP2_WIN_AFBC_ROTATE_90] = { .reg = 0xffffffff },
3101 };
3102
vop2_esmart_init(struct vop2_win * win)3103 static int vop2_esmart_init(struct vop2_win *win)
3104 {
3105 struct vop2 *vop2 = win->vop2;
3106 struct reg_field *esmart_regs;
3107 int ret, i;
3108
3109 esmart_regs = kmemdup(vop2_esmart_regs, sizeof(vop2_esmart_regs),
3110 GFP_KERNEL);
3111 if (!esmart_regs)
3112 return -ENOMEM;
3113
3114 for (i = 0; i < ARRAY_SIZE(vop2_esmart_regs); i++)
3115 if (esmart_regs[i].reg != 0xffffffff)
3116 esmart_regs[i].reg += win->offset;
3117
3118 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg,
3119 esmart_regs,
3120 ARRAY_SIZE(vop2_esmart_regs));
3121
3122 kfree(esmart_regs);
3123
3124 return ret;
3125 };
3126
vop2_win_init(struct vop2 * vop2)3127 static int vop2_win_init(struct vop2 *vop2)
3128 {
3129 const struct vop2_data *vop2_data = vop2->data;
3130 struct vop2_win *win;
3131 int i, ret;
3132
3133 for (i = 0; i < vop2_data->win_size; i++) {
3134 const struct vop2_win_data *win_data = &vop2_data->win[i];
3135
3136 win = &vop2->win[i];
3137 win->data = win_data;
3138 win->type = win_data->type;
3139 win->offset = win_data->base;
3140 win->win_id = i;
3141 win->vop2 = vop2;
3142 if (vop2_cluster_window(win))
3143 ret = vop2_cluster_init(win);
3144 else
3145 ret = vop2_esmart_init(win);
3146 if (ret)
3147 return ret;
3148 }
3149
3150 vop2->registered_num_wins = vop2_data->win_size;
3151
3152 return 0;
3153 }
3154
3155 /*
3156 * The window registers are only updated when config done is written.
3157 * Until that they read back the old value. As we read-modify-write
3158 * these registers mark them as non-volatile. This makes sure we read
3159 * the new values from the regmap register cache.
3160 */
3161 static const struct regmap_range vop2_nonvolatile_range[] = {
3162 regmap_reg_range(0x1000, 0x23ff),
3163 };
3164
3165 static const struct regmap_access_table vop2_volatile_table = {
3166 .no_ranges = vop2_nonvolatile_range,
3167 .n_no_ranges = ARRAY_SIZE(vop2_nonvolatile_range),
3168 };
3169
3170 static const struct regmap_config vop2_regmap_config = {
3171 .reg_bits = 32,
3172 .val_bits = 32,
3173 .reg_stride = 4,
3174 .max_register = 0x3000,
3175 .name = "vop2",
3176 .volatile_table = &vop2_volatile_table,
3177 .cache_type = REGCACHE_MAPLE,
3178 };
3179
vop2_bind(struct device * dev,struct device * master,void * data)3180 static int vop2_bind(struct device *dev, struct device *master, void *data)
3181 {
3182 struct platform_device *pdev = to_platform_device(dev);
3183 const struct vop2_data *vop2_data;
3184 struct drm_device *drm = data;
3185 struct vop2 *vop2;
3186 struct resource *res;
3187 size_t alloc_size;
3188 int ret;
3189
3190 vop2_data = of_device_get_match_data(dev);
3191 if (!vop2_data)
3192 return -ENODEV;
3193
3194 /* Allocate vop2 struct and its vop2_win array */
3195 alloc_size = struct_size(vop2, win, vop2_data->win_size);
3196 vop2 = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
3197 if (!vop2)
3198 return -ENOMEM;
3199
3200 vop2->dev = dev;
3201 vop2->data = vop2_data;
3202 vop2->drm = drm;
3203
3204 dev_set_drvdata(dev, vop2);
3205
3206 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vop");
3207 if (!res) {
3208 drm_err(vop2->drm, "failed to get vop2 register byname\n");
3209 return -EINVAL;
3210 }
3211
3212 vop2->regs = devm_ioremap_resource(dev, res);
3213 if (IS_ERR(vop2->regs))
3214 return PTR_ERR(vop2->regs);
3215 vop2->len = resource_size(res);
3216
3217 vop2->map = devm_regmap_init_mmio(dev, vop2->regs, &vop2_regmap_config);
3218 if (IS_ERR(vop2->map))
3219 return PTR_ERR(vop2->map);
3220
3221 ret = vop2_win_init(vop2);
3222 if (ret)
3223 return ret;
3224
3225 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma-lut");
3226 if (res) {
3227 vop2->lut_regs = devm_ioremap_resource(dev, res);
3228 if (IS_ERR(vop2->lut_regs))
3229 return PTR_ERR(vop2->lut_regs);
3230 }
3231 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_GRF) {
3232 vop2->sys_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf");
3233 if (IS_ERR(vop2->sys_grf))
3234 return dev_err_probe(dev, PTR_ERR(vop2->sys_grf), "cannot get sys_grf");
3235 }
3236
3237 if (vop2_data->feature & VOP2_FEATURE_HAS_VOP_GRF) {
3238 vop2->vop_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vop-grf");
3239 if (IS_ERR(vop2->vop_grf))
3240 return dev_err_probe(dev, PTR_ERR(vop2->vop_grf), "cannot get vop_grf");
3241 }
3242
3243 if (vop2_data->feature & VOP2_FEATURE_HAS_VO1_GRF) {
3244 vop2->vo1_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vo1-grf");
3245 if (IS_ERR(vop2->vo1_grf))
3246 return dev_err_probe(dev, PTR_ERR(vop2->vo1_grf), "cannot get vo1_grf");
3247 }
3248
3249 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_PMU) {
3250 vop2->sys_pmu = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,pmu");
3251 if (IS_ERR(vop2->sys_pmu))
3252 return dev_err_probe(dev, PTR_ERR(vop2->sys_pmu), "cannot get sys_pmu");
3253 }
3254
3255 vop2->hclk = devm_clk_get(vop2->dev, "hclk");
3256 if (IS_ERR(vop2->hclk)) {
3257 drm_err(vop2->drm, "failed to get hclk source\n");
3258 return PTR_ERR(vop2->hclk);
3259 }
3260
3261 vop2->aclk = devm_clk_get(vop2->dev, "aclk");
3262 if (IS_ERR(vop2->aclk)) {
3263 drm_err(vop2->drm, "failed to get aclk source\n");
3264 return PTR_ERR(vop2->aclk);
3265 }
3266
3267 vop2->pclk = devm_clk_get_optional(vop2->dev, "pclk_vop");
3268 if (IS_ERR(vop2->pclk)) {
3269 drm_err(vop2->drm, "failed to get pclk source\n");
3270 return PTR_ERR(vop2->pclk);
3271 }
3272
3273 vop2->pll_hdmiphy0 = devm_clk_get_optional(vop2->dev, "pll_hdmiphy0");
3274 if (IS_ERR(vop2->pll_hdmiphy0)) {
3275 drm_err(vop2->drm, "failed to get pll_hdmiphy0\n");
3276 return PTR_ERR(vop2->pll_hdmiphy0);
3277 }
3278
3279 vop2->irq = platform_get_irq(pdev, 0);
3280 if (vop2->irq < 0) {
3281 drm_err(vop2->drm, "cannot find irq for vop2\n");
3282 return vop2->irq;
3283 }
3284
3285 mutex_init(&vop2->vop2_lock);
3286
3287 ret = devm_request_irq(dev, vop2->irq, vop2_isr, IRQF_SHARED, dev_name(dev), vop2);
3288 if (ret)
3289 return ret;
3290
3291 ret = vop2_create_crtcs(vop2);
3292 if (ret)
3293 return ret;
3294
3295 ret = vop2_find_rgb_encoder(vop2);
3296 if (ret >= 0) {
3297 vop2->rgb = rockchip_rgb_init(dev, &vop2->vps[ret].crtc,
3298 vop2->drm, ret);
3299 if (IS_ERR(vop2->rgb)) {
3300 if (PTR_ERR(vop2->rgb) == -EPROBE_DEFER) {
3301 ret = PTR_ERR(vop2->rgb);
3302 goto err_crtcs;
3303 }
3304 vop2->rgb = NULL;
3305 }
3306 }
3307
3308 rockchip_drm_dma_init_device(vop2->drm, vop2->dev);
3309
3310 pm_runtime_enable(&pdev->dev);
3311
3312 return 0;
3313
3314 err_crtcs:
3315 vop2_destroy_crtcs(vop2);
3316
3317 return ret;
3318 }
3319
vop2_unbind(struct device * dev,struct device * master,void * data)3320 static void vop2_unbind(struct device *dev, struct device *master, void *data)
3321 {
3322 struct vop2 *vop2 = dev_get_drvdata(dev);
3323
3324 pm_runtime_disable(dev);
3325
3326 if (vop2->rgb)
3327 rockchip_rgb_fini(vop2->rgb);
3328
3329 vop2_destroy_crtcs(vop2);
3330 }
3331
3332 const struct component_ops vop2_component_ops = {
3333 .bind = vop2_bind,
3334 .unbind = vop2_unbind,
3335 };
3336 EXPORT_SYMBOL_GPL(vop2_component_ops);
3337