1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Copyright (C) 2012 Avionic Design GmbH
4 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
5 */
6
7 #include <linux/clk.h>
8 #include <linux/debugfs.h>
9 #include <linux/delay.h>
10 #include <linux/dma-mapping.h>
11 #include <linux/iommu.h>
12 #include <linux/interconnect.h>
13 #include <linux/module.h>
14 #include <linux/of.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm_domain.h>
17 #include <linux/pm_opp.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/reset.h>
20
21 #include <soc/tegra/common.h>
22 #include <soc/tegra/pmc.h>
23
24 #include <drm/drm_atomic.h>
25 #include <drm/drm_atomic_helper.h>
26 #include <drm/drm_blend.h>
27 #include <drm/drm_debugfs.h>
28 #include <drm/drm_fourcc.h>
29 #include <drm/drm_framebuffer.h>
30 #include <drm/drm_vblank.h>
31
32 #include "dc.h"
33 #include "drm.h"
34 #include "gem.h"
35 #include "hub.h"
36 #include "plane.h"
37
38 static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
39 struct drm_crtc_state *state);
40
tegra_dc_stats_reset(struct tegra_dc_stats * stats)41 static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
42 {
43 stats->frames = 0;
44 stats->vblank = 0;
45 stats->underflow = 0;
46 stats->overflow = 0;
47 }
48
49 /* Reads the active copy of a register. */
tegra_dc_readl_active(struct tegra_dc * dc,unsigned long offset)50 static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
51 {
52 u32 value;
53
54 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
55 value = tegra_dc_readl(dc, offset);
56 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
57
58 return value;
59 }
60
tegra_plane_offset(struct tegra_plane * plane,unsigned int offset)61 static inline unsigned int tegra_plane_offset(struct tegra_plane *plane,
62 unsigned int offset)
63 {
64 if (offset >= 0x500 && offset <= 0x638) {
65 offset = 0x000 + (offset - 0x500);
66 return plane->offset + offset;
67 }
68
69 if (offset >= 0x700 && offset <= 0x719) {
70 offset = 0x180 + (offset - 0x700);
71 return plane->offset + offset;
72 }
73
74 if (offset >= 0x800 && offset <= 0x839) {
75 offset = 0x1c0 + (offset - 0x800);
76 return plane->offset + offset;
77 }
78
79 dev_WARN(plane->dc->dev, "invalid offset: %x\n", offset);
80
81 return plane->offset + offset;
82 }
83
tegra_plane_readl(struct tegra_plane * plane,unsigned int offset)84 static inline u32 tegra_plane_readl(struct tegra_plane *plane,
85 unsigned int offset)
86 {
87 return tegra_dc_readl(plane->dc, tegra_plane_offset(plane, offset));
88 }
89
tegra_plane_writel(struct tegra_plane * plane,u32 value,unsigned int offset)90 static inline void tegra_plane_writel(struct tegra_plane *plane, u32 value,
91 unsigned int offset)
92 {
93 tegra_dc_writel(plane->dc, value, tegra_plane_offset(plane, offset));
94 }
95
tegra_dc_has_output(struct tegra_dc * dc,struct device * dev)96 bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev)
97 {
98 struct device_node *np = dc->dev->of_node;
99 struct of_phandle_iterator it;
100 int err;
101
102 of_for_each_phandle(&it, err, np, "nvidia,outputs", NULL, 0)
103 if (it.node == dev->of_node)
104 return true;
105
106 return false;
107 }
108
109 /*
110 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
111 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
112 * Latching happens mmediately if the display controller is in STOP mode or
113 * on the next frame boundary otherwise.
114 *
115 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
116 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
117 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
118 * into the ACTIVE copy, either immediately if the display controller is in
119 * STOP mode, or at the next frame boundary otherwise.
120 */
tegra_dc_commit(struct tegra_dc * dc)121 void tegra_dc_commit(struct tegra_dc *dc)
122 {
123 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
124 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
125 }
126
compute_dda_inc(unsigned int in,unsigned int out,bool v,unsigned int bpp)127 static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
128 unsigned int bpp)
129 {
130 fixed20_12 outf = dfixed_init(out);
131 fixed20_12 inf = dfixed_init(in);
132 u32 dda_inc;
133 int max;
134
135 if (v)
136 max = 15;
137 else {
138 switch (bpp) {
139 case 2:
140 max = 8;
141 break;
142
143 default:
144 WARN_ON_ONCE(1);
145 fallthrough;
146 case 4:
147 max = 4;
148 break;
149 }
150 }
151
152 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
153 inf.full -= dfixed_const(1);
154
155 dda_inc = dfixed_div(inf, outf);
156 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
157
158 return dda_inc;
159 }
160
compute_initial_dda(unsigned int in)161 static inline u32 compute_initial_dda(unsigned int in)
162 {
163 fixed20_12 inf = dfixed_init(in);
164 return dfixed_frac(inf);
165 }
166
tegra_plane_setup_blending_legacy(struct tegra_plane * plane)167 static void tegra_plane_setup_blending_legacy(struct tegra_plane *plane)
168 {
169 u32 background[3] = {
170 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
171 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
172 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
173 };
174 u32 foreground = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255) |
175 BLEND_COLOR_KEY_NONE;
176 u32 blendnokey = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255);
177 struct tegra_plane_state *state;
178 u32 blending[2];
179 unsigned int i;
180
181 /* disable blending for non-overlapping case */
182 tegra_plane_writel(plane, blendnokey, DC_WIN_BLEND_NOKEY);
183 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_1WIN);
184
185 state = to_tegra_plane_state(plane->base.state);
186
187 if (state->opaque) {
188 /*
189 * Since custom fix-weight blending isn't utilized and weight
190 * of top window is set to max, we can enforce dependent
191 * blending which in this case results in transparent bottom
192 * window if top window is opaque and if top window enables
193 * alpha blending, then bottom window is getting alpha value
194 * of 1 minus the sum of alpha components of the overlapping
195 * plane.
196 */
197 background[0] |= BLEND_CONTROL_DEPENDENT;
198 background[1] |= BLEND_CONTROL_DEPENDENT;
199
200 /*
201 * The region where three windows overlap is the intersection
202 * of the two regions where two windows overlap. It contributes
203 * to the area if all of the windows on top of it have an alpha
204 * component.
205 */
206 switch (state->base.normalized_zpos) {
207 case 0:
208 if (state->blending[0].alpha &&
209 state->blending[1].alpha)
210 background[2] |= BLEND_CONTROL_DEPENDENT;
211 break;
212
213 case 1:
214 background[2] |= BLEND_CONTROL_DEPENDENT;
215 break;
216 }
217 } else {
218 /*
219 * Enable alpha blending if pixel format has an alpha
220 * component.
221 */
222 foreground |= BLEND_CONTROL_ALPHA;
223
224 /*
225 * If any of the windows on top of this window is opaque, it
226 * will completely conceal this window within that area. If
227 * top window has an alpha component, it is blended over the
228 * bottom window.
229 */
230 for (i = 0; i < 2; i++) {
231 if (state->blending[i].alpha &&
232 state->blending[i].top)
233 background[i] |= BLEND_CONTROL_DEPENDENT;
234 }
235
236 switch (state->base.normalized_zpos) {
237 case 0:
238 if (state->blending[0].alpha &&
239 state->blending[1].alpha)
240 background[2] |= BLEND_CONTROL_DEPENDENT;
241 break;
242
243 case 1:
244 /*
245 * When both middle and topmost windows have an alpha,
246 * these windows a mixed together and then the result
247 * is blended over the bottom window.
248 */
249 if (state->blending[0].alpha &&
250 state->blending[0].top)
251 background[2] |= BLEND_CONTROL_ALPHA;
252
253 if (state->blending[1].alpha &&
254 state->blending[1].top)
255 background[2] |= BLEND_CONTROL_ALPHA;
256 break;
257 }
258 }
259
260 switch (state->base.normalized_zpos) {
261 case 0:
262 tegra_plane_writel(plane, background[0], DC_WIN_BLEND_2WIN_X);
263 tegra_plane_writel(plane, background[1], DC_WIN_BLEND_2WIN_Y);
264 tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
265 break;
266
267 case 1:
268 /*
269 * If window B / C is topmost, then X / Y registers are
270 * matching the order of blending[...] state indices,
271 * otherwise a swap is required.
272 */
273 if (!state->blending[0].top && state->blending[1].top) {
274 blending[0] = foreground;
275 blending[1] = background[1];
276 } else {
277 blending[0] = background[0];
278 blending[1] = foreground;
279 }
280
281 tegra_plane_writel(plane, blending[0], DC_WIN_BLEND_2WIN_X);
282 tegra_plane_writel(plane, blending[1], DC_WIN_BLEND_2WIN_Y);
283 tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
284 break;
285
286 case 2:
287 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_X);
288 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_Y);
289 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_3WIN_XY);
290 break;
291 }
292 }
293
tegra_plane_setup_blending(struct tegra_plane * plane,const struct tegra_dc_window * window)294 static void tegra_plane_setup_blending(struct tegra_plane *plane,
295 const struct tegra_dc_window *window)
296 {
297 u32 value;
298
299 value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
300 BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
301 BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
302 tegra_plane_writel(plane, value, DC_WIN_BLEND_MATCH_SELECT);
303
304 value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
305 BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
306 BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
307 tegra_plane_writel(plane, value, DC_WIN_BLEND_NOMATCH_SELECT);
308
309 value = K2(255) | K1(255) | WINDOW_LAYER_DEPTH(255 - window->zpos);
310 tegra_plane_writel(plane, value, DC_WIN_BLEND_LAYER_CONTROL);
311 }
312
313 static bool
tegra_plane_use_horizontal_filtering(struct tegra_plane * plane,const struct tegra_dc_window * window)314 tegra_plane_use_horizontal_filtering(struct tegra_plane *plane,
315 const struct tegra_dc_window *window)
316 {
317 struct tegra_dc *dc = plane->dc;
318
319 if (window->src.w == window->dst.w)
320 return false;
321
322 if (plane->index == 0 && dc->soc->has_win_a_without_filters)
323 return false;
324
325 return true;
326 }
327
328 static bool
tegra_plane_use_vertical_filtering(struct tegra_plane * plane,const struct tegra_dc_window * window)329 tegra_plane_use_vertical_filtering(struct tegra_plane *plane,
330 const struct tegra_dc_window *window)
331 {
332 struct tegra_dc *dc = plane->dc;
333
334 if (window->src.h == window->dst.h)
335 return false;
336
337 if (plane->index == 0 && dc->soc->has_win_a_without_filters)
338 return false;
339
340 if (plane->index == 2 && dc->soc->has_win_c_without_vert_filter)
341 return false;
342
343 return true;
344 }
345
tegra_dc_setup_window(struct tegra_plane * plane,const struct tegra_dc_window * window)346 static void tegra_dc_setup_window(struct tegra_plane *plane,
347 const struct tegra_dc_window *window)
348 {
349 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
350 struct tegra_dc *dc = plane->dc;
351 unsigned int planes;
352 u32 value;
353 bool yuv;
354
355 /*
356 * For YUV planar modes, the number of bytes per pixel takes into
357 * account only the luma component and therefore is 1.
358 */
359 yuv = tegra_plane_format_is_yuv(window->format, &planes, NULL);
360 if (!yuv)
361 bpp = window->bits_per_pixel / 8;
362 else
363 bpp = (planes > 1) ? 1 : 2;
364
365 tegra_plane_writel(plane, window->format, DC_WIN_COLOR_DEPTH);
366 tegra_plane_writel(plane, window->swap, DC_WIN_BYTE_SWAP);
367
368 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
369 tegra_plane_writel(plane, value, DC_WIN_POSITION);
370
371 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
372 tegra_plane_writel(plane, value, DC_WIN_SIZE);
373
374 h_offset = window->src.x * bpp;
375 v_offset = window->src.y;
376 h_size = window->src.w * bpp;
377 v_size = window->src.h;
378
379 if (window->reflect_x)
380 h_offset += (window->src.w - 1) * bpp;
381
382 if (window->reflect_y)
383 v_offset += window->src.h - 1;
384
385 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
386 tegra_plane_writel(plane, value, DC_WIN_PRESCALED_SIZE);
387
388 /*
389 * For DDA computations the number of bytes per pixel for YUV planar
390 * modes needs to take into account all Y, U and V components.
391 */
392 if (yuv && planes > 1)
393 bpp = 2;
394
395 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
396 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
397
398 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
399 tegra_plane_writel(plane, value, DC_WIN_DDA_INC);
400
401 h_dda = compute_initial_dda(window->src.x);
402 v_dda = compute_initial_dda(window->src.y);
403
404 tegra_plane_writel(plane, h_dda, DC_WIN_H_INITIAL_DDA);
405 tegra_plane_writel(plane, v_dda, DC_WIN_V_INITIAL_DDA);
406
407 tegra_plane_writel(plane, 0, DC_WIN_UV_BUF_STRIDE);
408 tegra_plane_writel(plane, 0, DC_WIN_BUF_STRIDE);
409
410 tegra_plane_writel(plane, window->base[0], DC_WINBUF_START_ADDR);
411
412 if (yuv && planes > 1) {
413 tegra_plane_writel(plane, window->base[1], DC_WINBUF_START_ADDR_U);
414
415 if (planes > 2)
416 tegra_plane_writel(plane, window->base[2], DC_WINBUF_START_ADDR_V);
417
418 value = window->stride[1] << 16 | window->stride[0];
419 tegra_plane_writel(plane, value, DC_WIN_LINE_STRIDE);
420 } else {
421 tegra_plane_writel(plane, window->stride[0], DC_WIN_LINE_STRIDE);
422 }
423
424 tegra_plane_writel(plane, h_offset, DC_WINBUF_ADDR_H_OFFSET);
425 tegra_plane_writel(plane, v_offset, DC_WINBUF_ADDR_V_OFFSET);
426
427 if (dc->soc->supports_block_linear) {
428 unsigned long height = window->tiling.value;
429
430 switch (window->tiling.mode) {
431 case TEGRA_BO_TILING_MODE_PITCH:
432 value = DC_WINBUF_SURFACE_KIND_PITCH;
433 break;
434
435 case TEGRA_BO_TILING_MODE_TILED:
436 value = DC_WINBUF_SURFACE_KIND_TILED;
437 break;
438
439 case TEGRA_BO_TILING_MODE_BLOCK:
440 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
441 DC_WINBUF_SURFACE_KIND_BLOCK;
442 break;
443 }
444
445 tegra_plane_writel(plane, value, DC_WINBUF_SURFACE_KIND);
446 } else {
447 switch (window->tiling.mode) {
448 case TEGRA_BO_TILING_MODE_PITCH:
449 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
450 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
451 break;
452
453 case TEGRA_BO_TILING_MODE_TILED:
454 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
455 DC_WIN_BUFFER_ADDR_MODE_TILE;
456 break;
457
458 case TEGRA_BO_TILING_MODE_BLOCK:
459 /*
460 * No need to handle this here because ->atomic_check
461 * will already have filtered it out.
462 */
463 break;
464 }
465
466 tegra_plane_writel(plane, value, DC_WIN_BUFFER_ADDR_MODE);
467 }
468
469 value = WIN_ENABLE;
470
471 if (yuv) {
472 /* setup default colorspace conversion coefficients */
473 tegra_plane_writel(plane, 0x00f0, DC_WIN_CSC_YOF);
474 tegra_plane_writel(plane, 0x012a, DC_WIN_CSC_KYRGB);
475 tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KUR);
476 tegra_plane_writel(plane, 0x0198, DC_WIN_CSC_KVR);
477 tegra_plane_writel(plane, 0x039b, DC_WIN_CSC_KUG);
478 tegra_plane_writel(plane, 0x032f, DC_WIN_CSC_KVG);
479 tegra_plane_writel(plane, 0x0204, DC_WIN_CSC_KUB);
480 tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KVB);
481
482 value |= CSC_ENABLE;
483 } else if (window->bits_per_pixel < 24) {
484 value |= COLOR_EXPAND;
485 }
486
487 if (window->reflect_x)
488 value |= H_DIRECTION;
489
490 if (window->reflect_y)
491 value |= V_DIRECTION;
492
493 if (tegra_plane_use_horizontal_filtering(plane, window)) {
494 /*
495 * Enable horizontal 6-tap filter and set filtering
496 * coefficients to the default values defined in TRM.
497 */
498 tegra_plane_writel(plane, 0x00008000, DC_WIN_H_FILTER_P(0));
499 tegra_plane_writel(plane, 0x3e087ce1, DC_WIN_H_FILTER_P(1));
500 tegra_plane_writel(plane, 0x3b117ac1, DC_WIN_H_FILTER_P(2));
501 tegra_plane_writel(plane, 0x591b73aa, DC_WIN_H_FILTER_P(3));
502 tegra_plane_writel(plane, 0x57256d9a, DC_WIN_H_FILTER_P(4));
503 tegra_plane_writel(plane, 0x552f668b, DC_WIN_H_FILTER_P(5));
504 tegra_plane_writel(plane, 0x73385e8b, DC_WIN_H_FILTER_P(6));
505 tegra_plane_writel(plane, 0x72435583, DC_WIN_H_FILTER_P(7));
506 tegra_plane_writel(plane, 0x714c4c8b, DC_WIN_H_FILTER_P(8));
507 tegra_plane_writel(plane, 0x70554393, DC_WIN_H_FILTER_P(9));
508 tegra_plane_writel(plane, 0x715e389b, DC_WIN_H_FILTER_P(10));
509 tegra_plane_writel(plane, 0x71662faa, DC_WIN_H_FILTER_P(11));
510 tegra_plane_writel(plane, 0x536d25ba, DC_WIN_H_FILTER_P(12));
511 tegra_plane_writel(plane, 0x55731bca, DC_WIN_H_FILTER_P(13));
512 tegra_plane_writel(plane, 0x387a11d9, DC_WIN_H_FILTER_P(14));
513 tegra_plane_writel(plane, 0x3c7c08f1, DC_WIN_H_FILTER_P(15));
514
515 value |= H_FILTER;
516 }
517
518 if (tegra_plane_use_vertical_filtering(plane, window)) {
519 unsigned int i, k;
520
521 /*
522 * Enable vertical 2-tap filter and set filtering
523 * coefficients to the default values defined in TRM.
524 */
525 for (i = 0, k = 128; i < 16; i++, k -= 8)
526 tegra_plane_writel(plane, k, DC_WIN_V_FILTER_P(i));
527
528 value |= V_FILTER;
529 }
530
531 tegra_plane_writel(plane, value, DC_WIN_WIN_OPTIONS);
532
533 if (dc->soc->has_legacy_blending)
534 tegra_plane_setup_blending_legacy(plane);
535 else
536 tegra_plane_setup_blending(plane, window);
537 }
538
539 static const u32 tegra20_primary_formats[] = {
540 DRM_FORMAT_ARGB4444,
541 DRM_FORMAT_ARGB1555,
542 DRM_FORMAT_RGB565,
543 DRM_FORMAT_RGBA5551,
544 DRM_FORMAT_ABGR8888,
545 DRM_FORMAT_ARGB8888,
546 /* non-native formats */
547 DRM_FORMAT_XRGB1555,
548 DRM_FORMAT_RGBX5551,
549 DRM_FORMAT_XBGR8888,
550 DRM_FORMAT_XRGB8888,
551 };
552
553 static const u64 tegra20_modifiers[] = {
554 DRM_FORMAT_MOD_LINEAR,
555 DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED,
556 DRM_FORMAT_MOD_INVALID
557 };
558
559 static const u32 tegra114_primary_formats[] = {
560 DRM_FORMAT_ARGB4444,
561 DRM_FORMAT_ARGB1555,
562 DRM_FORMAT_RGB565,
563 DRM_FORMAT_RGBA5551,
564 DRM_FORMAT_ABGR8888,
565 DRM_FORMAT_ARGB8888,
566 /* new on Tegra114 */
567 DRM_FORMAT_ABGR4444,
568 DRM_FORMAT_ABGR1555,
569 DRM_FORMAT_BGRA5551,
570 DRM_FORMAT_XRGB1555,
571 DRM_FORMAT_RGBX5551,
572 DRM_FORMAT_XBGR1555,
573 DRM_FORMAT_BGRX5551,
574 DRM_FORMAT_BGR565,
575 DRM_FORMAT_BGRA8888,
576 DRM_FORMAT_RGBA8888,
577 DRM_FORMAT_XRGB8888,
578 DRM_FORMAT_XBGR8888,
579 };
580
581 static const u32 tegra124_primary_formats[] = {
582 DRM_FORMAT_ARGB4444,
583 DRM_FORMAT_ARGB1555,
584 DRM_FORMAT_RGB565,
585 DRM_FORMAT_RGBA5551,
586 DRM_FORMAT_ABGR8888,
587 DRM_FORMAT_ARGB8888,
588 /* new on Tegra114 */
589 DRM_FORMAT_ABGR4444,
590 DRM_FORMAT_ABGR1555,
591 DRM_FORMAT_BGRA5551,
592 DRM_FORMAT_XRGB1555,
593 DRM_FORMAT_RGBX5551,
594 DRM_FORMAT_XBGR1555,
595 DRM_FORMAT_BGRX5551,
596 DRM_FORMAT_BGR565,
597 DRM_FORMAT_BGRA8888,
598 DRM_FORMAT_RGBA8888,
599 DRM_FORMAT_XRGB8888,
600 DRM_FORMAT_XBGR8888,
601 /* new on Tegra124 */
602 DRM_FORMAT_RGBX8888,
603 DRM_FORMAT_BGRX8888,
604 };
605
606 static const u64 tegra124_modifiers[] = {
607 DRM_FORMAT_MOD_LINEAR,
608 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0),
609 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1),
610 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2),
611 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3),
612 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4),
613 DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5),
614 DRM_FORMAT_MOD_INVALID
615 };
616
tegra_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)617 static int tegra_plane_atomic_check(struct drm_plane *plane,
618 struct drm_atomic_state *state)
619 {
620 struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
621 plane);
622 struct tegra_plane_state *plane_state = to_tegra_plane_state(new_plane_state);
623 unsigned int supported_rotation = DRM_MODE_ROTATE_0 |
624 DRM_MODE_REFLECT_X |
625 DRM_MODE_REFLECT_Y;
626 unsigned int rotation = new_plane_state->rotation;
627 struct tegra_bo_tiling *tiling = &plane_state->tiling;
628 struct tegra_plane *tegra = to_tegra_plane(plane);
629 struct tegra_dc *dc = to_tegra_dc(new_plane_state->crtc);
630 int err;
631
632 plane_state->peak_memory_bandwidth = 0;
633 plane_state->avg_memory_bandwidth = 0;
634
635 /* no need for further checks if the plane is being disabled */
636 if (!new_plane_state->crtc) {
637 plane_state->total_peak_memory_bandwidth = 0;
638 return 0;
639 }
640
641 err = tegra_plane_format(new_plane_state->fb->format->format,
642 &plane_state->format,
643 &plane_state->swap);
644 if (err < 0)
645 return err;
646
647 /*
648 * Tegra20 and Tegra30 are special cases here because they support
649 * only variants of specific formats with an alpha component, but not
650 * the corresponding opaque formats. However, the opaque formats can
651 * be emulated by disabling alpha blending for the plane.
652 */
653 if (dc->soc->has_legacy_blending) {
654 err = tegra_plane_setup_legacy_state(tegra, plane_state);
655 if (err < 0)
656 return err;
657 }
658
659 err = tegra_fb_get_tiling(new_plane_state->fb, tiling);
660 if (err < 0)
661 return err;
662
663 if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
664 !dc->soc->supports_block_linear) {
665 DRM_ERROR("hardware doesn't support block linear mode\n");
666 return -EINVAL;
667 }
668
669 /*
670 * Older userspace used custom BO flag in order to specify the Y
671 * reflection, while modern userspace uses the generic DRM rotation
672 * property in order to achieve the same result. The legacy BO flag
673 * duplicates the DRM rotation property when both are set.
674 */
675 if (tegra_fb_is_bottom_up(new_plane_state->fb))
676 rotation |= DRM_MODE_REFLECT_Y;
677
678 rotation = drm_rotation_simplify(rotation, supported_rotation);
679
680 if (rotation & DRM_MODE_REFLECT_X)
681 plane_state->reflect_x = true;
682 else
683 plane_state->reflect_x = false;
684
685 if (rotation & DRM_MODE_REFLECT_Y)
686 plane_state->reflect_y = true;
687 else
688 plane_state->reflect_y = false;
689
690 /*
691 * Tegra doesn't support different strides for U and V planes so we
692 * error out if the user tries to display a framebuffer with such a
693 * configuration.
694 */
695 if (new_plane_state->fb->format->num_planes > 2) {
696 if (new_plane_state->fb->pitches[2] != new_plane_state->fb->pitches[1]) {
697 DRM_ERROR("unsupported UV-plane configuration\n");
698 return -EINVAL;
699 }
700 }
701
702 err = tegra_plane_state_add(tegra, new_plane_state);
703 if (err < 0)
704 return err;
705
706 return 0;
707 }
708
tegra_plane_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)709 static void tegra_plane_atomic_disable(struct drm_plane *plane,
710 struct drm_atomic_state *state)
711 {
712 struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
713 plane);
714 struct tegra_plane *p = to_tegra_plane(plane);
715 u32 value;
716
717 /* rien ne va plus */
718 if (!old_state || !old_state->crtc)
719 return;
720
721 value = tegra_plane_readl(p, DC_WIN_WIN_OPTIONS);
722 value &= ~WIN_ENABLE;
723 tegra_plane_writel(p, value, DC_WIN_WIN_OPTIONS);
724 }
725
tegra_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)726 static void tegra_plane_atomic_update(struct drm_plane *plane,
727 struct drm_atomic_state *state)
728 {
729 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
730 plane);
731 struct tegra_plane_state *tegra_plane_state = to_tegra_plane_state(new_state);
732 struct drm_framebuffer *fb = new_state->fb;
733 struct tegra_plane *p = to_tegra_plane(plane);
734 struct tegra_dc_window window;
735 unsigned int i;
736
737 /* rien ne va plus */
738 if (!new_state->crtc || !new_state->fb)
739 return;
740
741 if (!new_state->visible)
742 return tegra_plane_atomic_disable(plane, state);
743
744 memset(&window, 0, sizeof(window));
745 window.src.x = new_state->src.x1 >> 16;
746 window.src.y = new_state->src.y1 >> 16;
747 window.src.w = drm_rect_width(&new_state->src) >> 16;
748 window.src.h = drm_rect_height(&new_state->src) >> 16;
749 window.dst.x = new_state->dst.x1;
750 window.dst.y = new_state->dst.y1;
751 window.dst.w = drm_rect_width(&new_state->dst);
752 window.dst.h = drm_rect_height(&new_state->dst);
753 window.bits_per_pixel = fb->format->cpp[0] * 8;
754 window.reflect_x = tegra_plane_state->reflect_x;
755 window.reflect_y = tegra_plane_state->reflect_y;
756
757 /* copy from state */
758 window.zpos = new_state->normalized_zpos;
759 window.tiling = tegra_plane_state->tiling;
760 window.format = tegra_plane_state->format;
761 window.swap = tegra_plane_state->swap;
762
763 for (i = 0; i < fb->format->num_planes; i++) {
764 window.base[i] = tegra_plane_state->iova[i] + fb->offsets[i];
765
766 /*
767 * Tegra uses a shared stride for UV planes. Framebuffers are
768 * already checked for this in the tegra_plane_atomic_check()
769 * function, so it's safe to ignore the V-plane pitch here.
770 */
771 if (i < 2)
772 window.stride[i] = fb->pitches[i];
773 }
774
775 tegra_dc_setup_window(p, &window);
776 }
777
778 static const struct drm_plane_helper_funcs tegra_plane_helper_funcs = {
779 .prepare_fb = tegra_plane_prepare_fb,
780 .cleanup_fb = tegra_plane_cleanup_fb,
781 .atomic_check = tegra_plane_atomic_check,
782 .atomic_disable = tegra_plane_atomic_disable,
783 .atomic_update = tegra_plane_atomic_update,
784 };
785
tegra_plane_get_possible_crtcs(struct drm_device * drm)786 static unsigned long tegra_plane_get_possible_crtcs(struct drm_device *drm)
787 {
788 /*
789 * Ideally this would use drm_crtc_mask(), but that would require the
790 * CRTC to already be in the mode_config's list of CRTCs. However, it
791 * will only be added to that list in the drm_crtc_init_with_planes()
792 * (in tegra_dc_init()), which in turn requires registration of these
793 * planes. So we have ourselves a nice little chicken and egg problem
794 * here.
795 *
796 * We work around this by manually creating the mask from the number
797 * of CRTCs that have been registered, and should therefore always be
798 * the same as drm_crtc_index() after registration.
799 */
800 return 1 << drm->mode_config.num_crtc;
801 }
802
tegra_primary_plane_create(struct drm_device * drm,struct tegra_dc * dc)803 static struct drm_plane *tegra_primary_plane_create(struct drm_device *drm,
804 struct tegra_dc *dc)
805 {
806 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
807 enum drm_plane_type type = DRM_PLANE_TYPE_PRIMARY;
808 struct tegra_plane *plane;
809 unsigned int num_formats;
810 const u64 *modifiers;
811 const u32 *formats;
812 int err;
813
814 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
815 if (!plane)
816 return ERR_PTR(-ENOMEM);
817
818 /* Always use window A as primary window */
819 plane->offset = 0xa00;
820 plane->index = 0;
821 plane->dc = dc;
822
823 num_formats = dc->soc->num_primary_formats;
824 formats = dc->soc->primary_formats;
825 modifiers = dc->soc->modifiers;
826
827 err = tegra_plane_interconnect_init(plane);
828 if (err) {
829 kfree(plane);
830 return ERR_PTR(err);
831 }
832
833 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
834 &tegra_plane_funcs, formats,
835 num_formats, modifiers, type, NULL);
836 if (err < 0) {
837 kfree(plane);
838 return ERR_PTR(err);
839 }
840
841 drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
842 drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255);
843
844 err = drm_plane_create_rotation_property(&plane->base,
845 DRM_MODE_ROTATE_0,
846 DRM_MODE_ROTATE_0 |
847 DRM_MODE_ROTATE_180 |
848 DRM_MODE_REFLECT_X |
849 DRM_MODE_REFLECT_Y);
850 if (err < 0)
851 dev_err(dc->dev, "failed to create rotation property: %d\n",
852 err);
853
854 return &plane->base;
855 }
856
857 static const u32 tegra_legacy_cursor_plane_formats[] = {
858 DRM_FORMAT_RGBA8888,
859 };
860
861 static const u32 tegra_cursor_plane_formats[] = {
862 DRM_FORMAT_ARGB8888,
863 };
864
tegra_cursor_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)865 static int tegra_cursor_atomic_check(struct drm_plane *plane,
866 struct drm_atomic_state *state)
867 {
868 struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
869 plane);
870 struct tegra_plane_state *plane_state = to_tegra_plane_state(new_plane_state);
871 struct tegra_plane *tegra = to_tegra_plane(plane);
872 int err;
873
874 plane_state->peak_memory_bandwidth = 0;
875 plane_state->avg_memory_bandwidth = 0;
876
877 /* no need for further checks if the plane is being disabled */
878 if (!new_plane_state->crtc) {
879 plane_state->total_peak_memory_bandwidth = 0;
880 return 0;
881 }
882
883 /* scaling not supported for cursor */
884 if ((new_plane_state->src_w >> 16 != new_plane_state->crtc_w) ||
885 (new_plane_state->src_h >> 16 != new_plane_state->crtc_h))
886 return -EINVAL;
887
888 /* only square cursors supported */
889 if (new_plane_state->src_w != new_plane_state->src_h)
890 return -EINVAL;
891
892 if (new_plane_state->crtc_w != 32 && new_plane_state->crtc_w != 64 &&
893 new_plane_state->crtc_w != 128 && new_plane_state->crtc_w != 256)
894 return -EINVAL;
895
896 err = tegra_plane_state_add(tegra, new_plane_state);
897 if (err < 0)
898 return err;
899
900 return 0;
901 }
902
__tegra_cursor_atomic_update(struct drm_plane * plane,struct drm_plane_state * new_state)903 static void __tegra_cursor_atomic_update(struct drm_plane *plane,
904 struct drm_plane_state *new_state)
905 {
906 struct tegra_plane_state *tegra_plane_state = to_tegra_plane_state(new_state);
907 struct tegra_dc *dc = to_tegra_dc(new_state->crtc);
908 struct tegra_drm *tegra = plane->dev->dev_private;
909 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
910 u64 dma_mask = *dc->dev->dma_mask;
911 #endif
912 unsigned int x, y;
913 u32 value = 0;
914
915 /* rien ne va plus */
916 if (!new_state->crtc || !new_state->fb)
917 return;
918
919 /*
920 * Legacy display supports hardware clipping of the cursor, but
921 * nvdisplay relies on software to clip the cursor to the screen.
922 */
923 if (!dc->soc->has_nvdisplay)
924 value |= CURSOR_CLIP_DISPLAY;
925
926 switch (new_state->crtc_w) {
927 case 32:
928 value |= CURSOR_SIZE_32x32;
929 break;
930
931 case 64:
932 value |= CURSOR_SIZE_64x64;
933 break;
934
935 case 128:
936 value |= CURSOR_SIZE_128x128;
937 break;
938
939 case 256:
940 value |= CURSOR_SIZE_256x256;
941 break;
942
943 default:
944 WARN(1, "cursor size %ux%u not supported\n",
945 new_state->crtc_w, new_state->crtc_h);
946 return;
947 }
948
949 value |= (tegra_plane_state->iova[0] >> 10) & 0x3fffff;
950 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
951
952 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
953 value = (tegra_plane_state->iova[0] >> 32) & (dma_mask >> 32);
954 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
955 #endif
956
957 /* enable cursor and set blend mode */
958 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
959 value |= CURSOR_ENABLE;
960 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
961
962 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
963 value &= ~CURSOR_DST_BLEND_MASK;
964 value &= ~CURSOR_SRC_BLEND_MASK;
965
966 if (dc->soc->has_nvdisplay)
967 value &= ~CURSOR_COMPOSITION_MODE_XOR;
968 else
969 value |= CURSOR_MODE_NORMAL;
970
971 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
972 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
973 value |= CURSOR_ALPHA;
974 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
975
976 /* nvdisplay relies on software for clipping */
977 if (dc->soc->has_nvdisplay) {
978 struct drm_rect src;
979
980 x = new_state->dst.x1;
981 y = new_state->dst.y1;
982
983 drm_rect_fp_to_int(&src, &new_state->src);
984
985 value = (src.y1 & tegra->vmask) << 16 | (src.x1 & tegra->hmask);
986 tegra_dc_writel(dc, value, DC_DISP_PCALC_HEAD_SET_CROPPED_POINT_IN_CURSOR);
987
988 value = (drm_rect_height(&src) & tegra->vmask) << 16 |
989 (drm_rect_width(&src) & tegra->hmask);
990 tegra_dc_writel(dc, value, DC_DISP_PCALC_HEAD_SET_CROPPED_SIZE_IN_CURSOR);
991 } else {
992 x = new_state->crtc_x;
993 y = new_state->crtc_y;
994 }
995
996 /* position the cursor */
997 value = ((y & tegra->vmask) << 16) | (x & tegra->hmask);
998 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
999 }
1000
tegra_cursor_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)1001 static void tegra_cursor_atomic_update(struct drm_plane *plane,
1002 struct drm_atomic_state *state)
1003 {
1004 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, plane);
1005
1006 __tegra_cursor_atomic_update(plane, new_state);
1007 }
1008
tegra_cursor_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)1009 static void tegra_cursor_atomic_disable(struct drm_plane *plane,
1010 struct drm_atomic_state *state)
1011 {
1012 struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
1013 plane);
1014 struct tegra_dc *dc;
1015 u32 value;
1016
1017 /* rien ne va plus */
1018 if (!old_state || !old_state->crtc)
1019 return;
1020
1021 dc = to_tegra_dc(old_state->crtc);
1022
1023 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1024 value &= ~CURSOR_ENABLE;
1025 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1026 }
1027
tegra_cursor_atomic_async_check(struct drm_plane * plane,struct drm_atomic_state * state)1028 static int tegra_cursor_atomic_async_check(struct drm_plane *plane, struct drm_atomic_state *state)
1029 {
1030 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, plane);
1031 struct drm_crtc_state *crtc_state;
1032 int min_scale, max_scale;
1033 int err;
1034
1035 crtc_state = drm_atomic_get_existing_crtc_state(state, new_state->crtc);
1036 if (WARN_ON(!crtc_state))
1037 return -EINVAL;
1038
1039 if (!crtc_state->active)
1040 return -EINVAL;
1041
1042 if (plane->state->crtc != new_state->crtc ||
1043 plane->state->src_w != new_state->src_w ||
1044 plane->state->src_h != new_state->src_h ||
1045 plane->state->crtc_w != new_state->crtc_w ||
1046 plane->state->crtc_h != new_state->crtc_h ||
1047 plane->state->fb != new_state->fb ||
1048 plane->state->fb == NULL)
1049 return -EINVAL;
1050
1051 min_scale = (1 << 16) / 8;
1052 max_scale = (8 << 16) / 1;
1053
1054 err = drm_atomic_helper_check_plane_state(new_state, crtc_state, min_scale, max_scale,
1055 true, true);
1056 if (err < 0)
1057 return err;
1058
1059 if (new_state->visible != plane->state->visible)
1060 return -EINVAL;
1061
1062 return 0;
1063 }
1064
tegra_cursor_atomic_async_update(struct drm_plane * plane,struct drm_atomic_state * state)1065 static void tegra_cursor_atomic_async_update(struct drm_plane *plane,
1066 struct drm_atomic_state *state)
1067 {
1068 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, plane);
1069 struct tegra_dc *dc = to_tegra_dc(new_state->crtc);
1070
1071 plane->state->src_x = new_state->src_x;
1072 plane->state->src_y = new_state->src_y;
1073 plane->state->crtc_x = new_state->crtc_x;
1074 plane->state->crtc_y = new_state->crtc_y;
1075
1076 if (new_state->visible) {
1077 struct tegra_plane *p = to_tegra_plane(plane);
1078 u32 value;
1079
1080 __tegra_cursor_atomic_update(plane, new_state);
1081
1082 value = (WIN_A_ACT_REQ << p->index) << 8 | GENERAL_UPDATE;
1083 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1084 (void)tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
1085
1086 value = (WIN_A_ACT_REQ << p->index) | GENERAL_ACT_REQ;
1087 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1088 (void)tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
1089 }
1090 }
1091
1092 static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
1093 .prepare_fb = tegra_plane_prepare_fb,
1094 .cleanup_fb = tegra_plane_cleanup_fb,
1095 .atomic_check = tegra_cursor_atomic_check,
1096 .atomic_update = tegra_cursor_atomic_update,
1097 .atomic_disable = tegra_cursor_atomic_disable,
1098 .atomic_async_check = tegra_cursor_atomic_async_check,
1099 .atomic_async_update = tegra_cursor_atomic_async_update,
1100 };
1101
1102 static const uint64_t linear_modifiers[] = {
1103 DRM_FORMAT_MOD_LINEAR,
1104 DRM_FORMAT_MOD_INVALID
1105 };
1106
tegra_dc_cursor_plane_create(struct drm_device * drm,struct tegra_dc * dc)1107 static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
1108 struct tegra_dc *dc)
1109 {
1110 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
1111 struct tegra_plane *plane;
1112 unsigned int num_formats;
1113 const u32 *formats;
1114 int err;
1115
1116 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
1117 if (!plane)
1118 return ERR_PTR(-ENOMEM);
1119
1120 /*
1121 * This index is kind of fake. The cursor isn't a regular plane, but
1122 * its update and activation request bits in DC_CMD_STATE_CONTROL do
1123 * use the same programming. Setting this fake index here allows the
1124 * code in tegra_add_plane_state() to do the right thing without the
1125 * need to special-casing the cursor plane.
1126 */
1127 plane->index = 6;
1128 plane->dc = dc;
1129
1130 if (!dc->soc->has_nvdisplay) {
1131 num_formats = ARRAY_SIZE(tegra_legacy_cursor_plane_formats);
1132 formats = tegra_legacy_cursor_plane_formats;
1133
1134 err = tegra_plane_interconnect_init(plane);
1135 if (err) {
1136 kfree(plane);
1137 return ERR_PTR(err);
1138 }
1139 } else {
1140 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
1141 formats = tegra_cursor_plane_formats;
1142 }
1143
1144 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
1145 &tegra_plane_funcs, formats,
1146 num_formats, linear_modifiers,
1147 DRM_PLANE_TYPE_CURSOR, NULL);
1148 if (err < 0) {
1149 kfree(plane);
1150 return ERR_PTR(err);
1151 }
1152
1153 drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
1154 drm_plane_create_zpos_immutable_property(&plane->base, 255);
1155
1156 return &plane->base;
1157 }
1158
1159 static const u32 tegra20_overlay_formats[] = {
1160 DRM_FORMAT_ARGB4444,
1161 DRM_FORMAT_ARGB1555,
1162 DRM_FORMAT_RGB565,
1163 DRM_FORMAT_RGBA5551,
1164 DRM_FORMAT_ABGR8888,
1165 DRM_FORMAT_ARGB8888,
1166 /* non-native formats */
1167 DRM_FORMAT_XRGB1555,
1168 DRM_FORMAT_RGBX5551,
1169 DRM_FORMAT_XBGR8888,
1170 DRM_FORMAT_XRGB8888,
1171 /* planar formats */
1172 DRM_FORMAT_UYVY,
1173 DRM_FORMAT_YUYV,
1174 DRM_FORMAT_YUV420,
1175 DRM_FORMAT_YUV422,
1176 };
1177
1178 static const u32 tegra114_overlay_formats[] = {
1179 DRM_FORMAT_ARGB4444,
1180 DRM_FORMAT_ARGB1555,
1181 DRM_FORMAT_RGB565,
1182 DRM_FORMAT_RGBA5551,
1183 DRM_FORMAT_ABGR8888,
1184 DRM_FORMAT_ARGB8888,
1185 /* new on Tegra114 */
1186 DRM_FORMAT_ABGR4444,
1187 DRM_FORMAT_ABGR1555,
1188 DRM_FORMAT_BGRA5551,
1189 DRM_FORMAT_XRGB1555,
1190 DRM_FORMAT_RGBX5551,
1191 DRM_FORMAT_XBGR1555,
1192 DRM_FORMAT_BGRX5551,
1193 DRM_FORMAT_BGR565,
1194 DRM_FORMAT_BGRA8888,
1195 DRM_FORMAT_RGBA8888,
1196 DRM_FORMAT_XRGB8888,
1197 DRM_FORMAT_XBGR8888,
1198 /* planar formats */
1199 DRM_FORMAT_UYVY,
1200 DRM_FORMAT_YUYV,
1201 DRM_FORMAT_YUV420,
1202 DRM_FORMAT_YUV422,
1203 /* semi-planar formats */
1204 DRM_FORMAT_NV12,
1205 DRM_FORMAT_NV21,
1206 DRM_FORMAT_NV16,
1207 DRM_FORMAT_NV61,
1208 DRM_FORMAT_NV24,
1209 DRM_FORMAT_NV42,
1210 };
1211
1212 static const u32 tegra124_overlay_formats[] = {
1213 DRM_FORMAT_ARGB4444,
1214 DRM_FORMAT_ARGB1555,
1215 DRM_FORMAT_RGB565,
1216 DRM_FORMAT_RGBA5551,
1217 DRM_FORMAT_ABGR8888,
1218 DRM_FORMAT_ARGB8888,
1219 /* new on Tegra114 */
1220 DRM_FORMAT_ABGR4444,
1221 DRM_FORMAT_ABGR1555,
1222 DRM_FORMAT_BGRA5551,
1223 DRM_FORMAT_XRGB1555,
1224 DRM_FORMAT_RGBX5551,
1225 DRM_FORMAT_XBGR1555,
1226 DRM_FORMAT_BGRX5551,
1227 DRM_FORMAT_BGR565,
1228 DRM_FORMAT_BGRA8888,
1229 DRM_FORMAT_RGBA8888,
1230 DRM_FORMAT_XRGB8888,
1231 DRM_FORMAT_XBGR8888,
1232 /* new on Tegra124 */
1233 DRM_FORMAT_RGBX8888,
1234 DRM_FORMAT_BGRX8888,
1235 /* planar formats */
1236 DRM_FORMAT_UYVY,
1237 DRM_FORMAT_YUYV,
1238 DRM_FORMAT_YVYU,
1239 DRM_FORMAT_VYUY,
1240 DRM_FORMAT_YUV420, /* YU12 */
1241 DRM_FORMAT_YUV422, /* YU16 */
1242 DRM_FORMAT_YUV444, /* YU24 */
1243 /* semi-planar formats */
1244 DRM_FORMAT_NV12,
1245 DRM_FORMAT_NV21,
1246 DRM_FORMAT_NV16,
1247 DRM_FORMAT_NV61,
1248 DRM_FORMAT_NV24,
1249 DRM_FORMAT_NV42,
1250 };
1251
tegra_dc_overlay_plane_create(struct drm_device * drm,struct tegra_dc * dc,unsigned int index,bool cursor)1252 static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
1253 struct tegra_dc *dc,
1254 unsigned int index,
1255 bool cursor)
1256 {
1257 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
1258 struct tegra_plane *plane;
1259 unsigned int num_formats;
1260 enum drm_plane_type type;
1261 const u32 *formats;
1262 int err;
1263
1264 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
1265 if (!plane)
1266 return ERR_PTR(-ENOMEM);
1267
1268 plane->offset = 0xa00 + 0x200 * index;
1269 plane->index = index;
1270 plane->dc = dc;
1271
1272 num_formats = dc->soc->num_overlay_formats;
1273 formats = dc->soc->overlay_formats;
1274
1275 err = tegra_plane_interconnect_init(plane);
1276 if (err) {
1277 kfree(plane);
1278 return ERR_PTR(err);
1279 }
1280
1281 if (!cursor)
1282 type = DRM_PLANE_TYPE_OVERLAY;
1283 else
1284 type = DRM_PLANE_TYPE_CURSOR;
1285
1286 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
1287 &tegra_plane_funcs, formats,
1288 num_formats, linear_modifiers,
1289 type, NULL);
1290 if (err < 0) {
1291 kfree(plane);
1292 return ERR_PTR(err);
1293 }
1294
1295 drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
1296 drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255);
1297
1298 err = drm_plane_create_rotation_property(&plane->base,
1299 DRM_MODE_ROTATE_0,
1300 DRM_MODE_ROTATE_0 |
1301 DRM_MODE_ROTATE_180 |
1302 DRM_MODE_REFLECT_X |
1303 DRM_MODE_REFLECT_Y);
1304 if (err < 0)
1305 dev_err(dc->dev, "failed to create rotation property: %d\n",
1306 err);
1307
1308 return &plane->base;
1309 }
1310
tegra_dc_add_shared_planes(struct drm_device * drm,struct tegra_dc * dc)1311 static struct drm_plane *tegra_dc_add_shared_planes(struct drm_device *drm,
1312 struct tegra_dc *dc)
1313 {
1314 struct drm_plane *plane, *primary = NULL;
1315 unsigned int i, j;
1316
1317 for (i = 0; i < dc->soc->num_wgrps; i++) {
1318 const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i];
1319
1320 if (wgrp->dc == dc->pipe) {
1321 for (j = 0; j < wgrp->num_windows; j++) {
1322 unsigned int index = wgrp->windows[j];
1323 enum drm_plane_type type;
1324
1325 if (primary)
1326 type = DRM_PLANE_TYPE_OVERLAY;
1327 else
1328 type = DRM_PLANE_TYPE_PRIMARY;
1329
1330 plane = tegra_shared_plane_create(drm, dc,
1331 wgrp->index,
1332 index, type);
1333 if (IS_ERR(plane))
1334 return plane;
1335
1336 /*
1337 * Choose the first shared plane owned by this
1338 * head as the primary plane.
1339 */
1340 if (!primary)
1341 primary = plane;
1342 }
1343 }
1344 }
1345
1346 return primary;
1347 }
1348
tegra_dc_add_planes(struct drm_device * drm,struct tegra_dc * dc)1349 static struct drm_plane *tegra_dc_add_planes(struct drm_device *drm,
1350 struct tegra_dc *dc)
1351 {
1352 struct drm_plane *planes[2], *primary;
1353 unsigned int planes_num;
1354 unsigned int i;
1355 int err;
1356
1357 primary = tegra_primary_plane_create(drm, dc);
1358 if (IS_ERR(primary))
1359 return primary;
1360
1361 if (dc->soc->supports_cursor)
1362 planes_num = 2;
1363 else
1364 planes_num = 1;
1365
1366 for (i = 0; i < planes_num; i++) {
1367 planes[i] = tegra_dc_overlay_plane_create(drm, dc, 1 + i,
1368 false);
1369 if (IS_ERR(planes[i])) {
1370 err = PTR_ERR(planes[i]);
1371
1372 while (i--)
1373 planes[i]->funcs->destroy(planes[i]);
1374
1375 primary->funcs->destroy(primary);
1376 return ERR_PTR(err);
1377 }
1378 }
1379
1380 return primary;
1381 }
1382
tegra_dc_destroy(struct drm_crtc * crtc)1383 static void tegra_dc_destroy(struct drm_crtc *crtc)
1384 {
1385 drm_crtc_cleanup(crtc);
1386 }
1387
tegra_crtc_reset(struct drm_crtc * crtc)1388 static void tegra_crtc_reset(struct drm_crtc *crtc)
1389 {
1390 struct tegra_dc_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
1391
1392 if (crtc->state)
1393 tegra_crtc_atomic_destroy_state(crtc, crtc->state);
1394
1395 if (state)
1396 __drm_atomic_helper_crtc_reset(crtc, &state->base);
1397 else
1398 __drm_atomic_helper_crtc_reset(crtc, NULL);
1399 }
1400
1401 static struct drm_crtc_state *
tegra_crtc_atomic_duplicate_state(struct drm_crtc * crtc)1402 tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1403 {
1404 struct tegra_dc_state *state = to_dc_state(crtc->state);
1405 struct tegra_dc_state *copy;
1406
1407 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
1408 if (!copy)
1409 return NULL;
1410
1411 __drm_atomic_helper_crtc_duplicate_state(crtc, ©->base);
1412 copy->clk = state->clk;
1413 copy->pclk = state->pclk;
1414 copy->div = state->div;
1415 copy->planes = state->planes;
1416
1417 return ©->base;
1418 }
1419
tegra_crtc_atomic_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)1420 static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1421 struct drm_crtc_state *state)
1422 {
1423 __drm_atomic_helper_crtc_destroy_state(state);
1424 kfree(state);
1425 }
1426
1427 #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1428
1429 static const struct debugfs_reg32 tegra_dc_regs[] = {
1430 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT),
1431 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL),
1432 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_ERROR),
1433 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT),
1434 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL),
1435 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_ERROR),
1436 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT),
1437 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL),
1438 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_ERROR),
1439 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT),
1440 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL),
1441 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_ERROR),
1442 DEBUGFS_REG32(DC_CMD_CONT_SYNCPT_VSYNC),
1443 DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND_OPTION0),
1444 DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND),
1445 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE),
1446 DEBUGFS_REG32(DC_CMD_DISPLAY_POWER_CONTROL),
1447 DEBUGFS_REG32(DC_CMD_INT_STATUS),
1448 DEBUGFS_REG32(DC_CMD_INT_MASK),
1449 DEBUGFS_REG32(DC_CMD_INT_ENABLE),
1450 DEBUGFS_REG32(DC_CMD_INT_TYPE),
1451 DEBUGFS_REG32(DC_CMD_INT_POLARITY),
1452 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE1),
1453 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE2),
1454 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE3),
1455 DEBUGFS_REG32(DC_CMD_STATE_ACCESS),
1456 DEBUGFS_REG32(DC_CMD_STATE_CONTROL),
1457 DEBUGFS_REG32(DC_CMD_DISPLAY_WINDOW_HEADER),
1458 DEBUGFS_REG32(DC_CMD_REG_ACT_CONTROL),
1459 DEBUGFS_REG32(DC_COM_CRC_CONTROL),
1460 DEBUGFS_REG32(DC_COM_CRC_CHECKSUM),
1461 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(0)),
1462 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(1)),
1463 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(2)),
1464 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(3)),
1465 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(0)),
1466 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(1)),
1467 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(2)),
1468 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(3)),
1469 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(0)),
1470 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(1)),
1471 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(2)),
1472 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(3)),
1473 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(0)),
1474 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(1)),
1475 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(2)),
1476 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(3)),
1477 DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(0)),
1478 DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(1)),
1479 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(0)),
1480 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(1)),
1481 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(2)),
1482 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(3)),
1483 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(4)),
1484 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(5)),
1485 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(6)),
1486 DEBUGFS_REG32(DC_COM_PIN_MISC_CONTROL),
1487 DEBUGFS_REG32(DC_COM_PIN_PM0_CONTROL),
1488 DEBUGFS_REG32(DC_COM_PIN_PM0_DUTY_CYCLE),
1489 DEBUGFS_REG32(DC_COM_PIN_PM1_CONTROL),
1490 DEBUGFS_REG32(DC_COM_PIN_PM1_DUTY_CYCLE),
1491 DEBUGFS_REG32(DC_COM_SPI_CONTROL),
1492 DEBUGFS_REG32(DC_COM_SPI_START_BYTE),
1493 DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_AB),
1494 DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_CD),
1495 DEBUGFS_REG32(DC_COM_HSPI_CS_DC),
1496 DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_A),
1497 DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_B),
1498 DEBUGFS_REG32(DC_COM_GPIO_CTRL),
1499 DEBUGFS_REG32(DC_COM_GPIO_DEBOUNCE_COUNTER),
1500 DEBUGFS_REG32(DC_COM_CRC_CHECKSUM_LATCHED),
1501 DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS0),
1502 DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS1),
1503 DEBUGFS_REG32(DC_DISP_DISP_WIN_OPTIONS),
1504 DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY),
1505 DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER),
1506 DEBUGFS_REG32(DC_DISP_DISP_TIMING_OPTIONS),
1507 DEBUGFS_REG32(DC_DISP_REF_TO_SYNC),
1508 DEBUGFS_REG32(DC_DISP_SYNC_WIDTH),
1509 DEBUGFS_REG32(DC_DISP_BACK_PORCH),
1510 DEBUGFS_REG32(DC_DISP_ACTIVE),
1511 DEBUGFS_REG32(DC_DISP_FRONT_PORCH),
1512 DEBUGFS_REG32(DC_DISP_H_PULSE0_CONTROL),
1513 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_A),
1514 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_B),
1515 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_C),
1516 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_D),
1517 DEBUGFS_REG32(DC_DISP_H_PULSE1_CONTROL),
1518 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_A),
1519 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_B),
1520 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_C),
1521 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_D),
1522 DEBUGFS_REG32(DC_DISP_H_PULSE2_CONTROL),
1523 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_A),
1524 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_B),
1525 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_C),
1526 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_D),
1527 DEBUGFS_REG32(DC_DISP_V_PULSE0_CONTROL),
1528 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_A),
1529 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_B),
1530 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_C),
1531 DEBUGFS_REG32(DC_DISP_V_PULSE1_CONTROL),
1532 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_A),
1533 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_B),
1534 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_C),
1535 DEBUGFS_REG32(DC_DISP_V_PULSE2_CONTROL),
1536 DEBUGFS_REG32(DC_DISP_V_PULSE2_POSITION_A),
1537 DEBUGFS_REG32(DC_DISP_V_PULSE3_CONTROL),
1538 DEBUGFS_REG32(DC_DISP_V_PULSE3_POSITION_A),
1539 DEBUGFS_REG32(DC_DISP_M0_CONTROL),
1540 DEBUGFS_REG32(DC_DISP_M1_CONTROL),
1541 DEBUGFS_REG32(DC_DISP_DI_CONTROL),
1542 DEBUGFS_REG32(DC_DISP_PP_CONTROL),
1543 DEBUGFS_REG32(DC_DISP_PP_SELECT_A),
1544 DEBUGFS_REG32(DC_DISP_PP_SELECT_B),
1545 DEBUGFS_REG32(DC_DISP_PP_SELECT_C),
1546 DEBUGFS_REG32(DC_DISP_PP_SELECT_D),
1547 DEBUGFS_REG32(DC_DISP_DISP_CLOCK_CONTROL),
1548 DEBUGFS_REG32(DC_DISP_DISP_INTERFACE_CONTROL),
1549 DEBUGFS_REG32(DC_DISP_DISP_COLOR_CONTROL),
1550 DEBUGFS_REG32(DC_DISP_SHIFT_CLOCK_OPTIONS),
1551 DEBUGFS_REG32(DC_DISP_DATA_ENABLE_OPTIONS),
1552 DEBUGFS_REG32(DC_DISP_SERIAL_INTERFACE_OPTIONS),
1553 DEBUGFS_REG32(DC_DISP_LCD_SPI_OPTIONS),
1554 DEBUGFS_REG32(DC_DISP_BORDER_COLOR),
1555 DEBUGFS_REG32(DC_DISP_COLOR_KEY0_LOWER),
1556 DEBUGFS_REG32(DC_DISP_COLOR_KEY0_UPPER),
1557 DEBUGFS_REG32(DC_DISP_COLOR_KEY1_LOWER),
1558 DEBUGFS_REG32(DC_DISP_COLOR_KEY1_UPPER),
1559 DEBUGFS_REG32(DC_DISP_CURSOR_FOREGROUND),
1560 DEBUGFS_REG32(DC_DISP_CURSOR_BACKGROUND),
1561 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR),
1562 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_NS),
1563 DEBUGFS_REG32(DC_DISP_CURSOR_POSITION),
1564 DEBUGFS_REG32(DC_DISP_CURSOR_POSITION_NS),
1565 DEBUGFS_REG32(DC_DISP_INIT_SEQ_CONTROL),
1566 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_A),
1567 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_B),
1568 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_C),
1569 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_D),
1570 DEBUGFS_REG32(DC_DISP_DC_MCCIF_FIFOCTRL),
1571 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0A_HYST),
1572 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0B_HYST),
1573 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1A_HYST),
1574 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1B_HYST),
1575 DEBUGFS_REG32(DC_DISP_DAC_CRT_CTRL),
1576 DEBUGFS_REG32(DC_DISP_DISP_MISC_CONTROL),
1577 DEBUGFS_REG32(DC_DISP_SD_CONTROL),
1578 DEBUGFS_REG32(DC_DISP_SD_CSC_COEFF),
1579 DEBUGFS_REG32(DC_DISP_SD_LUT(0)),
1580 DEBUGFS_REG32(DC_DISP_SD_LUT(1)),
1581 DEBUGFS_REG32(DC_DISP_SD_LUT(2)),
1582 DEBUGFS_REG32(DC_DISP_SD_LUT(3)),
1583 DEBUGFS_REG32(DC_DISP_SD_LUT(4)),
1584 DEBUGFS_REG32(DC_DISP_SD_LUT(5)),
1585 DEBUGFS_REG32(DC_DISP_SD_LUT(6)),
1586 DEBUGFS_REG32(DC_DISP_SD_LUT(7)),
1587 DEBUGFS_REG32(DC_DISP_SD_LUT(8)),
1588 DEBUGFS_REG32(DC_DISP_SD_FLICKER_CONTROL),
1589 DEBUGFS_REG32(DC_DISP_DC_PIXEL_COUNT),
1590 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(0)),
1591 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(1)),
1592 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(2)),
1593 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(3)),
1594 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(4)),
1595 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(5)),
1596 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(6)),
1597 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(7)),
1598 DEBUGFS_REG32(DC_DISP_SD_BL_TF(0)),
1599 DEBUGFS_REG32(DC_DISP_SD_BL_TF(1)),
1600 DEBUGFS_REG32(DC_DISP_SD_BL_TF(2)),
1601 DEBUGFS_REG32(DC_DISP_SD_BL_TF(3)),
1602 DEBUGFS_REG32(DC_DISP_SD_BL_CONTROL),
1603 DEBUGFS_REG32(DC_DISP_SD_HW_K_VALUES),
1604 DEBUGFS_REG32(DC_DISP_SD_MAN_K_VALUES),
1605 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_HI),
1606 DEBUGFS_REG32(DC_DISP_BLEND_CURSOR_CONTROL),
1607 DEBUGFS_REG32(DC_WIN_WIN_OPTIONS),
1608 DEBUGFS_REG32(DC_WIN_BYTE_SWAP),
1609 DEBUGFS_REG32(DC_WIN_BUFFER_CONTROL),
1610 DEBUGFS_REG32(DC_WIN_COLOR_DEPTH),
1611 DEBUGFS_REG32(DC_WIN_POSITION),
1612 DEBUGFS_REG32(DC_WIN_SIZE),
1613 DEBUGFS_REG32(DC_WIN_PRESCALED_SIZE),
1614 DEBUGFS_REG32(DC_WIN_H_INITIAL_DDA),
1615 DEBUGFS_REG32(DC_WIN_V_INITIAL_DDA),
1616 DEBUGFS_REG32(DC_WIN_DDA_INC),
1617 DEBUGFS_REG32(DC_WIN_LINE_STRIDE),
1618 DEBUGFS_REG32(DC_WIN_BUF_STRIDE),
1619 DEBUGFS_REG32(DC_WIN_UV_BUF_STRIDE),
1620 DEBUGFS_REG32(DC_WIN_BUFFER_ADDR_MODE),
1621 DEBUGFS_REG32(DC_WIN_DV_CONTROL),
1622 DEBUGFS_REG32(DC_WIN_BLEND_NOKEY),
1623 DEBUGFS_REG32(DC_WIN_BLEND_1WIN),
1624 DEBUGFS_REG32(DC_WIN_BLEND_2WIN_X),
1625 DEBUGFS_REG32(DC_WIN_BLEND_2WIN_Y),
1626 DEBUGFS_REG32(DC_WIN_BLEND_3WIN_XY),
1627 DEBUGFS_REG32(DC_WIN_HP_FETCH_CONTROL),
1628 DEBUGFS_REG32(DC_WINBUF_START_ADDR),
1629 DEBUGFS_REG32(DC_WINBUF_START_ADDR_NS),
1630 DEBUGFS_REG32(DC_WINBUF_START_ADDR_U),
1631 DEBUGFS_REG32(DC_WINBUF_START_ADDR_U_NS),
1632 DEBUGFS_REG32(DC_WINBUF_START_ADDR_V),
1633 DEBUGFS_REG32(DC_WINBUF_START_ADDR_V_NS),
1634 DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET),
1635 DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET_NS),
1636 DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET),
1637 DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET_NS),
1638 DEBUGFS_REG32(DC_WINBUF_UFLOW_STATUS),
1639 DEBUGFS_REG32(DC_WINBUF_AD_UFLOW_STATUS),
1640 DEBUGFS_REG32(DC_WINBUF_BD_UFLOW_STATUS),
1641 DEBUGFS_REG32(DC_WINBUF_CD_UFLOW_STATUS),
1642 };
1643
tegra_dc_show_regs(struct seq_file * s,void * data)1644 static int tegra_dc_show_regs(struct seq_file *s, void *data)
1645 {
1646 struct drm_info_node *node = s->private;
1647 struct tegra_dc *dc = node->info_ent->data;
1648 unsigned int i;
1649 int err = 0;
1650
1651 drm_modeset_lock(&dc->base.mutex, NULL);
1652
1653 if (!dc->base.state->active) {
1654 err = -EBUSY;
1655 goto unlock;
1656 }
1657
1658 for (i = 0; i < ARRAY_SIZE(tegra_dc_regs); i++) {
1659 unsigned int offset = tegra_dc_regs[i].offset;
1660
1661 seq_printf(s, "%-40s %#05x %08x\n", tegra_dc_regs[i].name,
1662 offset, tegra_dc_readl(dc, offset));
1663 }
1664
1665 unlock:
1666 drm_modeset_unlock(&dc->base.mutex);
1667 return err;
1668 }
1669
tegra_dc_show_crc(struct seq_file * s,void * data)1670 static int tegra_dc_show_crc(struct seq_file *s, void *data)
1671 {
1672 struct drm_info_node *node = s->private;
1673 struct tegra_dc *dc = node->info_ent->data;
1674 int err = 0;
1675 u32 value;
1676
1677 drm_modeset_lock(&dc->base.mutex, NULL);
1678
1679 if (!dc->base.state->active) {
1680 err = -EBUSY;
1681 goto unlock;
1682 }
1683
1684 value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
1685 tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
1686 tegra_dc_commit(dc);
1687
1688 drm_crtc_wait_one_vblank(&dc->base);
1689 drm_crtc_wait_one_vblank(&dc->base);
1690
1691 value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
1692 seq_printf(s, "%08x\n", value);
1693
1694 tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
1695
1696 unlock:
1697 drm_modeset_unlock(&dc->base.mutex);
1698 return err;
1699 }
1700
tegra_dc_show_stats(struct seq_file * s,void * data)1701 static int tegra_dc_show_stats(struct seq_file *s, void *data)
1702 {
1703 struct drm_info_node *node = s->private;
1704 struct tegra_dc *dc = node->info_ent->data;
1705
1706 seq_printf(s, "frames: %lu\n", dc->stats.frames);
1707 seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1708 seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1709 seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1710
1711 seq_printf(s, "frames total: %lu\n", dc->stats.frames_total);
1712 seq_printf(s, "vblank total: %lu\n", dc->stats.vblank_total);
1713 seq_printf(s, "underflow total: %lu\n", dc->stats.underflow_total);
1714 seq_printf(s, "overflow total: %lu\n", dc->stats.overflow_total);
1715
1716 return 0;
1717 }
1718
1719 static struct drm_info_list debugfs_files[] = {
1720 { "regs", tegra_dc_show_regs, 0, NULL },
1721 { "crc", tegra_dc_show_crc, 0, NULL },
1722 { "stats", tegra_dc_show_stats, 0, NULL },
1723 };
1724
tegra_dc_late_register(struct drm_crtc * crtc)1725 static int tegra_dc_late_register(struct drm_crtc *crtc)
1726 {
1727 unsigned int i, count = ARRAY_SIZE(debugfs_files);
1728 struct drm_minor *minor = crtc->dev->primary;
1729 struct dentry *root;
1730 struct tegra_dc *dc = to_tegra_dc(crtc);
1731
1732 #ifdef CONFIG_DEBUG_FS
1733 root = crtc->debugfs_entry;
1734 #else
1735 root = NULL;
1736 #endif
1737
1738 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1739 GFP_KERNEL);
1740 if (!dc->debugfs_files)
1741 return -ENOMEM;
1742
1743 for (i = 0; i < count; i++)
1744 dc->debugfs_files[i].data = dc;
1745
1746 drm_debugfs_create_files(dc->debugfs_files, count, root, minor);
1747
1748 return 0;
1749 }
1750
tegra_dc_early_unregister(struct drm_crtc * crtc)1751 static void tegra_dc_early_unregister(struct drm_crtc *crtc)
1752 {
1753 unsigned int count = ARRAY_SIZE(debugfs_files);
1754 struct drm_minor *minor = crtc->dev->primary;
1755 struct tegra_dc *dc = to_tegra_dc(crtc);
1756 struct dentry *root;
1757
1758 #ifdef CONFIG_DEBUG_FS
1759 root = crtc->debugfs_entry;
1760 #else
1761 root = NULL;
1762 #endif
1763
1764 drm_debugfs_remove_files(dc->debugfs_files, count, root, minor);
1765 kfree(dc->debugfs_files);
1766 dc->debugfs_files = NULL;
1767 }
1768
tegra_dc_get_vblank_counter(struct drm_crtc * crtc)1769 static u32 tegra_dc_get_vblank_counter(struct drm_crtc *crtc)
1770 {
1771 struct tegra_dc *dc = to_tegra_dc(crtc);
1772
1773 /* XXX vblank syncpoints don't work with nvdisplay yet */
1774 if (dc->syncpt && !dc->soc->has_nvdisplay)
1775 return host1x_syncpt_read(dc->syncpt);
1776
1777 /* fallback to software emulated VBLANK counter */
1778 return (u32)drm_crtc_vblank_count(&dc->base);
1779 }
1780
tegra_dc_enable_vblank(struct drm_crtc * crtc)1781 static int tegra_dc_enable_vblank(struct drm_crtc *crtc)
1782 {
1783 struct tegra_dc *dc = to_tegra_dc(crtc);
1784 u32 value;
1785
1786 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1787 value |= VBLANK_INT;
1788 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1789
1790 return 0;
1791 }
1792
tegra_dc_disable_vblank(struct drm_crtc * crtc)1793 static void tegra_dc_disable_vblank(struct drm_crtc *crtc)
1794 {
1795 struct tegra_dc *dc = to_tegra_dc(crtc);
1796 u32 value;
1797
1798 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1799 value &= ~VBLANK_INT;
1800 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1801 }
1802
1803 static const struct drm_crtc_funcs tegra_crtc_funcs = {
1804 .page_flip = drm_atomic_helper_page_flip,
1805 .set_config = drm_atomic_helper_set_config,
1806 .destroy = tegra_dc_destroy,
1807 .reset = tegra_crtc_reset,
1808 .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1809 .atomic_destroy_state = tegra_crtc_atomic_destroy_state,
1810 .late_register = tegra_dc_late_register,
1811 .early_unregister = tegra_dc_early_unregister,
1812 .get_vblank_counter = tegra_dc_get_vblank_counter,
1813 .enable_vblank = tegra_dc_enable_vblank,
1814 .disable_vblank = tegra_dc_disable_vblank,
1815 };
1816
tegra_dc_set_timings(struct tegra_dc * dc,struct drm_display_mode * mode)1817 static int tegra_dc_set_timings(struct tegra_dc *dc,
1818 struct drm_display_mode *mode)
1819 {
1820 unsigned int h_ref_to_sync = 1;
1821 unsigned int v_ref_to_sync = 1;
1822 unsigned long value;
1823
1824 if (!dc->soc->has_nvdisplay) {
1825 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1826
1827 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1828 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1829 }
1830
1831 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1832 ((mode->hsync_end - mode->hsync_start) << 0);
1833 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1834
1835 value = ((mode->vtotal - mode->vsync_end) << 16) |
1836 ((mode->htotal - mode->hsync_end) << 0);
1837 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1838
1839 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1840 ((mode->hsync_start - mode->hdisplay) << 0);
1841 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1842
1843 value = (mode->vdisplay << 16) | mode->hdisplay;
1844 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1845
1846 return 0;
1847 }
1848
1849 /**
1850 * tegra_dc_state_setup_clock - check clock settings and store them in atomic
1851 * state
1852 * @dc: display controller
1853 * @crtc_state: CRTC atomic state
1854 * @clk: parent clock for display controller
1855 * @pclk: pixel clock
1856 * @div: shift clock divider
1857 *
1858 * Returns:
1859 * 0 on success or a negative error-code on failure.
1860 */
tegra_dc_state_setup_clock(struct tegra_dc * dc,struct drm_crtc_state * crtc_state,struct clk * clk,unsigned long pclk,unsigned int div)1861 int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1862 struct drm_crtc_state *crtc_state,
1863 struct clk *clk, unsigned long pclk,
1864 unsigned int div)
1865 {
1866 struct tegra_dc_state *state = to_dc_state(crtc_state);
1867
1868 if (!clk_has_parent(dc->clk, clk))
1869 return -EINVAL;
1870
1871 state->clk = clk;
1872 state->pclk = pclk;
1873 state->div = div;
1874
1875 return 0;
1876 }
1877
tegra_dc_update_voltage_state(struct tegra_dc * dc,struct tegra_dc_state * state)1878 static void tegra_dc_update_voltage_state(struct tegra_dc *dc,
1879 struct tegra_dc_state *state)
1880 {
1881 unsigned long rate, pstate;
1882 struct dev_pm_opp *opp;
1883 int err;
1884
1885 if (!dc->has_opp_table)
1886 return;
1887
1888 /* calculate actual pixel clock rate which depends on internal divider */
1889 rate = DIV_ROUND_UP(clk_get_rate(dc->clk) * 2, state->div + 2);
1890
1891 /* find suitable OPP for the rate */
1892 opp = dev_pm_opp_find_freq_ceil(dc->dev, &rate);
1893
1894 /*
1895 * Very high resolution modes may results in a clock rate that is
1896 * above the characterized maximum. In this case it's okay to fall
1897 * back to the characterized maximum.
1898 */
1899 if (opp == ERR_PTR(-ERANGE))
1900 opp = dev_pm_opp_find_freq_floor(dc->dev, &rate);
1901
1902 if (IS_ERR(opp)) {
1903 dev_err(dc->dev, "failed to find OPP for %luHz: %pe\n",
1904 rate, opp);
1905 return;
1906 }
1907
1908 pstate = dev_pm_opp_get_required_pstate(opp, 0);
1909 dev_pm_opp_put(opp);
1910
1911 /*
1912 * The minimum core voltage depends on the pixel clock rate (which
1913 * depends on internal clock divider of the CRTC) and not on the
1914 * rate of the display controller clock. This is why we're not using
1915 * dev_pm_opp_set_rate() API and instead controlling the power domain
1916 * directly.
1917 */
1918 err = dev_pm_genpd_set_performance_state(dc->dev, pstate);
1919 if (err)
1920 dev_err(dc->dev, "failed to set power domain state to %lu: %d\n",
1921 pstate, err);
1922 }
1923
tegra_dc_set_clock_rate(struct tegra_dc * dc,struct tegra_dc_state * state)1924 static void tegra_dc_set_clock_rate(struct tegra_dc *dc,
1925 struct tegra_dc_state *state)
1926 {
1927 int err;
1928
1929 err = clk_set_parent(dc->clk, state->clk);
1930 if (err < 0)
1931 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1932
1933 /*
1934 * Outputs may not want to change the parent clock rate. This is only
1935 * relevant to Tegra20 where only a single display PLL is available.
1936 * Since that PLL would typically be used for HDMI, an internal LVDS
1937 * panel would need to be driven by some other clock such as PLL_P
1938 * which is shared with other peripherals. Changing the clock rate
1939 * should therefore be avoided.
1940 */
1941 if (state->pclk > 0) {
1942 err = clk_set_rate(state->clk, state->pclk);
1943 if (err < 0)
1944 dev_err(dc->dev,
1945 "failed to set clock rate to %lu Hz\n",
1946 state->pclk);
1947
1948 err = clk_set_rate(dc->clk, state->pclk);
1949 if (err < 0)
1950 dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n",
1951 dc->clk, state->pclk, err);
1952 }
1953
1954 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1955 state->div);
1956 DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1957
1958 tegra_dc_update_voltage_state(dc, state);
1959 }
1960
tegra_dc_stop(struct tegra_dc * dc)1961 static void tegra_dc_stop(struct tegra_dc *dc)
1962 {
1963 u32 value;
1964
1965 /* stop the display controller */
1966 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1967 value &= ~DISP_CTRL_MODE_MASK;
1968 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1969
1970 tegra_dc_commit(dc);
1971 }
1972
tegra_dc_idle(struct tegra_dc * dc)1973 static bool tegra_dc_idle(struct tegra_dc *dc)
1974 {
1975 u32 value;
1976
1977 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1978
1979 return (value & DISP_CTRL_MODE_MASK) == 0;
1980 }
1981
tegra_dc_wait_idle(struct tegra_dc * dc,unsigned long timeout)1982 static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1983 {
1984 timeout = jiffies + msecs_to_jiffies(timeout);
1985
1986 while (time_before(jiffies, timeout)) {
1987 if (tegra_dc_idle(dc))
1988 return 0;
1989
1990 usleep_range(1000, 2000);
1991 }
1992
1993 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1994 return -ETIMEDOUT;
1995 }
1996
1997 static void
tegra_crtc_update_memory_bandwidth(struct drm_crtc * crtc,struct drm_atomic_state * state,bool prepare_bandwidth_transition)1998 tegra_crtc_update_memory_bandwidth(struct drm_crtc *crtc,
1999 struct drm_atomic_state *state,
2000 bool prepare_bandwidth_transition)
2001 {
2002 const struct tegra_plane_state *old_tegra_state, *new_tegra_state;
2003 u32 i, new_avg_bw, old_avg_bw, new_peak_bw, old_peak_bw;
2004 const struct drm_plane_state *old_plane_state;
2005 const struct drm_crtc_state *old_crtc_state;
2006 struct tegra_dc_window window, old_window;
2007 struct tegra_dc *dc = to_tegra_dc(crtc);
2008 struct tegra_plane *tegra;
2009 struct drm_plane *plane;
2010
2011 if (dc->soc->has_nvdisplay)
2012 return;
2013
2014 old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
2015
2016 if (!crtc->state->active) {
2017 if (!old_crtc_state->active)
2018 return;
2019
2020 /*
2021 * When CRTC is disabled on DPMS, the state of attached planes
2022 * is kept unchanged. Hence we need to enforce removal of the
2023 * bandwidths from the ICC paths.
2024 */
2025 drm_atomic_crtc_for_each_plane(plane, crtc) {
2026 tegra = to_tegra_plane(plane);
2027
2028 icc_set_bw(tegra->icc_mem, 0, 0);
2029 icc_set_bw(tegra->icc_mem_vfilter, 0, 0);
2030 }
2031
2032 return;
2033 }
2034
2035 for_each_old_plane_in_state(old_crtc_state->state, plane,
2036 old_plane_state, i) {
2037 old_tegra_state = to_const_tegra_plane_state(old_plane_state);
2038 new_tegra_state = to_const_tegra_plane_state(plane->state);
2039 tegra = to_tegra_plane(plane);
2040
2041 /*
2042 * We're iterating over the global atomic state and it contains
2043 * planes from another CRTC, hence we need to filter out the
2044 * planes unrelated to this CRTC.
2045 */
2046 if (tegra->dc != dc)
2047 continue;
2048
2049 new_avg_bw = new_tegra_state->avg_memory_bandwidth;
2050 old_avg_bw = old_tegra_state->avg_memory_bandwidth;
2051
2052 new_peak_bw = new_tegra_state->total_peak_memory_bandwidth;
2053 old_peak_bw = old_tegra_state->total_peak_memory_bandwidth;
2054
2055 /*
2056 * See the comment related to !crtc->state->active above,
2057 * which explains why bandwidths need to be updated when
2058 * CRTC is turning ON.
2059 */
2060 if (new_avg_bw == old_avg_bw && new_peak_bw == old_peak_bw &&
2061 old_crtc_state->active)
2062 continue;
2063
2064 window.src.h = drm_rect_height(&plane->state->src) >> 16;
2065 window.dst.h = drm_rect_height(&plane->state->dst);
2066
2067 old_window.src.h = drm_rect_height(&old_plane_state->src) >> 16;
2068 old_window.dst.h = drm_rect_height(&old_plane_state->dst);
2069
2070 /*
2071 * During the preparation phase (atomic_begin), the memory
2072 * freq should go high before the DC changes are committed
2073 * if bandwidth requirement goes up, otherwise memory freq
2074 * should to stay high if BW requirement goes down. The
2075 * opposite applies to the completion phase (post_commit).
2076 */
2077 if (prepare_bandwidth_transition) {
2078 new_avg_bw = max(old_avg_bw, new_avg_bw);
2079 new_peak_bw = max(old_peak_bw, new_peak_bw);
2080
2081 if (tegra_plane_use_vertical_filtering(tegra, &old_window))
2082 window = old_window;
2083 }
2084
2085 icc_set_bw(tegra->icc_mem, new_avg_bw, new_peak_bw);
2086
2087 if (tegra_plane_use_vertical_filtering(tegra, &window))
2088 icc_set_bw(tegra->icc_mem_vfilter, new_avg_bw, new_peak_bw);
2089 else
2090 icc_set_bw(tegra->icc_mem_vfilter, 0, 0);
2091 }
2092 }
2093
tegra_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_atomic_state * state)2094 static void tegra_crtc_atomic_disable(struct drm_crtc *crtc,
2095 struct drm_atomic_state *state)
2096 {
2097 struct tegra_dc *dc = to_tegra_dc(crtc);
2098 u32 value;
2099 int err;
2100
2101 if (!tegra_dc_idle(dc)) {
2102 tegra_dc_stop(dc);
2103
2104 /*
2105 * Ignore the return value, there isn't anything useful to do
2106 * in case this fails.
2107 */
2108 tegra_dc_wait_idle(dc, 100);
2109 }
2110
2111 /*
2112 * This should really be part of the RGB encoder driver, but clearing
2113 * these bits has the side-effect of stopping the display controller.
2114 * When that happens no VBLANK interrupts will be raised. At the same
2115 * time the encoder is disabled before the display controller, so the
2116 * above code is always going to timeout waiting for the controller
2117 * to go idle.
2118 *
2119 * Given the close coupling between the RGB encoder and the display
2120 * controller doing it here is still kind of okay. None of the other
2121 * encoder drivers require these bits to be cleared.
2122 *
2123 * XXX: Perhaps given that the display controller is switched off at
2124 * this point anyway maybe clearing these bits isn't even useful for
2125 * the RGB encoder?
2126 */
2127 if (dc->rgb) {
2128 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
2129 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
2130 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
2131 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
2132 }
2133
2134 tegra_dc_stats_reset(&dc->stats);
2135 drm_crtc_vblank_off(crtc);
2136
2137 spin_lock_irq(&crtc->dev->event_lock);
2138
2139 if (crtc->state->event) {
2140 drm_crtc_send_vblank_event(crtc, crtc->state->event);
2141 crtc->state->event = NULL;
2142 }
2143
2144 spin_unlock_irq(&crtc->dev->event_lock);
2145
2146 err = host1x_client_suspend(&dc->client);
2147 if (err < 0)
2148 dev_err(dc->dev, "failed to suspend: %d\n", err);
2149
2150 if (dc->has_opp_table) {
2151 err = dev_pm_genpd_set_performance_state(dc->dev, 0);
2152 if (err)
2153 dev_err(dc->dev,
2154 "failed to clear power domain state: %d\n", err);
2155 }
2156 }
2157
tegra_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_atomic_state * state)2158 static void tegra_crtc_atomic_enable(struct drm_crtc *crtc,
2159 struct drm_atomic_state *state)
2160 {
2161 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
2162 struct tegra_dc_state *crtc_state = to_dc_state(crtc->state);
2163 struct tegra_dc *dc = to_tegra_dc(crtc);
2164 u32 value;
2165 int err;
2166
2167 /* apply PLL changes */
2168 tegra_dc_set_clock_rate(dc, crtc_state);
2169
2170 err = host1x_client_resume(&dc->client);
2171 if (err < 0) {
2172 dev_err(dc->dev, "failed to resume: %d\n", err);
2173 return;
2174 }
2175
2176 /* initialize display controller */
2177 if (dc->syncpt) {
2178 u32 syncpt = host1x_syncpt_id(dc->syncpt), enable;
2179
2180 if (dc->soc->has_nvdisplay)
2181 enable = 1 << 31;
2182 else
2183 enable = 1 << 8;
2184
2185 value = SYNCPT_CNTRL_NO_STALL;
2186 tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
2187
2188 value = enable | syncpt;
2189 tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
2190 }
2191
2192 if (dc->soc->has_nvdisplay) {
2193 value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
2194 DSC_OBUF_UF_INT;
2195 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
2196
2197 value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
2198 DSC_OBUF_UF_INT | SD3_BUCKET_WALK_DONE_INT |
2199 HEAD_UF_INT | MSF_INT | REG_TMOUT_INT |
2200 REGION_CRC_INT | V_PULSE2_INT | V_PULSE3_INT |
2201 VBLANK_INT | FRAME_END_INT;
2202 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
2203
2204 value = SD3_BUCKET_WALK_DONE_INT | HEAD_UF_INT | VBLANK_INT |
2205 FRAME_END_INT;
2206 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
2207
2208 value = HEAD_UF_INT | REG_TMOUT_INT | FRAME_END_INT;
2209 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
2210
2211 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
2212 } else {
2213 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
2214 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
2215 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
2216
2217 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
2218 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
2219 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
2220
2221 /* initialize timer */
2222 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
2223 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
2224 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
2225
2226 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
2227 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
2228 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
2229
2230 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
2231 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
2232 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
2233
2234 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
2235 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
2236 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
2237 }
2238
2239 if (dc->soc->supports_background_color)
2240 tegra_dc_writel(dc, 0, DC_DISP_BLEND_BACKGROUND_COLOR);
2241 else
2242 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
2243
2244 /* apply pixel clock changes */
2245 if (!dc->soc->has_nvdisplay) {
2246 value = SHIFT_CLK_DIVIDER(crtc_state->div) | PIXEL_CLK_DIVIDER_PCD1;
2247 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
2248 }
2249
2250 /* program display mode */
2251 tegra_dc_set_timings(dc, mode);
2252
2253 /* interlacing isn't supported yet, so disable it */
2254 if (dc->soc->supports_interlacing) {
2255 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
2256 value &= ~INTERLACE_ENABLE;
2257 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
2258 }
2259
2260 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
2261 value &= ~DISP_CTRL_MODE_MASK;
2262 value |= DISP_CTRL_MODE_C_DISPLAY;
2263 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
2264
2265 if (!dc->soc->has_nvdisplay) {
2266 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
2267 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
2268 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
2269 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
2270 }
2271
2272 /* enable underflow reporting and display red for missing pixels */
2273 if (dc->soc->has_nvdisplay) {
2274 value = UNDERFLOW_MODE_RED | UNDERFLOW_REPORT_ENABLE;
2275 tegra_dc_writel(dc, value, DC_COM_RG_UNDERFLOW);
2276 }
2277
2278 if (dc->rgb) {
2279 /* XXX: parameterize? */
2280 value = SC0_H_QUALIFIER_NONE | SC1_H_QUALIFIER_NONE;
2281 tegra_dc_writel(dc, value, DC_DISP_SHIFT_CLOCK_OPTIONS);
2282 }
2283
2284 tegra_dc_commit(dc);
2285
2286 drm_crtc_vblank_on(crtc);
2287 }
2288
tegra_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_atomic_state * state)2289 static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
2290 struct drm_atomic_state *state)
2291 {
2292 unsigned long flags;
2293
2294 tegra_crtc_update_memory_bandwidth(crtc, state, true);
2295
2296 if (crtc->state->event) {
2297 spin_lock_irqsave(&crtc->dev->event_lock, flags);
2298
2299 if (drm_crtc_vblank_get(crtc) != 0)
2300 drm_crtc_send_vblank_event(crtc, crtc->state->event);
2301 else
2302 drm_crtc_arm_vblank_event(crtc, crtc->state->event);
2303
2304 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
2305
2306 crtc->state->event = NULL;
2307 }
2308 }
2309
tegra_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_atomic_state * state)2310 static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
2311 struct drm_atomic_state *state)
2312 {
2313 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
2314 crtc);
2315 struct tegra_dc_state *dc_state = to_dc_state(crtc_state);
2316 struct tegra_dc *dc = to_tegra_dc(crtc);
2317 u32 value;
2318
2319 value = dc_state->planes << 8 | GENERAL_UPDATE;
2320 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
2321 value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
2322
2323 value = dc_state->planes | GENERAL_ACT_REQ;
2324 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
2325 value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
2326 }
2327
tegra_plane_is_cursor(const struct drm_plane_state * state)2328 static bool tegra_plane_is_cursor(const struct drm_plane_state *state)
2329 {
2330 const struct tegra_dc_soc_info *soc = to_tegra_dc(state->crtc)->soc;
2331 const struct drm_format_info *fmt = state->fb->format;
2332 unsigned int src_w = drm_rect_width(&state->src) >> 16;
2333 unsigned int dst_w = drm_rect_width(&state->dst);
2334
2335 if (state->plane->type != DRM_PLANE_TYPE_CURSOR)
2336 return false;
2337
2338 if (soc->supports_cursor)
2339 return true;
2340
2341 if (src_w != dst_w || fmt->num_planes != 1 || src_w * fmt->cpp[0] > 256)
2342 return false;
2343
2344 return true;
2345 }
2346
2347 static unsigned long
tegra_plane_overlap_mask(struct drm_crtc_state * state,const struct drm_plane_state * plane_state)2348 tegra_plane_overlap_mask(struct drm_crtc_state *state,
2349 const struct drm_plane_state *plane_state)
2350 {
2351 const struct drm_plane_state *other_state;
2352 const struct tegra_plane *tegra;
2353 unsigned long overlap_mask = 0;
2354 struct drm_plane *plane;
2355 struct drm_rect rect;
2356
2357 if (!plane_state->visible || !plane_state->fb)
2358 return 0;
2359
2360 /*
2361 * Data-prefetch FIFO will easily help to overcome temporal memory
2362 * pressure if other plane overlaps with the cursor plane.
2363 */
2364 if (tegra_plane_is_cursor(plane_state))
2365 return 0;
2366
2367 drm_atomic_crtc_state_for_each_plane_state(plane, other_state, state) {
2368 rect = plane_state->dst;
2369
2370 tegra = to_tegra_plane(other_state->plane);
2371
2372 if (!other_state->visible || !other_state->fb)
2373 continue;
2374
2375 /*
2376 * Ignore cursor plane overlaps because it's not practical to
2377 * assume that it contributes to the bandwidth in overlapping
2378 * area if window width is small.
2379 */
2380 if (tegra_plane_is_cursor(other_state))
2381 continue;
2382
2383 if (drm_rect_intersect(&rect, &other_state->dst))
2384 overlap_mask |= BIT(tegra->index);
2385 }
2386
2387 return overlap_mask;
2388 }
2389
tegra_crtc_calculate_memory_bandwidth(struct drm_crtc * crtc,struct drm_atomic_state * state)2390 static int tegra_crtc_calculate_memory_bandwidth(struct drm_crtc *crtc,
2391 struct drm_atomic_state *state)
2392 {
2393 ulong overlap_mask[TEGRA_DC_LEGACY_PLANES_NUM] = {}, mask;
2394 u32 plane_peak_bw[TEGRA_DC_LEGACY_PLANES_NUM] = {};
2395 bool all_planes_overlap_simultaneously = true;
2396 const struct tegra_plane_state *tegra_state;
2397 const struct drm_plane_state *plane_state;
2398 struct tegra_dc *dc = to_tegra_dc(crtc);
2399 struct drm_crtc_state *new_state;
2400 struct tegra_plane *tegra;
2401 struct drm_plane *plane;
2402
2403 /*
2404 * The nv-display uses shared planes. The algorithm below assumes
2405 * maximum 3 planes per-CRTC, this assumption isn't applicable to
2406 * the nv-display. Note that T124 support has additional windows,
2407 * but currently they aren't supported by the driver.
2408 */
2409 if (dc->soc->has_nvdisplay)
2410 return 0;
2411
2412 new_state = drm_atomic_get_new_crtc_state(state, crtc);
2413
2414 /*
2415 * For overlapping planes pixel's data is fetched for each plane at
2416 * the same time, hence bandwidths are accumulated in this case.
2417 * This needs to be taken into account for calculating total bandwidth
2418 * consumed by all planes.
2419 *
2420 * Here we get the overlapping state of each plane, which is a
2421 * bitmask of plane indices telling with what planes there is an
2422 * overlap. Note that bitmask[plane] includes BIT(plane) in order
2423 * to make further code nicer and simpler.
2424 */
2425 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, new_state) {
2426 tegra_state = to_const_tegra_plane_state(plane_state);
2427 tegra = to_tegra_plane(plane);
2428
2429 if (WARN_ON_ONCE(tegra->index >= TEGRA_DC_LEGACY_PLANES_NUM))
2430 return -EINVAL;
2431
2432 plane_peak_bw[tegra->index] = tegra_state->peak_memory_bandwidth;
2433 mask = tegra_plane_overlap_mask(new_state, plane_state);
2434 overlap_mask[tegra->index] = mask;
2435
2436 if (hweight_long(mask) != 3)
2437 all_planes_overlap_simultaneously = false;
2438 }
2439
2440 /*
2441 * Then we calculate maximum bandwidth of each plane state.
2442 * The bandwidth includes the plane BW + BW of the "simultaneously"
2443 * overlapping planes, where "simultaneously" means areas where DC
2444 * fetches from the planes simultaneously during of scan-out process.
2445 *
2446 * For example, if plane A overlaps with planes B and C, but B and C
2447 * don't overlap, then the peak bandwidth will be either in area where
2448 * A-and-B or A-and-C planes overlap.
2449 *
2450 * The plane_peak_bw[] contains peak memory bandwidth values of
2451 * each plane, this information is needed by interconnect provider
2452 * in order to set up latency allowance based on the peak BW, see
2453 * tegra_crtc_update_memory_bandwidth().
2454 */
2455 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, new_state) {
2456 u32 i, old_peak_bw, new_peak_bw, overlap_bw = 0;
2457
2458 /*
2459 * Note that plane's atomic check doesn't touch the
2460 * total_peak_memory_bandwidth of enabled plane, hence the
2461 * current state contains the old bandwidth state from the
2462 * previous CRTC commit.
2463 */
2464 tegra_state = to_const_tegra_plane_state(plane_state);
2465 tegra = to_tegra_plane(plane);
2466
2467 for_each_set_bit(i, &overlap_mask[tegra->index], 3) {
2468 if (i == tegra->index)
2469 continue;
2470
2471 if (all_planes_overlap_simultaneously)
2472 overlap_bw += plane_peak_bw[i];
2473 else
2474 overlap_bw = max(overlap_bw, plane_peak_bw[i]);
2475 }
2476
2477 new_peak_bw = plane_peak_bw[tegra->index] + overlap_bw;
2478 old_peak_bw = tegra_state->total_peak_memory_bandwidth;
2479
2480 /*
2481 * If plane's peak bandwidth changed (for example plane isn't
2482 * overlapped anymore) and plane isn't in the atomic state,
2483 * then add plane to the state in order to have the bandwidth
2484 * updated.
2485 */
2486 if (old_peak_bw != new_peak_bw) {
2487 struct tegra_plane_state *new_tegra_state;
2488 struct drm_plane_state *new_plane_state;
2489
2490 new_plane_state = drm_atomic_get_plane_state(state, plane);
2491 if (IS_ERR(new_plane_state))
2492 return PTR_ERR(new_plane_state);
2493
2494 new_tegra_state = to_tegra_plane_state(new_plane_state);
2495 new_tegra_state->total_peak_memory_bandwidth = new_peak_bw;
2496 }
2497 }
2498
2499 return 0;
2500 }
2501
tegra_crtc_atomic_check(struct drm_crtc * crtc,struct drm_atomic_state * state)2502 static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
2503 struct drm_atomic_state *state)
2504 {
2505 int err;
2506
2507 err = tegra_crtc_calculate_memory_bandwidth(crtc, state);
2508 if (err)
2509 return err;
2510
2511 return 0;
2512 }
2513
tegra_crtc_atomic_post_commit(struct drm_crtc * crtc,struct drm_atomic_state * state)2514 void tegra_crtc_atomic_post_commit(struct drm_crtc *crtc,
2515 struct drm_atomic_state *state)
2516 {
2517 /*
2518 * Display bandwidth is allowed to go down only once hardware state
2519 * is known to be armed, i.e. state was committed and VBLANK event
2520 * received.
2521 */
2522 tegra_crtc_update_memory_bandwidth(crtc, state, false);
2523 }
2524
2525 static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
2526 .atomic_check = tegra_crtc_atomic_check,
2527 .atomic_begin = tegra_crtc_atomic_begin,
2528 .atomic_flush = tegra_crtc_atomic_flush,
2529 .atomic_enable = tegra_crtc_atomic_enable,
2530 .atomic_disable = tegra_crtc_atomic_disable,
2531 };
2532
tegra_dc_irq(int irq,void * data)2533 static irqreturn_t tegra_dc_irq(int irq, void *data)
2534 {
2535 struct tegra_dc *dc = data;
2536 unsigned long status;
2537
2538 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
2539 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
2540
2541 if (status & FRAME_END_INT) {
2542 /*
2543 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
2544 */
2545 dc->stats.frames_total++;
2546 dc->stats.frames++;
2547 }
2548
2549 if (status & VBLANK_INT) {
2550 /*
2551 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
2552 */
2553 drm_crtc_handle_vblank(&dc->base);
2554 dc->stats.vblank_total++;
2555 dc->stats.vblank++;
2556 }
2557
2558 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
2559 /*
2560 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
2561 */
2562 dc->stats.underflow_total++;
2563 dc->stats.underflow++;
2564 }
2565
2566 if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
2567 /*
2568 dev_dbg(dc->dev, "%s(): overflow\n", __func__);
2569 */
2570 dc->stats.overflow_total++;
2571 dc->stats.overflow++;
2572 }
2573
2574 if (status & HEAD_UF_INT) {
2575 dev_dbg_ratelimited(dc->dev, "%s(): head underflow\n", __func__);
2576 dc->stats.underflow_total++;
2577 dc->stats.underflow++;
2578 }
2579
2580 return IRQ_HANDLED;
2581 }
2582
tegra_dc_has_window_groups(struct tegra_dc * dc)2583 static bool tegra_dc_has_window_groups(struct tegra_dc *dc)
2584 {
2585 unsigned int i;
2586
2587 if (!dc->soc->wgrps)
2588 return true;
2589
2590 for (i = 0; i < dc->soc->num_wgrps; i++) {
2591 const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i];
2592
2593 if (wgrp->dc == dc->pipe && wgrp->num_windows > 0)
2594 return true;
2595 }
2596
2597 return false;
2598 }
2599
tegra_dc_early_init(struct host1x_client * client)2600 static int tegra_dc_early_init(struct host1x_client *client)
2601 {
2602 struct drm_device *drm = dev_get_drvdata(client->host);
2603 struct tegra_drm *tegra = drm->dev_private;
2604
2605 tegra->num_crtcs++;
2606
2607 return 0;
2608 }
2609
tegra_dc_init(struct host1x_client * client)2610 static int tegra_dc_init(struct host1x_client *client)
2611 {
2612 struct drm_device *drm = dev_get_drvdata(client->host);
2613 unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
2614 struct tegra_dc *dc = host1x_client_to_dc(client);
2615 struct tegra_drm *tegra = drm->dev_private;
2616 struct drm_plane *primary = NULL;
2617 struct drm_plane *cursor = NULL;
2618 int err;
2619
2620 /*
2621 * DC has been reset by now, so VBLANK syncpoint can be released
2622 * for general use.
2623 */
2624 host1x_syncpt_release_vblank_reservation(client, 26 + dc->pipe);
2625
2626 /*
2627 * XXX do not register DCs with no window groups because we cannot
2628 * assign a primary plane to them, which in turn will cause KMS to
2629 * crash.
2630 */
2631 if (!tegra_dc_has_window_groups(dc))
2632 return 0;
2633
2634 /*
2635 * Set the display hub as the host1x client parent for the display
2636 * controller. This is needed for the runtime reference counting that
2637 * ensures the display hub is always powered when any of the display
2638 * controllers are.
2639 */
2640 if (dc->soc->has_nvdisplay)
2641 client->parent = &tegra->hub->client;
2642
2643 dc->syncpt = host1x_syncpt_request(client, flags);
2644 if (!dc->syncpt)
2645 dev_warn(dc->dev, "failed to allocate syncpoint\n");
2646
2647 err = host1x_client_iommu_attach(client);
2648 if (err < 0 && err != -ENODEV) {
2649 dev_err(client->dev, "failed to attach to domain: %d\n", err);
2650 return err;
2651 }
2652
2653 if (dc->soc->wgrps)
2654 primary = tegra_dc_add_shared_planes(drm, dc);
2655 else
2656 primary = tegra_dc_add_planes(drm, dc);
2657
2658 if (IS_ERR(primary)) {
2659 err = PTR_ERR(primary);
2660 goto cleanup;
2661 }
2662
2663 if (dc->soc->supports_cursor) {
2664 cursor = tegra_dc_cursor_plane_create(drm, dc);
2665 if (IS_ERR(cursor)) {
2666 err = PTR_ERR(cursor);
2667 goto cleanup;
2668 }
2669 } else {
2670 /* dedicate one overlay to mouse cursor */
2671 cursor = tegra_dc_overlay_plane_create(drm, dc, 2, true);
2672 if (IS_ERR(cursor)) {
2673 err = PTR_ERR(cursor);
2674 goto cleanup;
2675 }
2676 }
2677
2678 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
2679 &tegra_crtc_funcs, NULL);
2680 if (err < 0)
2681 goto cleanup;
2682
2683 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
2684
2685 /*
2686 * Keep track of the minimum pitch alignment across all display
2687 * controllers.
2688 */
2689 if (dc->soc->pitch_align > tegra->pitch_align)
2690 tegra->pitch_align = dc->soc->pitch_align;
2691
2692 /* track maximum resolution */
2693 if (dc->soc->has_nvdisplay)
2694 drm->mode_config.max_width = drm->mode_config.max_height = 16384;
2695 else
2696 drm->mode_config.max_width = drm->mode_config.max_height = 4096;
2697
2698 err = tegra_dc_rgb_init(drm, dc);
2699 if (err < 0 && err != -ENODEV) {
2700 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
2701 goto cleanup;
2702 }
2703
2704 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
2705 dev_name(dc->dev), dc);
2706 if (err < 0) {
2707 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
2708 err);
2709 goto cleanup;
2710 }
2711
2712 /*
2713 * Inherit the DMA parameters (such as maximum segment size) from the
2714 * parent host1x device.
2715 */
2716 client->dev->dma_parms = client->host->dma_parms;
2717
2718 return 0;
2719
2720 cleanup:
2721 if (!IS_ERR_OR_NULL(cursor))
2722 drm_plane_cleanup(cursor);
2723
2724 if (!IS_ERR(primary))
2725 drm_plane_cleanup(primary);
2726
2727 host1x_client_iommu_detach(client);
2728 host1x_syncpt_put(dc->syncpt);
2729
2730 return err;
2731 }
2732
tegra_dc_exit(struct host1x_client * client)2733 static int tegra_dc_exit(struct host1x_client *client)
2734 {
2735 struct tegra_dc *dc = host1x_client_to_dc(client);
2736 int err;
2737
2738 if (!tegra_dc_has_window_groups(dc))
2739 return 0;
2740
2741 /* avoid a dangling pointer just in case this disappears */
2742 client->dev->dma_parms = NULL;
2743
2744 devm_free_irq(dc->dev, dc->irq, dc);
2745
2746 err = tegra_dc_rgb_exit(dc);
2747 if (err) {
2748 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
2749 return err;
2750 }
2751
2752 host1x_client_iommu_detach(client);
2753 host1x_syncpt_put(dc->syncpt);
2754
2755 return 0;
2756 }
2757
tegra_dc_late_exit(struct host1x_client * client)2758 static int tegra_dc_late_exit(struct host1x_client *client)
2759 {
2760 struct drm_device *drm = dev_get_drvdata(client->host);
2761 struct tegra_drm *tegra = drm->dev_private;
2762
2763 tegra->num_crtcs--;
2764
2765 return 0;
2766 }
2767
tegra_dc_runtime_suspend(struct host1x_client * client)2768 static int tegra_dc_runtime_suspend(struct host1x_client *client)
2769 {
2770 struct tegra_dc *dc = host1x_client_to_dc(client);
2771 struct device *dev = client->dev;
2772 int err;
2773
2774 err = reset_control_assert(dc->rst);
2775 if (err < 0) {
2776 dev_err(dev, "failed to assert reset: %d\n", err);
2777 return err;
2778 }
2779
2780 if (dc->soc->has_powergate)
2781 tegra_powergate_power_off(dc->powergate);
2782
2783 clk_disable_unprepare(dc->clk);
2784 pm_runtime_put_sync(dev);
2785
2786 return 0;
2787 }
2788
tegra_dc_runtime_resume(struct host1x_client * client)2789 static int tegra_dc_runtime_resume(struct host1x_client *client)
2790 {
2791 struct tegra_dc *dc = host1x_client_to_dc(client);
2792 struct device *dev = client->dev;
2793 int err;
2794
2795 err = pm_runtime_resume_and_get(dev);
2796 if (err < 0) {
2797 dev_err(dev, "failed to get runtime PM: %d\n", err);
2798 return err;
2799 }
2800
2801 if (dc->soc->has_powergate) {
2802 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
2803 dc->rst);
2804 if (err < 0) {
2805 dev_err(dev, "failed to power partition: %d\n", err);
2806 goto put_rpm;
2807 }
2808 } else {
2809 err = clk_prepare_enable(dc->clk);
2810 if (err < 0) {
2811 dev_err(dev, "failed to enable clock: %d\n", err);
2812 goto put_rpm;
2813 }
2814
2815 err = reset_control_deassert(dc->rst);
2816 if (err < 0) {
2817 dev_err(dev, "failed to deassert reset: %d\n", err);
2818 goto disable_clk;
2819 }
2820 }
2821
2822 return 0;
2823
2824 disable_clk:
2825 clk_disable_unprepare(dc->clk);
2826 put_rpm:
2827 pm_runtime_put_sync(dev);
2828 return err;
2829 }
2830
2831 static const struct host1x_client_ops dc_client_ops = {
2832 .early_init = tegra_dc_early_init,
2833 .init = tegra_dc_init,
2834 .exit = tegra_dc_exit,
2835 .late_exit = tegra_dc_late_exit,
2836 .suspend = tegra_dc_runtime_suspend,
2837 .resume = tegra_dc_runtime_resume,
2838 };
2839
2840 static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
2841 .supports_background_color = false,
2842 .supports_interlacing = false,
2843 .supports_cursor = false,
2844 .supports_block_linear = false,
2845 .supports_sector_layout = false,
2846 .has_legacy_blending = true,
2847 .pitch_align = 8,
2848 .has_powergate = false,
2849 .coupled_pm = true,
2850 .has_nvdisplay = false,
2851 .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
2852 .primary_formats = tegra20_primary_formats,
2853 .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
2854 .overlay_formats = tegra20_overlay_formats,
2855 .modifiers = tegra20_modifiers,
2856 .has_win_a_without_filters = true,
2857 .has_win_b_vfilter_mem_client = true,
2858 .has_win_c_without_vert_filter = true,
2859 .plane_tiled_memory_bandwidth_x2 = false,
2860 .has_pll_d2_out0 = false,
2861 };
2862
2863 static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
2864 .supports_background_color = false,
2865 .supports_interlacing = false,
2866 .supports_cursor = false,
2867 .supports_block_linear = false,
2868 .supports_sector_layout = false,
2869 .has_legacy_blending = true,
2870 .pitch_align = 8,
2871 .has_powergate = false,
2872 .coupled_pm = false,
2873 .has_nvdisplay = false,
2874 .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
2875 .primary_formats = tegra20_primary_formats,
2876 .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
2877 .overlay_formats = tegra20_overlay_formats,
2878 .modifiers = tegra20_modifiers,
2879 .has_win_a_without_filters = false,
2880 .has_win_b_vfilter_mem_client = true,
2881 .has_win_c_without_vert_filter = false,
2882 .plane_tiled_memory_bandwidth_x2 = true,
2883 .has_pll_d2_out0 = true,
2884 };
2885
2886 static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
2887 .supports_background_color = false,
2888 .supports_interlacing = false,
2889 .supports_cursor = false,
2890 .supports_block_linear = false,
2891 .supports_sector_layout = false,
2892 .has_legacy_blending = true,
2893 .pitch_align = 64,
2894 .has_powergate = true,
2895 .coupled_pm = false,
2896 .has_nvdisplay = false,
2897 .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2898 .primary_formats = tegra114_primary_formats,
2899 .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2900 .overlay_formats = tegra114_overlay_formats,
2901 .modifiers = tegra20_modifiers,
2902 .has_win_a_without_filters = false,
2903 .has_win_b_vfilter_mem_client = false,
2904 .has_win_c_without_vert_filter = false,
2905 .plane_tiled_memory_bandwidth_x2 = true,
2906 .has_pll_d2_out0 = true,
2907 };
2908
2909 static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
2910 .supports_background_color = true,
2911 .supports_interlacing = true,
2912 .supports_cursor = true,
2913 .supports_block_linear = true,
2914 .supports_sector_layout = false,
2915 .has_legacy_blending = false,
2916 .pitch_align = 64,
2917 .has_powergate = true,
2918 .coupled_pm = false,
2919 .has_nvdisplay = false,
2920 .num_primary_formats = ARRAY_SIZE(tegra124_primary_formats),
2921 .primary_formats = tegra124_primary_formats,
2922 .num_overlay_formats = ARRAY_SIZE(tegra124_overlay_formats),
2923 .overlay_formats = tegra124_overlay_formats,
2924 .modifiers = tegra124_modifiers,
2925 .has_win_a_without_filters = false,
2926 .has_win_b_vfilter_mem_client = false,
2927 .has_win_c_without_vert_filter = false,
2928 .plane_tiled_memory_bandwidth_x2 = false,
2929 .has_pll_d2_out0 = true,
2930 };
2931
2932 static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
2933 .supports_background_color = true,
2934 .supports_interlacing = true,
2935 .supports_cursor = true,
2936 .supports_block_linear = true,
2937 .supports_sector_layout = false,
2938 .has_legacy_blending = false,
2939 .pitch_align = 64,
2940 .has_powergate = true,
2941 .coupled_pm = false,
2942 .has_nvdisplay = false,
2943 .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2944 .primary_formats = tegra114_primary_formats,
2945 .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2946 .overlay_formats = tegra114_overlay_formats,
2947 .modifiers = tegra124_modifiers,
2948 .has_win_a_without_filters = false,
2949 .has_win_b_vfilter_mem_client = false,
2950 .has_win_c_without_vert_filter = false,
2951 .plane_tiled_memory_bandwidth_x2 = false,
2952 .has_pll_d2_out0 = true,
2953 };
2954
2955 static const struct tegra_windowgroup_soc tegra186_dc_wgrps[] = {
2956 {
2957 .index = 0,
2958 .dc = 0,
2959 .windows = (const unsigned int[]) { 0 },
2960 .num_windows = 1,
2961 }, {
2962 .index = 1,
2963 .dc = 1,
2964 .windows = (const unsigned int[]) { 1 },
2965 .num_windows = 1,
2966 }, {
2967 .index = 2,
2968 .dc = 1,
2969 .windows = (const unsigned int[]) { 2 },
2970 .num_windows = 1,
2971 }, {
2972 .index = 3,
2973 .dc = 2,
2974 .windows = (const unsigned int[]) { 3 },
2975 .num_windows = 1,
2976 }, {
2977 .index = 4,
2978 .dc = 2,
2979 .windows = (const unsigned int[]) { 4 },
2980 .num_windows = 1,
2981 }, {
2982 .index = 5,
2983 .dc = 2,
2984 .windows = (const unsigned int[]) { 5 },
2985 .num_windows = 1,
2986 },
2987 };
2988
2989 static const struct tegra_dc_soc_info tegra186_dc_soc_info = {
2990 .supports_background_color = true,
2991 .supports_interlacing = true,
2992 .supports_cursor = true,
2993 .supports_block_linear = true,
2994 .supports_sector_layout = false,
2995 .has_legacy_blending = false,
2996 .pitch_align = 64,
2997 .has_powergate = false,
2998 .coupled_pm = false,
2999 .has_nvdisplay = true,
3000 .wgrps = tegra186_dc_wgrps,
3001 .num_wgrps = ARRAY_SIZE(tegra186_dc_wgrps),
3002 .plane_tiled_memory_bandwidth_x2 = false,
3003 .has_pll_d2_out0 = false,
3004 };
3005
3006 static const struct tegra_windowgroup_soc tegra194_dc_wgrps[] = {
3007 {
3008 .index = 0,
3009 .dc = 0,
3010 .windows = (const unsigned int[]) { 0 },
3011 .num_windows = 1,
3012 }, {
3013 .index = 1,
3014 .dc = 1,
3015 .windows = (const unsigned int[]) { 1 },
3016 .num_windows = 1,
3017 }, {
3018 .index = 2,
3019 .dc = 1,
3020 .windows = (const unsigned int[]) { 2 },
3021 .num_windows = 1,
3022 }, {
3023 .index = 3,
3024 .dc = 2,
3025 .windows = (const unsigned int[]) { 3 },
3026 .num_windows = 1,
3027 }, {
3028 .index = 4,
3029 .dc = 2,
3030 .windows = (const unsigned int[]) { 4 },
3031 .num_windows = 1,
3032 }, {
3033 .index = 5,
3034 .dc = 2,
3035 .windows = (const unsigned int[]) { 5 },
3036 .num_windows = 1,
3037 },
3038 };
3039
3040 static const struct tegra_dc_soc_info tegra194_dc_soc_info = {
3041 .supports_background_color = true,
3042 .supports_interlacing = true,
3043 .supports_cursor = true,
3044 .supports_block_linear = true,
3045 .supports_sector_layout = true,
3046 .has_legacy_blending = false,
3047 .pitch_align = 64,
3048 .has_powergate = false,
3049 .coupled_pm = false,
3050 .has_nvdisplay = true,
3051 .wgrps = tegra194_dc_wgrps,
3052 .num_wgrps = ARRAY_SIZE(tegra194_dc_wgrps),
3053 .plane_tiled_memory_bandwidth_x2 = false,
3054 .has_pll_d2_out0 = false,
3055 };
3056
3057 static const struct of_device_id tegra_dc_of_match[] = {
3058 {
3059 .compatible = "nvidia,tegra194-dc",
3060 .data = &tegra194_dc_soc_info,
3061 }, {
3062 .compatible = "nvidia,tegra186-dc",
3063 .data = &tegra186_dc_soc_info,
3064 }, {
3065 .compatible = "nvidia,tegra210-dc",
3066 .data = &tegra210_dc_soc_info,
3067 }, {
3068 .compatible = "nvidia,tegra124-dc",
3069 .data = &tegra124_dc_soc_info,
3070 }, {
3071 .compatible = "nvidia,tegra114-dc",
3072 .data = &tegra114_dc_soc_info,
3073 }, {
3074 .compatible = "nvidia,tegra30-dc",
3075 .data = &tegra30_dc_soc_info,
3076 }, {
3077 .compatible = "nvidia,tegra20-dc",
3078 .data = &tegra20_dc_soc_info,
3079 }, {
3080 /* sentinel */
3081 }
3082 };
3083 MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
3084
tegra_dc_parse_dt(struct tegra_dc * dc)3085 static int tegra_dc_parse_dt(struct tegra_dc *dc)
3086 {
3087 struct device_node *np;
3088 u32 value = 0;
3089 int err;
3090
3091 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
3092 if (err < 0) {
3093 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
3094
3095 /*
3096 * If the nvidia,head property isn't present, try to find the
3097 * correct head number by looking up the position of this
3098 * display controller's node within the device tree. Assuming
3099 * that the nodes are ordered properly in the DTS file and
3100 * that the translation into a flattened device tree blob
3101 * preserves that ordering this will actually yield the right
3102 * head number.
3103 *
3104 * If those assumptions don't hold, this will still work for
3105 * cases where only a single display controller is used.
3106 */
3107 for_each_matching_node(np, tegra_dc_of_match) {
3108 if (np == dc->dev->of_node) {
3109 of_node_put(np);
3110 break;
3111 }
3112
3113 value++;
3114 }
3115 }
3116
3117 dc->pipe = value;
3118
3119 return 0;
3120 }
3121
tegra_dc_match_by_pipe(struct device * dev,const void * data)3122 static int tegra_dc_match_by_pipe(struct device *dev, const void *data)
3123 {
3124 struct tegra_dc *dc = dev_get_drvdata(dev);
3125 unsigned int pipe = (unsigned long)(void *)data;
3126
3127 return dc->pipe == pipe;
3128 }
3129
tegra_dc_couple(struct tegra_dc * dc)3130 static int tegra_dc_couple(struct tegra_dc *dc)
3131 {
3132 /*
3133 * On Tegra20, DC1 requires DC0 to be taken out of reset in order to
3134 * be enabled, otherwise CPU hangs on writing to CMD_DISPLAY_COMMAND /
3135 * POWER_CONTROL registers during CRTC enabling.
3136 */
3137 if (dc->soc->coupled_pm && dc->pipe == 1) {
3138 struct device *companion;
3139 struct tegra_dc *parent;
3140
3141 companion = driver_find_device(dc->dev->driver, NULL, (const void *)0,
3142 tegra_dc_match_by_pipe);
3143 if (!companion)
3144 return -EPROBE_DEFER;
3145
3146 parent = dev_get_drvdata(companion);
3147 dc->client.parent = &parent->client;
3148
3149 dev_dbg(dc->dev, "coupled to %s\n", dev_name(companion));
3150 }
3151
3152 return 0;
3153 }
3154
tegra_dc_init_opp_table(struct tegra_dc * dc)3155 static int tegra_dc_init_opp_table(struct tegra_dc *dc)
3156 {
3157 struct tegra_core_opp_params opp_params = {};
3158 int err;
3159
3160 err = devm_tegra_core_dev_init_opp_table(dc->dev, &opp_params);
3161 if (err && err != -ENODEV)
3162 return err;
3163
3164 if (err)
3165 dc->has_opp_table = false;
3166 else
3167 dc->has_opp_table = true;
3168
3169 return 0;
3170 }
3171
tegra_dc_probe(struct platform_device * pdev)3172 static int tegra_dc_probe(struct platform_device *pdev)
3173 {
3174 u64 dma_mask = dma_get_mask(pdev->dev.parent);
3175 struct tegra_dc *dc;
3176 int err;
3177
3178 err = dma_coerce_mask_and_coherent(&pdev->dev, dma_mask);
3179 if (err < 0) {
3180 dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
3181 return err;
3182 }
3183
3184 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
3185 if (!dc)
3186 return -ENOMEM;
3187
3188 dc->soc = of_device_get_match_data(&pdev->dev);
3189
3190 INIT_LIST_HEAD(&dc->list);
3191 dc->dev = &pdev->dev;
3192
3193 err = tegra_dc_parse_dt(dc);
3194 if (err < 0)
3195 return err;
3196
3197 err = tegra_dc_couple(dc);
3198 if (err < 0)
3199 return err;
3200
3201 dc->clk = devm_clk_get(&pdev->dev, NULL);
3202 if (IS_ERR(dc->clk)) {
3203 dev_err(&pdev->dev, "failed to get clock\n");
3204 return PTR_ERR(dc->clk);
3205 }
3206
3207 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
3208 if (IS_ERR(dc->rst)) {
3209 dev_err(&pdev->dev, "failed to get reset\n");
3210 return PTR_ERR(dc->rst);
3211 }
3212
3213 /* assert reset and disable clock */
3214 err = clk_prepare_enable(dc->clk);
3215 if (err < 0)
3216 return err;
3217
3218 usleep_range(2000, 4000);
3219
3220 err = reset_control_assert(dc->rst);
3221 if (err < 0) {
3222 clk_disable_unprepare(dc->clk);
3223 return err;
3224 }
3225
3226 usleep_range(2000, 4000);
3227
3228 clk_disable_unprepare(dc->clk);
3229
3230 if (dc->soc->has_powergate) {
3231 if (dc->pipe == 0)
3232 dc->powergate = TEGRA_POWERGATE_DIS;
3233 else
3234 dc->powergate = TEGRA_POWERGATE_DISB;
3235
3236 tegra_powergate_power_off(dc->powergate);
3237 }
3238
3239 err = tegra_dc_init_opp_table(dc);
3240 if (err < 0)
3241 return err;
3242
3243 dc->regs = devm_platform_ioremap_resource(pdev, 0);
3244 if (IS_ERR(dc->regs))
3245 return PTR_ERR(dc->regs);
3246
3247 dc->irq = platform_get_irq(pdev, 0);
3248 if (dc->irq < 0)
3249 return -ENXIO;
3250
3251 err = tegra_dc_rgb_probe(dc);
3252 if (err < 0 && err != -ENODEV)
3253 return dev_err_probe(&pdev->dev, err,
3254 "failed to probe RGB output\n");
3255
3256 platform_set_drvdata(pdev, dc);
3257 pm_runtime_enable(&pdev->dev);
3258
3259 INIT_LIST_HEAD(&dc->client.list);
3260 dc->client.ops = &dc_client_ops;
3261 dc->client.dev = &pdev->dev;
3262
3263 err = host1x_client_register(&dc->client);
3264 if (err < 0) {
3265 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
3266 err);
3267 goto disable_pm;
3268 }
3269
3270 return 0;
3271
3272 disable_pm:
3273 pm_runtime_disable(&pdev->dev);
3274 tegra_dc_rgb_remove(dc);
3275
3276 return err;
3277 }
3278
tegra_dc_remove(struct platform_device * pdev)3279 static void tegra_dc_remove(struct platform_device *pdev)
3280 {
3281 struct tegra_dc *dc = platform_get_drvdata(pdev);
3282
3283 host1x_client_unregister(&dc->client);
3284
3285 tegra_dc_rgb_remove(dc);
3286
3287 pm_runtime_disable(&pdev->dev);
3288 }
3289
3290 struct platform_driver tegra_dc_driver = {
3291 .driver = {
3292 .name = "tegra-dc",
3293 .of_match_table = tegra_dc_of_match,
3294 },
3295 .probe = tegra_dc_probe,
3296 .remove_new = tegra_dc_remove,
3297 };
3298