• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
2 /*
3  * Copyright (c) 2013-2020, Mellanox Technologies inc. All rights reserved.
4  * Copyright (c) 2020, Intel Corporation. All rights reserved.
5  */
6 
7 #include <linux/debugfs.h>
8 #include <linux/highmem.h>
9 #include <linux/module.h>
10 #include <linux/init.h>
11 #include <linux/errno.h>
12 #include <linux/pci.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/slab.h>
15 #include <linux/bitmap.h>
16 #include <linux/sched.h>
17 #include <linux/sched/mm.h>
18 #include <linux/sched/task.h>
19 #include <linux/delay.h>
20 #include <rdma/ib_user_verbs.h>
21 #include <rdma/ib_addr.h>
22 #include <rdma/ib_cache.h>
23 #include <linux/mlx5/port.h>
24 #include <linux/mlx5/vport.h>
25 #include <linux/mlx5/fs.h>
26 #include <linux/mlx5/eswitch.h>
27 #include <linux/mlx5/driver.h>
28 #include <linux/list.h>
29 #include <rdma/ib_smi.h>
30 #include <rdma/ib_umem_odp.h>
31 #include <rdma/lag.h>
32 #include <linux/in.h>
33 #include <linux/etherdevice.h>
34 #include "mlx5_ib.h"
35 #include "ib_rep.h"
36 #include "cmd.h"
37 #include "devx.h"
38 #include "dm.h"
39 #include "fs.h"
40 #include "srq.h"
41 #include "qp.h"
42 #include "wr.h"
43 #include "restrack.h"
44 #include "counters.h"
45 #include "umr.h"
46 #include <rdma/uverbs_std_types.h>
47 #include <rdma/uverbs_ioctl.h>
48 #include <rdma/mlx5_user_ioctl_verbs.h>
49 #include <rdma/mlx5_user_ioctl_cmds.h>
50 #include "macsec.h"
51 #include "data_direct.h"
52 
53 #define UVERBS_MODULE_NAME mlx5_ib
54 #include <rdma/uverbs_named_ioctl.h>
55 
56 MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
57 MODULE_DESCRIPTION("Mellanox 5th generation network adapters (ConnectX series) IB driver");
58 MODULE_LICENSE("Dual BSD/GPL");
59 
60 struct mlx5_ib_event_work {
61 	struct work_struct	work;
62 	union {
63 		struct mlx5_ib_dev	      *dev;
64 		struct mlx5_ib_multiport_info *mpi;
65 	};
66 	bool			is_slave;
67 	unsigned int		event;
68 	void			*param;
69 };
70 
71 enum {
72 	MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
73 };
74 
75 static struct workqueue_struct *mlx5_ib_event_wq;
76 static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
77 static LIST_HEAD(mlx5_ib_dev_list);
78 /*
79  * This mutex should be held when accessing either of the above lists
80  */
81 static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
82 
mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info * mpi)83 struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
84 {
85 	struct mlx5_ib_dev *dev;
86 
87 	mutex_lock(&mlx5_ib_multiport_mutex);
88 	dev = mpi->ibdev;
89 	mutex_unlock(&mlx5_ib_multiport_mutex);
90 	return dev;
91 }
92 
93 static enum rdma_link_layer
mlx5_port_type_cap_to_rdma_ll(int port_type_cap)94 mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
95 {
96 	switch (port_type_cap) {
97 	case MLX5_CAP_PORT_TYPE_IB:
98 		return IB_LINK_LAYER_INFINIBAND;
99 	case MLX5_CAP_PORT_TYPE_ETH:
100 		return IB_LINK_LAYER_ETHERNET;
101 	default:
102 		return IB_LINK_LAYER_UNSPECIFIED;
103 	}
104 }
105 
106 static enum rdma_link_layer
mlx5_ib_port_link_layer(struct ib_device * device,u32 port_num)107 mlx5_ib_port_link_layer(struct ib_device *device, u32 port_num)
108 {
109 	struct mlx5_ib_dev *dev = to_mdev(device);
110 	int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
111 
112 	return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
113 }
114 
get_port_state(struct ib_device * ibdev,u32 port_num,enum ib_port_state * state)115 static int get_port_state(struct ib_device *ibdev,
116 			  u32 port_num,
117 			  enum ib_port_state *state)
118 {
119 	struct ib_port_attr attr;
120 	int ret;
121 
122 	memset(&attr, 0, sizeof(attr));
123 	ret = ibdev->ops.query_port(ibdev, port_num, &attr);
124 	if (!ret)
125 		*state = attr.state;
126 	return ret;
127 }
128 
mlx5_get_rep_roce(struct mlx5_ib_dev * dev,struct net_device * ndev,struct net_device * upper,u32 * port_num)129 static struct mlx5_roce *mlx5_get_rep_roce(struct mlx5_ib_dev *dev,
130 					   struct net_device *ndev,
131 					   struct net_device *upper,
132 					   u32 *port_num)
133 {
134 	struct net_device *rep_ndev;
135 	struct mlx5_ib_port *port;
136 	int i;
137 
138 	for (i = 0; i < dev->num_ports; i++) {
139 		port  = &dev->port[i];
140 		if (!port->rep)
141 			continue;
142 
143 		if (upper == ndev && port->rep->vport == MLX5_VPORT_UPLINK) {
144 			*port_num = i + 1;
145 			return &port->roce;
146 		}
147 
148 		if (upper && port->rep->vport == MLX5_VPORT_UPLINK)
149 			continue;
150 		rep_ndev = ib_device_get_netdev(&dev->ib_dev, i + 1);
151 		if (rep_ndev && rep_ndev == ndev) {
152 			dev_put(rep_ndev);
153 			*port_num = i + 1;
154 			return &port->roce;
155 		}
156 
157 		dev_put(rep_ndev);
158 	}
159 
160 	return NULL;
161 }
162 
mlx5_netdev_send_event(struct mlx5_ib_dev * dev,struct net_device * ndev,struct net_device * upper,struct net_device * ib_ndev)163 static bool mlx5_netdev_send_event(struct mlx5_ib_dev *dev,
164 				   struct net_device *ndev,
165 				   struct net_device *upper,
166 				   struct net_device *ib_ndev)
167 {
168 	if (!dev->ib_active)
169 		return false;
170 
171 	/* Event is about our upper device */
172 	if (upper == ndev)
173 		return true;
174 
175 	/* RDMA device is not in lag and not in switchdev */
176 	if (!dev->is_rep && !upper && ndev == ib_ndev)
177 		return true;
178 
179 	/* RDMA devie is in switchdev */
180 	if (dev->is_rep && ndev == ib_ndev)
181 		return true;
182 
183 	return false;
184 }
185 
mlx5_ib_get_rep_uplink_netdev(struct mlx5_ib_dev * ibdev)186 static struct net_device *mlx5_ib_get_rep_uplink_netdev(struct mlx5_ib_dev *ibdev)
187 {
188 	struct mlx5_ib_port *port;
189 	int i;
190 
191 	for (i = 0; i < ibdev->num_ports; i++) {
192 		port = &ibdev->port[i];
193 		if (port->rep && port->rep->vport == MLX5_VPORT_UPLINK) {
194 			return ib_device_get_netdev(&ibdev->ib_dev, i + 1);
195 		}
196 	}
197 
198 	return NULL;
199 }
200 
mlx5_netdev_event(struct notifier_block * this,unsigned long event,void * ptr)201 static int mlx5_netdev_event(struct notifier_block *this,
202 			     unsigned long event, void *ptr)
203 {
204 	struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
205 	struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
206 	u32 port_num = roce->native_port_num;
207 	struct net_device *ib_ndev = NULL;
208 	struct mlx5_core_dev *mdev;
209 	struct mlx5_ib_dev *ibdev;
210 
211 	ibdev = roce->dev;
212 	mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
213 	if (!mdev)
214 		return NOTIFY_DONE;
215 
216 	switch (event) {
217 	case NETDEV_REGISTER:
218 		/* Should already be registered during the load */
219 		if (ibdev->is_rep)
220 			break;
221 
222 		ib_ndev = ib_device_get_netdev(&ibdev->ib_dev, port_num);
223 		/* Exit if already registered */
224 		if (ib_ndev)
225 			goto put_ndev;
226 
227 		if (ndev->dev.parent == mdev->device)
228 			ib_device_set_netdev(&ibdev->ib_dev, ndev, port_num);
229 		break;
230 
231 	case NETDEV_UNREGISTER:
232 		/* In case of reps, ib device goes away before the netdevs */
233 		if (ibdev->is_rep)
234 			break;
235 		ib_ndev = ib_device_get_netdev(&ibdev->ib_dev, port_num);
236 		if (ib_ndev == ndev)
237 			ib_device_set_netdev(&ibdev->ib_dev, NULL, port_num);
238 		goto put_ndev;
239 
240 	case NETDEV_CHANGE:
241 	case NETDEV_UP:
242 	case NETDEV_DOWN: {
243 		struct net_device *upper = NULL;
244 
245 		if (mlx5_lag_is_roce(mdev) || mlx5_lag_is_sriov(mdev)) {
246 			struct net_device *lag_ndev;
247 
248 			if(mlx5_lag_is_roce(mdev))
249 				lag_ndev = ib_device_get_netdev(&ibdev->ib_dev, 1);
250 			else /* sriov lag */
251 				lag_ndev = mlx5_ib_get_rep_uplink_netdev(ibdev);
252 
253 			if (lag_ndev) {
254 				upper = netdev_master_upper_dev_get(lag_ndev);
255 				dev_put(lag_ndev);
256 			} else {
257 				goto done;
258 			}
259 		}
260 
261 		if (ibdev->is_rep)
262 			roce = mlx5_get_rep_roce(ibdev, ndev, upper, &port_num);
263 		if (!roce)
264 			return NOTIFY_DONE;
265 
266 		ib_ndev = ib_device_get_netdev(&ibdev->ib_dev, port_num);
267 
268 		if (mlx5_netdev_send_event(ibdev, ndev, upper, ib_ndev)) {
269 			struct ib_event ibev = { };
270 			enum ib_port_state port_state;
271 
272 			if (get_port_state(&ibdev->ib_dev, port_num,
273 					   &port_state))
274 				goto put_ndev;
275 
276 			if (roce->last_port_state == port_state)
277 				goto put_ndev;
278 
279 			roce->last_port_state = port_state;
280 			ibev.device = &ibdev->ib_dev;
281 			if (port_state == IB_PORT_DOWN)
282 				ibev.event = IB_EVENT_PORT_ERR;
283 			else if (port_state == IB_PORT_ACTIVE)
284 				ibev.event = IB_EVENT_PORT_ACTIVE;
285 			else
286 				goto put_ndev;
287 
288 			ibev.element.port_num = port_num;
289 			ib_dispatch_event(&ibev);
290 		}
291 		break;
292 	}
293 
294 	default:
295 		break;
296 	}
297 put_ndev:
298 	dev_put(ib_ndev);
299 done:
300 	mlx5_ib_put_native_port_mdev(ibdev, port_num);
301 	return NOTIFY_DONE;
302 }
303 
mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev * ibdev,u32 ib_port_num,u32 * native_port_num)304 struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
305 						   u32 ib_port_num,
306 						   u32 *native_port_num)
307 {
308 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
309 							  ib_port_num);
310 	struct mlx5_core_dev *mdev = NULL;
311 	struct mlx5_ib_multiport_info *mpi;
312 	struct mlx5_ib_port *port;
313 
314 	if (ibdev->ib_dev.type == RDMA_DEVICE_TYPE_SMI) {
315 		if (native_port_num)
316 			*native_port_num = smi_to_native_portnum(ibdev,
317 								 ib_port_num);
318 		return ibdev->mdev;
319 
320 	}
321 
322 	if (!mlx5_core_mp_enabled(ibdev->mdev) ||
323 	    ll != IB_LINK_LAYER_ETHERNET) {
324 		if (native_port_num)
325 			*native_port_num = ib_port_num;
326 		return ibdev->mdev;
327 	}
328 
329 	if (native_port_num)
330 		*native_port_num = 1;
331 
332 	port = &ibdev->port[ib_port_num - 1];
333 	spin_lock(&port->mp.mpi_lock);
334 	mpi = ibdev->port[ib_port_num - 1].mp.mpi;
335 	if (mpi && !mpi->unaffiliate) {
336 		mdev = mpi->mdev;
337 		/* If it's the master no need to refcount, it'll exist
338 		 * as long as the ib_dev exists.
339 		 */
340 		if (!mpi->is_master)
341 			mpi->mdev_refcnt++;
342 	}
343 	spin_unlock(&port->mp.mpi_lock);
344 
345 	return mdev;
346 }
347 
mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev * ibdev,u32 port_num)348 void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u32 port_num)
349 {
350 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
351 							  port_num);
352 	struct mlx5_ib_multiport_info *mpi;
353 	struct mlx5_ib_port *port;
354 
355 	if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
356 		return;
357 
358 	port = &ibdev->port[port_num - 1];
359 
360 	spin_lock(&port->mp.mpi_lock);
361 	mpi = ibdev->port[port_num - 1].mp.mpi;
362 	if (mpi->is_master)
363 		goto out;
364 
365 	mpi->mdev_refcnt--;
366 	if (mpi->unaffiliate)
367 		complete(&mpi->unref_comp);
368 out:
369 	spin_unlock(&port->mp.mpi_lock);
370 }
371 
translate_eth_legacy_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width)372 static int translate_eth_legacy_proto_oper(u32 eth_proto_oper,
373 					   u16 *active_speed, u8 *active_width)
374 {
375 	switch (eth_proto_oper) {
376 	case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
377 	case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
378 	case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
379 	case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
380 		*active_width = IB_WIDTH_1X;
381 		*active_speed = IB_SPEED_SDR;
382 		break;
383 	case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
384 	case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
385 	case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
386 	case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
387 	case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
388 	case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
389 	case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
390 		*active_width = IB_WIDTH_1X;
391 		*active_speed = IB_SPEED_QDR;
392 		break;
393 	case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
394 	case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
395 	case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
396 		*active_width = IB_WIDTH_1X;
397 		*active_speed = IB_SPEED_EDR;
398 		break;
399 	case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
400 	case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
401 	case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
402 	case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
403 		*active_width = IB_WIDTH_4X;
404 		*active_speed = IB_SPEED_QDR;
405 		break;
406 	case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
407 	case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
408 	case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
409 		*active_width = IB_WIDTH_1X;
410 		*active_speed = IB_SPEED_HDR;
411 		break;
412 	case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
413 		*active_width = IB_WIDTH_4X;
414 		*active_speed = IB_SPEED_FDR;
415 		break;
416 	case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
417 	case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
418 	case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
419 	case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
420 		*active_width = IB_WIDTH_4X;
421 		*active_speed = IB_SPEED_EDR;
422 		break;
423 	default:
424 		return -EINVAL;
425 	}
426 
427 	return 0;
428 }
429 
translate_eth_ext_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width)430 static int translate_eth_ext_proto_oper(u32 eth_proto_oper, u16 *active_speed,
431 					u8 *active_width)
432 {
433 	switch (eth_proto_oper) {
434 	case MLX5E_PROT_MASK(MLX5E_SGMII_100M):
435 	case MLX5E_PROT_MASK(MLX5E_1000BASE_X_SGMII):
436 		*active_width = IB_WIDTH_1X;
437 		*active_speed = IB_SPEED_SDR;
438 		break;
439 	case MLX5E_PROT_MASK(MLX5E_5GBASE_R):
440 		*active_width = IB_WIDTH_1X;
441 		*active_speed = IB_SPEED_DDR;
442 		break;
443 	case MLX5E_PROT_MASK(MLX5E_10GBASE_XFI_XAUI_1):
444 		*active_width = IB_WIDTH_1X;
445 		*active_speed = IB_SPEED_QDR;
446 		break;
447 	case MLX5E_PROT_MASK(MLX5E_40GBASE_XLAUI_4_XLPPI_4):
448 		*active_width = IB_WIDTH_4X;
449 		*active_speed = IB_SPEED_QDR;
450 		break;
451 	case MLX5E_PROT_MASK(MLX5E_25GAUI_1_25GBASE_CR_KR):
452 		*active_width = IB_WIDTH_1X;
453 		*active_speed = IB_SPEED_EDR;
454 		break;
455 	case MLX5E_PROT_MASK(MLX5E_50GAUI_2_LAUI_2_50GBASE_CR2_KR2):
456 		*active_width = IB_WIDTH_2X;
457 		*active_speed = IB_SPEED_EDR;
458 		break;
459 	case MLX5E_PROT_MASK(MLX5E_50GAUI_1_LAUI_1_50GBASE_CR_KR):
460 		*active_width = IB_WIDTH_1X;
461 		*active_speed = IB_SPEED_HDR;
462 		break;
463 	case MLX5E_PROT_MASK(MLX5E_CAUI_4_100GBASE_CR4_KR4):
464 		*active_width = IB_WIDTH_4X;
465 		*active_speed = IB_SPEED_EDR;
466 		break;
467 	case MLX5E_PROT_MASK(MLX5E_100GAUI_2_100GBASE_CR2_KR2):
468 		*active_width = IB_WIDTH_2X;
469 		*active_speed = IB_SPEED_HDR;
470 		break;
471 	case MLX5E_PROT_MASK(MLX5E_100GAUI_1_100GBASE_CR_KR):
472 		*active_width = IB_WIDTH_1X;
473 		*active_speed = IB_SPEED_NDR;
474 		break;
475 	case MLX5E_PROT_MASK(MLX5E_200GAUI_4_200GBASE_CR4_KR4):
476 		*active_width = IB_WIDTH_4X;
477 		*active_speed = IB_SPEED_HDR;
478 		break;
479 	case MLX5E_PROT_MASK(MLX5E_200GAUI_2_200GBASE_CR2_KR2):
480 		*active_width = IB_WIDTH_2X;
481 		*active_speed = IB_SPEED_NDR;
482 		break;
483 	case MLX5E_PROT_MASK(MLX5E_400GAUI_8_400GBASE_CR8):
484 		*active_width = IB_WIDTH_8X;
485 		*active_speed = IB_SPEED_HDR;
486 		break;
487 	case MLX5E_PROT_MASK(MLX5E_400GAUI_4_400GBASE_CR4_KR4):
488 		*active_width = IB_WIDTH_4X;
489 		*active_speed = IB_SPEED_NDR;
490 		break;
491 	case MLX5E_PROT_MASK(MLX5E_800GAUI_8_800GBASE_CR8_KR8):
492 		*active_width = IB_WIDTH_8X;
493 		*active_speed = IB_SPEED_NDR;
494 		break;
495 	default:
496 		return -EINVAL;
497 	}
498 
499 	return 0;
500 }
501 
translate_eth_proto_oper(u32 eth_proto_oper,u16 * active_speed,u8 * active_width,bool ext)502 static int translate_eth_proto_oper(u32 eth_proto_oper, u16 *active_speed,
503 				    u8 *active_width, bool ext)
504 {
505 	return ext ?
506 		translate_eth_ext_proto_oper(eth_proto_oper, active_speed,
507 					     active_width) :
508 		translate_eth_legacy_proto_oper(eth_proto_oper, active_speed,
509 						active_width);
510 }
511 
mlx5_query_port_roce(struct ib_device * device,u32 port_num,struct ib_port_attr * props)512 static int mlx5_query_port_roce(struct ib_device *device, u32 port_num,
513 				struct ib_port_attr *props)
514 {
515 	struct mlx5_ib_dev *dev = to_mdev(device);
516 	u32 out[MLX5_ST_SZ_DW(ptys_reg)] = {0};
517 	struct mlx5_core_dev *mdev;
518 	struct net_device *ndev, *upper;
519 	enum ib_mtu ndev_ib_mtu;
520 	bool put_mdev = true;
521 	u32 eth_prot_oper;
522 	u32 mdev_port_num;
523 	bool ext;
524 	int err;
525 
526 	mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
527 	if (!mdev) {
528 		/* This means the port isn't affiliated yet. Get the
529 		 * info for the master port instead.
530 		 */
531 		put_mdev = false;
532 		mdev = dev->mdev;
533 		mdev_port_num = 1;
534 		port_num = 1;
535 	}
536 
537 	/* Possible bad flows are checked before filling out props so in case
538 	 * of an error it will still be zeroed out.
539 	 * Use native port in case of reps
540 	 */
541 	if (dev->is_rep)
542 		err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN,
543 					   1, 0);
544 	else
545 		err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN,
546 					   mdev_port_num, 0);
547 	if (err)
548 		goto out;
549 	ext = !!MLX5_GET_ETH_PROTO(ptys_reg, out, true, eth_proto_capability);
550 	eth_prot_oper = MLX5_GET_ETH_PROTO(ptys_reg, out, ext, eth_proto_oper);
551 
552 	props->active_width     = IB_WIDTH_4X;
553 	props->active_speed     = IB_SPEED_QDR;
554 
555 	translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
556 				 &props->active_width, ext);
557 
558 	if (!dev->is_rep && dev->mdev->roce.roce_en) {
559 		u16 qkey_viol_cntr;
560 
561 		props->port_cap_flags |= IB_PORT_CM_SUP;
562 		props->ip_gids = true;
563 		props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
564 						   roce_address_table_size);
565 		mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
566 		props->qkey_viol_cntr = qkey_viol_cntr;
567 	}
568 	props->max_mtu          = IB_MTU_4096;
569 	props->max_msg_sz       = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
570 	props->pkey_tbl_len     = 1;
571 	props->state            = IB_PORT_DOWN;
572 	props->phys_state       = IB_PORT_PHYS_STATE_DISABLED;
573 
574 	/* If this is a stub query for an unaffiliated port stop here */
575 	if (!put_mdev)
576 		goto out;
577 
578 	ndev = ib_device_get_netdev(device, port_num);
579 	if (!ndev)
580 		goto out;
581 
582 	if (mlx5_lag_is_roce(mdev) || mlx5_lag_is_sriov(mdev)) {
583 		rcu_read_lock();
584 		upper = netdev_master_upper_dev_get_rcu(ndev);
585 		if (upper) {
586 			dev_put(ndev);
587 			ndev = upper;
588 			dev_hold(ndev);
589 		}
590 		rcu_read_unlock();
591 	}
592 
593 	if (netif_running(ndev) && netif_carrier_ok(ndev)) {
594 		props->state      = IB_PORT_ACTIVE;
595 		props->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
596 	}
597 
598 	ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
599 
600 	dev_put(ndev);
601 
602 	props->active_mtu	= min(props->max_mtu, ndev_ib_mtu);
603 out:
604 	if (put_mdev)
605 		mlx5_ib_put_native_port_mdev(dev, port_num);
606 	return err;
607 }
608 
set_roce_addr(struct mlx5_ib_dev * dev,u32 port_num,unsigned int index,const union ib_gid * gid,const struct ib_gid_attr * attr)609 int set_roce_addr(struct mlx5_ib_dev *dev, u32 port_num,
610 		  unsigned int index, const union ib_gid *gid,
611 		  const struct ib_gid_attr *attr)
612 {
613 	enum ib_gid_type gid_type;
614 	u16 vlan_id = 0xffff;
615 	u8 roce_version = 0;
616 	u8 roce_l3_type = 0;
617 	u8 mac[ETH_ALEN];
618 	int ret;
619 
620 	gid_type = attr->gid_type;
621 	if (gid) {
622 		ret = rdma_read_gid_l2_fields(attr, &vlan_id, &mac[0]);
623 		if (ret)
624 			return ret;
625 	}
626 
627 	switch (gid_type) {
628 	case IB_GID_TYPE_ROCE:
629 		roce_version = MLX5_ROCE_VERSION_1;
630 		break;
631 	case IB_GID_TYPE_ROCE_UDP_ENCAP:
632 		roce_version = MLX5_ROCE_VERSION_2;
633 		if (gid && ipv6_addr_v4mapped((void *)gid))
634 			roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
635 		else
636 			roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
637 		break;
638 
639 	default:
640 		mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
641 	}
642 
643 	return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
644 				      roce_l3_type, gid->raw, mac,
645 				      vlan_id < VLAN_CFI_MASK, vlan_id,
646 				      port_num);
647 }
648 
mlx5_ib_add_gid(const struct ib_gid_attr * attr,__always_unused void ** context)649 static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
650 			   __always_unused void **context)
651 {
652 	int ret;
653 
654 	ret = mlx5r_add_gid_macsec_operations(attr);
655 	if (ret)
656 		return ret;
657 
658 	return set_roce_addr(to_mdev(attr->device), attr->port_num,
659 			     attr->index, &attr->gid, attr);
660 }
661 
mlx5_ib_del_gid(const struct ib_gid_attr * attr,__always_unused void ** context)662 static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
663 			   __always_unused void **context)
664 {
665 	int ret;
666 
667 	ret = set_roce_addr(to_mdev(attr->device), attr->port_num,
668 			    attr->index, NULL, attr);
669 	if (ret)
670 		return ret;
671 
672 	mlx5r_del_gid_macsec_operations(attr);
673 	return 0;
674 }
675 
mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev * dev,const struct ib_gid_attr * attr)676 __be16 mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev *dev,
677 				   const struct ib_gid_attr *attr)
678 {
679 	if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
680 		return 0;
681 
682 	return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
683 }
684 
mlx5_use_mad_ifc(struct mlx5_ib_dev * dev)685 static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
686 {
687 	if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
688 		return !MLX5_CAP_GEN(dev->mdev, ib_virt);
689 	return 0;
690 }
691 
692 enum {
693 	MLX5_VPORT_ACCESS_METHOD_MAD,
694 	MLX5_VPORT_ACCESS_METHOD_HCA,
695 	MLX5_VPORT_ACCESS_METHOD_NIC,
696 };
697 
mlx5_get_vport_access_method(struct ib_device * ibdev)698 static int mlx5_get_vport_access_method(struct ib_device *ibdev)
699 {
700 	if (mlx5_use_mad_ifc(to_mdev(ibdev)))
701 		return MLX5_VPORT_ACCESS_METHOD_MAD;
702 
703 	if (mlx5_ib_port_link_layer(ibdev, 1) ==
704 	    IB_LINK_LAYER_ETHERNET)
705 		return MLX5_VPORT_ACCESS_METHOD_NIC;
706 
707 	return MLX5_VPORT_ACCESS_METHOD_HCA;
708 }
709 
get_atomic_caps(struct mlx5_ib_dev * dev,u8 atomic_size_qp,struct ib_device_attr * props)710 static void get_atomic_caps(struct mlx5_ib_dev *dev,
711 			    u8 atomic_size_qp,
712 			    struct ib_device_attr *props)
713 {
714 	u8 tmp;
715 	u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
716 	u8 atomic_req_8B_endianness_mode =
717 		MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
718 
719 	/* Check if HW supports 8 bytes standard atomic operations and capable
720 	 * of host endianness respond
721 	 */
722 	tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
723 	if (((atomic_operations & tmp) == tmp) &&
724 	    (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
725 	    (atomic_req_8B_endianness_mode)) {
726 		props->atomic_cap = IB_ATOMIC_HCA;
727 	} else {
728 		props->atomic_cap = IB_ATOMIC_NONE;
729 	}
730 }
731 
get_atomic_caps_qp(struct mlx5_ib_dev * dev,struct ib_device_attr * props)732 static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
733 			       struct ib_device_attr *props)
734 {
735 	u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
736 
737 	get_atomic_caps(dev, atomic_size_qp, props);
738 }
739 
mlx5_query_system_image_guid(struct ib_device * ibdev,__be64 * sys_image_guid)740 static int mlx5_query_system_image_guid(struct ib_device *ibdev,
741 					__be64 *sys_image_guid)
742 {
743 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
744 	struct mlx5_core_dev *mdev = dev->mdev;
745 	u64 tmp;
746 	int err;
747 
748 	switch (mlx5_get_vport_access_method(ibdev)) {
749 	case MLX5_VPORT_ACCESS_METHOD_MAD:
750 		return mlx5_query_mad_ifc_system_image_guid(ibdev,
751 							    sys_image_guid);
752 
753 	case MLX5_VPORT_ACCESS_METHOD_HCA:
754 		err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
755 		break;
756 
757 	case MLX5_VPORT_ACCESS_METHOD_NIC:
758 		err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
759 		break;
760 
761 	default:
762 		return -EINVAL;
763 	}
764 
765 	if (!err)
766 		*sys_image_guid = cpu_to_be64(tmp);
767 
768 	return err;
769 
770 }
771 
mlx5_query_max_pkeys(struct ib_device * ibdev,u16 * max_pkeys)772 static int mlx5_query_max_pkeys(struct ib_device *ibdev,
773 				u16 *max_pkeys)
774 {
775 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
776 	struct mlx5_core_dev *mdev = dev->mdev;
777 
778 	switch (mlx5_get_vport_access_method(ibdev)) {
779 	case MLX5_VPORT_ACCESS_METHOD_MAD:
780 		return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
781 
782 	case MLX5_VPORT_ACCESS_METHOD_HCA:
783 	case MLX5_VPORT_ACCESS_METHOD_NIC:
784 		*max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
785 						pkey_table_size));
786 		return 0;
787 
788 	default:
789 		return -EINVAL;
790 	}
791 }
792 
mlx5_query_vendor_id(struct ib_device * ibdev,u32 * vendor_id)793 static int mlx5_query_vendor_id(struct ib_device *ibdev,
794 				u32 *vendor_id)
795 {
796 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
797 
798 	switch (mlx5_get_vport_access_method(ibdev)) {
799 	case MLX5_VPORT_ACCESS_METHOD_MAD:
800 		return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
801 
802 	case MLX5_VPORT_ACCESS_METHOD_HCA:
803 	case MLX5_VPORT_ACCESS_METHOD_NIC:
804 		return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
805 
806 	default:
807 		return -EINVAL;
808 	}
809 }
810 
mlx5_query_node_guid(struct mlx5_ib_dev * dev,__be64 * node_guid)811 static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
812 				__be64 *node_guid)
813 {
814 	u64 tmp;
815 	int err;
816 
817 	switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
818 	case MLX5_VPORT_ACCESS_METHOD_MAD:
819 		return mlx5_query_mad_ifc_node_guid(dev, node_guid);
820 
821 	case MLX5_VPORT_ACCESS_METHOD_HCA:
822 		err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
823 		break;
824 
825 	case MLX5_VPORT_ACCESS_METHOD_NIC:
826 		err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
827 		break;
828 
829 	default:
830 		return -EINVAL;
831 	}
832 
833 	if (!err)
834 		*node_guid = cpu_to_be64(tmp);
835 
836 	return err;
837 }
838 
839 struct mlx5_reg_node_desc {
840 	u8	desc[IB_DEVICE_NODE_DESC_MAX];
841 };
842 
mlx5_query_node_desc(struct mlx5_ib_dev * dev,char * node_desc)843 static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
844 {
845 	struct mlx5_reg_node_desc in;
846 
847 	if (mlx5_use_mad_ifc(dev))
848 		return mlx5_query_mad_ifc_node_desc(dev, node_desc);
849 
850 	memset(&in, 0, sizeof(in));
851 
852 	return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
853 				    sizeof(struct mlx5_reg_node_desc),
854 				    MLX5_REG_NODE_DESC, 0, 0);
855 }
856 
fill_esw_mgr_reg_c0(struct mlx5_core_dev * mdev,struct mlx5_ib_query_device_resp * resp)857 static void fill_esw_mgr_reg_c0(struct mlx5_core_dev *mdev,
858 				struct mlx5_ib_query_device_resp *resp)
859 {
860 	struct mlx5_eswitch *esw = mdev->priv.eswitch;
861 	u16 vport = mlx5_eswitch_manager_vport(mdev);
862 
863 	resp->reg_c0.value = mlx5_eswitch_get_vport_metadata_for_match(esw,
864 								      vport);
865 	resp->reg_c0.mask = mlx5_eswitch_get_vport_metadata_mask();
866 }
867 
mlx5_ib_query_device(struct ib_device * ibdev,struct ib_device_attr * props,struct ib_udata * uhw)868 static int mlx5_ib_query_device(struct ib_device *ibdev,
869 				struct ib_device_attr *props,
870 				struct ib_udata *uhw)
871 {
872 	size_t uhw_outlen = (uhw) ? uhw->outlen : 0;
873 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
874 	struct mlx5_core_dev *mdev = dev->mdev;
875 	int err = -ENOMEM;
876 	int max_sq_desc;
877 	int max_rq_sg;
878 	int max_sq_sg;
879 	u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
880 	bool raw_support = !mlx5_core_mp_enabled(mdev);
881 	struct mlx5_ib_query_device_resp resp = {};
882 	size_t resp_len;
883 	u64 max_tso;
884 
885 	resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
886 	if (uhw_outlen && uhw_outlen < resp_len)
887 		return -EINVAL;
888 
889 	resp.response_length = resp_len;
890 
891 	if (uhw && uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
892 		return -EINVAL;
893 
894 	memset(props, 0, sizeof(*props));
895 	err = mlx5_query_system_image_guid(ibdev,
896 					   &props->sys_image_guid);
897 	if (err)
898 		return err;
899 
900 	props->max_pkeys = dev->pkey_table_len;
901 
902 	err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
903 	if (err)
904 		return err;
905 
906 	props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
907 		(fw_rev_min(dev->mdev) << 16) |
908 		fw_rev_sub(dev->mdev);
909 	props->device_cap_flags    = IB_DEVICE_CHANGE_PHY_PORT |
910 		IB_DEVICE_PORT_ACTIVE_EVENT		|
911 		IB_DEVICE_SYS_IMAGE_GUID		|
912 		IB_DEVICE_RC_RNR_NAK_GEN;
913 
914 	if (MLX5_CAP_GEN(mdev, pkv))
915 		props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
916 	if (MLX5_CAP_GEN(mdev, qkv))
917 		props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
918 	if (MLX5_CAP_GEN(mdev, apm))
919 		props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
920 	if (MLX5_CAP_GEN(mdev, xrc))
921 		props->device_cap_flags |= IB_DEVICE_XRC;
922 	if (MLX5_CAP_GEN(mdev, imaicl)) {
923 		props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
924 					   IB_DEVICE_MEM_WINDOW_TYPE_2B;
925 		props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
926 		/* We support 'Gappy' memory registration too */
927 		props->kernel_cap_flags |= IBK_SG_GAPS_REG;
928 	}
929 	/* IB_WR_REG_MR always requires changing the entity size with UMR */
930 	if (!MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
931 		props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
932 	if (MLX5_CAP_GEN(mdev, sho)) {
933 		props->kernel_cap_flags |= IBK_INTEGRITY_HANDOVER;
934 		/* At this stage no support for signature handover */
935 		props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
936 				      IB_PROT_T10DIF_TYPE_2 |
937 				      IB_PROT_T10DIF_TYPE_3;
938 		props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
939 				       IB_GUARD_T10DIF_CSUM;
940 	}
941 	if (MLX5_CAP_GEN(mdev, block_lb_mc))
942 		props->kernel_cap_flags |= IBK_BLOCK_MULTICAST_LOOPBACK;
943 
944 	if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
945 		if (MLX5_CAP_ETH(mdev, csum_cap)) {
946 			/* Legacy bit to support old userspace libraries */
947 			props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
948 			props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
949 		}
950 
951 		if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
952 			props->raw_packet_caps |=
953 				IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
954 
955 		if (offsetofend(typeof(resp), tso_caps) <= uhw_outlen) {
956 			max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
957 			if (max_tso) {
958 				resp.tso_caps.max_tso = 1 << max_tso;
959 				resp.tso_caps.supported_qpts |=
960 					1 << IB_QPT_RAW_PACKET;
961 				resp.response_length += sizeof(resp.tso_caps);
962 			}
963 		}
964 
965 		if (offsetofend(typeof(resp), rss_caps) <= uhw_outlen) {
966 			resp.rss_caps.rx_hash_function =
967 						MLX5_RX_HASH_FUNC_TOEPLITZ;
968 			resp.rss_caps.rx_hash_fields_mask =
969 						MLX5_RX_HASH_SRC_IPV4 |
970 						MLX5_RX_HASH_DST_IPV4 |
971 						MLX5_RX_HASH_SRC_IPV6 |
972 						MLX5_RX_HASH_DST_IPV6 |
973 						MLX5_RX_HASH_SRC_PORT_TCP |
974 						MLX5_RX_HASH_DST_PORT_TCP |
975 						MLX5_RX_HASH_SRC_PORT_UDP |
976 						MLX5_RX_HASH_DST_PORT_UDP |
977 						MLX5_RX_HASH_INNER;
978 			resp.response_length += sizeof(resp.rss_caps);
979 		}
980 	} else {
981 		if (offsetofend(typeof(resp), tso_caps) <= uhw_outlen)
982 			resp.response_length += sizeof(resp.tso_caps);
983 		if (offsetofend(typeof(resp), rss_caps) <= uhw_outlen)
984 			resp.response_length += sizeof(resp.rss_caps);
985 	}
986 
987 	if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
988 		props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
989 		props->kernel_cap_flags |= IBK_UD_TSO;
990 	}
991 
992 	if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
993 	    MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
994 	    raw_support)
995 		props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
996 
997 	if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
998 	    MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
999 		props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
1000 
1001 	if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1002 	    MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
1003 	    raw_support) {
1004 		/* Legacy bit to support old userspace libraries */
1005 		props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
1006 		props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
1007 	}
1008 
1009 	if (MLX5_CAP_DEV_MEM(mdev, memic)) {
1010 		props->max_dm_size =
1011 			MLX5_CAP_DEV_MEM(mdev, max_memic_size);
1012 	}
1013 
1014 	if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
1015 		props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
1016 
1017 	if (MLX5_CAP_GEN(mdev, end_pad))
1018 		props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
1019 
1020 	props->vendor_part_id	   = mdev->pdev->device;
1021 	props->hw_ver		   = mdev->pdev->revision;
1022 
1023 	props->max_mr_size	   = ~0ull;
1024 	props->page_size_cap	   = ~(min_page_size - 1);
1025 	props->max_qp		   = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
1026 	props->max_qp_wr	   = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
1027 	max_rq_sg =  MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
1028 		     sizeof(struct mlx5_wqe_data_seg);
1029 	max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
1030 	max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
1031 		     sizeof(struct mlx5_wqe_raddr_seg)) /
1032 		sizeof(struct mlx5_wqe_data_seg);
1033 	props->max_send_sge = max_sq_sg;
1034 	props->max_recv_sge = max_rq_sg;
1035 	props->max_sge_rd	   = MLX5_MAX_SGE_RD;
1036 	props->max_cq		   = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
1037 	props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
1038 	props->max_mr		   = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
1039 	props->max_pd		   = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
1040 	props->max_qp_rd_atom	   = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
1041 	props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
1042 	props->max_srq		   = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
1043 	props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
1044 	props->local_ca_ack_delay  = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
1045 	props->max_res_rd_atom	   = props->max_qp_rd_atom * props->max_qp;
1046 	props->max_srq_sge	   = max_rq_sg - 1;
1047 	props->max_fast_reg_page_list_len =
1048 		1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
1049 	props->max_pi_fast_reg_page_list_len =
1050 		props->max_fast_reg_page_list_len / 2;
1051 	props->max_sgl_rd =
1052 		MLX5_CAP_GEN(mdev, max_sgl_for_optimized_performance);
1053 	get_atomic_caps_qp(dev, props);
1054 	props->masked_atomic_cap   = IB_ATOMIC_NONE;
1055 	props->max_mcast_grp	   = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
1056 	props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
1057 	props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
1058 					   props->max_mcast_grp;
1059 	props->max_ah = INT_MAX;
1060 	props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
1061 	props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
1062 
1063 	if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) {
1064 		if (dev->odp_caps.general_caps & IB_ODP_SUPPORT)
1065 			props->kernel_cap_flags |= IBK_ON_DEMAND_PAGING;
1066 		props->odp_caps = dev->odp_caps;
1067 		if (!uhw) {
1068 			/* ODP for kernel QPs is not implemented for receive
1069 			 * WQEs and SRQ WQEs
1070 			 */
1071 			props->odp_caps.per_transport_caps.rc_odp_caps &=
1072 				~(IB_ODP_SUPPORT_READ |
1073 				  IB_ODP_SUPPORT_SRQ_RECV);
1074 			props->odp_caps.per_transport_caps.uc_odp_caps &=
1075 				~(IB_ODP_SUPPORT_READ |
1076 				  IB_ODP_SUPPORT_SRQ_RECV);
1077 			props->odp_caps.per_transport_caps.ud_odp_caps &=
1078 				~(IB_ODP_SUPPORT_READ |
1079 				  IB_ODP_SUPPORT_SRQ_RECV);
1080 			props->odp_caps.per_transport_caps.xrc_odp_caps &=
1081 				~(IB_ODP_SUPPORT_READ |
1082 				  IB_ODP_SUPPORT_SRQ_RECV);
1083 		}
1084 	}
1085 
1086 	if (mlx5_core_is_vf(mdev))
1087 		props->kernel_cap_flags |= IBK_VIRTUAL_FUNCTION;
1088 
1089 	if (mlx5_ib_port_link_layer(ibdev, 1) ==
1090 	    IB_LINK_LAYER_ETHERNET && raw_support) {
1091 		props->rss_caps.max_rwq_indirection_tables =
1092 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
1093 		props->rss_caps.max_rwq_indirection_table_size =
1094 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
1095 		props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
1096 		props->max_wq_type_rq =
1097 			1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
1098 	}
1099 
1100 	if (MLX5_CAP_GEN(mdev, tag_matching)) {
1101 		props->tm_caps.max_num_tags =
1102 			(1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
1103 		props->tm_caps.max_ops =
1104 			1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
1105 		props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
1106 	}
1107 
1108 	if (MLX5_CAP_GEN(mdev, tag_matching) &&
1109 	    MLX5_CAP_GEN(mdev, rndv_offload_rc)) {
1110 		props->tm_caps.flags = IB_TM_CAP_RNDV_RC;
1111 		props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
1112 	}
1113 
1114 	if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
1115 		props->cq_caps.max_cq_moderation_count =
1116 						MLX5_MAX_CQ_COUNT;
1117 		props->cq_caps.max_cq_moderation_period =
1118 						MLX5_MAX_CQ_PERIOD;
1119 	}
1120 
1121 	if (offsetofend(typeof(resp), cqe_comp_caps) <= uhw_outlen) {
1122 		resp.response_length += sizeof(resp.cqe_comp_caps);
1123 
1124 		if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
1125 			resp.cqe_comp_caps.max_num =
1126 				MLX5_CAP_GEN(dev->mdev,
1127 					     cqe_compression_max_num);
1128 
1129 			resp.cqe_comp_caps.supported_format =
1130 				MLX5_IB_CQE_RES_FORMAT_HASH |
1131 				MLX5_IB_CQE_RES_FORMAT_CSUM;
1132 
1133 			if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
1134 				resp.cqe_comp_caps.supported_format |=
1135 					MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
1136 		}
1137 	}
1138 
1139 	if (offsetofend(typeof(resp), packet_pacing_caps) <= uhw_outlen &&
1140 	    raw_support) {
1141 		if (MLX5_CAP_QOS(mdev, packet_pacing) &&
1142 		    MLX5_CAP_GEN(mdev, qos)) {
1143 			resp.packet_pacing_caps.qp_rate_limit_max =
1144 				MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
1145 			resp.packet_pacing_caps.qp_rate_limit_min =
1146 				MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
1147 			resp.packet_pacing_caps.supported_qpts |=
1148 				1 << IB_QPT_RAW_PACKET;
1149 			if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
1150 			    MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
1151 				resp.packet_pacing_caps.cap_flags |=
1152 					MLX5_IB_PP_SUPPORT_BURST;
1153 		}
1154 		resp.response_length += sizeof(resp.packet_pacing_caps);
1155 	}
1156 
1157 	if (offsetofend(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes) <=
1158 	    uhw_outlen) {
1159 		if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
1160 			resp.mlx5_ib_support_multi_pkt_send_wqes =
1161 				MLX5_IB_ALLOW_MPW;
1162 
1163 		if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
1164 			resp.mlx5_ib_support_multi_pkt_send_wqes |=
1165 				MLX5_IB_SUPPORT_EMPW;
1166 
1167 		resp.response_length +=
1168 			sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
1169 	}
1170 
1171 	if (offsetofend(typeof(resp), flags) <= uhw_outlen) {
1172 		resp.response_length += sizeof(resp.flags);
1173 
1174 		if (MLX5_CAP_GEN(mdev, cqe_compression_128))
1175 			resp.flags |=
1176 				MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
1177 
1178 		if (MLX5_CAP_GEN(mdev, cqe_128_always))
1179 			resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
1180 		if (MLX5_CAP_GEN(mdev, qp_packet_based))
1181 			resp.flags |=
1182 				MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE;
1183 
1184 		resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT;
1185 	}
1186 
1187 	if (offsetofend(typeof(resp), sw_parsing_caps) <= uhw_outlen) {
1188 		resp.response_length += sizeof(resp.sw_parsing_caps);
1189 		if (MLX5_CAP_ETH(mdev, swp)) {
1190 			resp.sw_parsing_caps.sw_parsing_offloads |=
1191 				MLX5_IB_SW_PARSING;
1192 
1193 			if (MLX5_CAP_ETH(mdev, swp_csum))
1194 				resp.sw_parsing_caps.sw_parsing_offloads |=
1195 					MLX5_IB_SW_PARSING_CSUM;
1196 
1197 			if (MLX5_CAP_ETH(mdev, swp_lso))
1198 				resp.sw_parsing_caps.sw_parsing_offloads |=
1199 					MLX5_IB_SW_PARSING_LSO;
1200 
1201 			if (resp.sw_parsing_caps.sw_parsing_offloads)
1202 				resp.sw_parsing_caps.supported_qpts =
1203 					BIT(IB_QPT_RAW_PACKET);
1204 		}
1205 	}
1206 
1207 	if (offsetofend(typeof(resp), striding_rq_caps) <= uhw_outlen &&
1208 	    raw_support) {
1209 		resp.response_length += sizeof(resp.striding_rq_caps);
1210 		if (MLX5_CAP_GEN(mdev, striding_rq)) {
1211 			resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1212 				MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1213 			resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1214 				MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1215 			if (MLX5_CAP_GEN(dev->mdev, ext_stride_num_range))
1216 				resp.striding_rq_caps
1217 					.min_single_wqe_log_num_of_strides =
1218 					MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1219 			else
1220 				resp.striding_rq_caps
1221 					.min_single_wqe_log_num_of_strides =
1222 					MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1223 			resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1224 				MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1225 			resp.striding_rq_caps.supported_qpts =
1226 				BIT(IB_QPT_RAW_PACKET);
1227 		}
1228 	}
1229 
1230 	if (offsetofend(typeof(resp), tunnel_offloads_caps) <= uhw_outlen) {
1231 		resp.response_length += sizeof(resp.tunnel_offloads_caps);
1232 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1233 			resp.tunnel_offloads_caps |=
1234 				MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1235 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1236 			resp.tunnel_offloads_caps |=
1237 				MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1238 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1239 			resp.tunnel_offloads_caps |=
1240 				MLX5_IB_TUNNELED_OFFLOADS_GRE;
1241 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_gre))
1242 			resp.tunnel_offloads_caps |=
1243 				MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
1244 		if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_udp))
1245 			resp.tunnel_offloads_caps |=
1246 				MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
1247 	}
1248 
1249 	if (offsetofend(typeof(resp), dci_streams_caps) <= uhw_outlen) {
1250 		resp.response_length += sizeof(resp.dci_streams_caps);
1251 
1252 		resp.dci_streams_caps.max_log_num_concurent =
1253 			MLX5_CAP_GEN(mdev, log_max_dci_stream_channels);
1254 
1255 		resp.dci_streams_caps.max_log_num_errored =
1256 			MLX5_CAP_GEN(mdev, log_max_dci_errored_streams);
1257 	}
1258 
1259 	if (offsetofend(typeof(resp), reserved) <= uhw_outlen)
1260 		resp.response_length += sizeof(resp.reserved);
1261 
1262 	if (offsetofend(typeof(resp), reg_c0) <= uhw_outlen) {
1263 		struct mlx5_eswitch *esw = mdev->priv.eswitch;
1264 
1265 		resp.response_length += sizeof(resp.reg_c0);
1266 
1267 		if (mlx5_eswitch_mode(mdev) == MLX5_ESWITCH_OFFLOADS &&
1268 		    mlx5_eswitch_vport_match_metadata_enabled(esw))
1269 			fill_esw_mgr_reg_c0(mdev, &resp);
1270 	}
1271 
1272 	if (uhw_outlen) {
1273 		err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1274 
1275 		if (err)
1276 			return err;
1277 	}
1278 
1279 	return 0;
1280 }
1281 
translate_active_width(struct ib_device * ibdev,u16 active_width,u8 * ib_width)1282 static void translate_active_width(struct ib_device *ibdev, u16 active_width,
1283 				   u8 *ib_width)
1284 {
1285 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1286 
1287 	if (active_width & MLX5_PTYS_WIDTH_1X)
1288 		*ib_width = IB_WIDTH_1X;
1289 	else if (active_width & MLX5_PTYS_WIDTH_2X)
1290 		*ib_width = IB_WIDTH_2X;
1291 	else if (active_width & MLX5_PTYS_WIDTH_4X)
1292 		*ib_width = IB_WIDTH_4X;
1293 	else if (active_width & MLX5_PTYS_WIDTH_8X)
1294 		*ib_width = IB_WIDTH_8X;
1295 	else if (active_width & MLX5_PTYS_WIDTH_12X)
1296 		*ib_width = IB_WIDTH_12X;
1297 	else {
1298 		mlx5_ib_dbg(dev, "Invalid active_width %d, setting width to default value: 4x\n",
1299 			    active_width);
1300 		*ib_width = IB_WIDTH_4X;
1301 	}
1302 
1303 	return;
1304 }
1305 
mlx5_mtu_to_ib_mtu(int mtu)1306 static int mlx5_mtu_to_ib_mtu(int mtu)
1307 {
1308 	switch (mtu) {
1309 	case 256: return 1;
1310 	case 512: return 2;
1311 	case 1024: return 3;
1312 	case 2048: return 4;
1313 	case 4096: return 5;
1314 	default:
1315 		pr_warn("invalid mtu\n");
1316 		return -1;
1317 	}
1318 }
1319 
1320 enum ib_max_vl_num {
1321 	__IB_MAX_VL_0		= 1,
1322 	__IB_MAX_VL_0_1		= 2,
1323 	__IB_MAX_VL_0_3		= 3,
1324 	__IB_MAX_VL_0_7		= 4,
1325 	__IB_MAX_VL_0_14	= 5,
1326 };
1327 
1328 enum mlx5_vl_hw_cap {
1329 	MLX5_VL_HW_0	= 1,
1330 	MLX5_VL_HW_0_1	= 2,
1331 	MLX5_VL_HW_0_2	= 3,
1332 	MLX5_VL_HW_0_3	= 4,
1333 	MLX5_VL_HW_0_4	= 5,
1334 	MLX5_VL_HW_0_5	= 6,
1335 	MLX5_VL_HW_0_6	= 7,
1336 	MLX5_VL_HW_0_7	= 8,
1337 	MLX5_VL_HW_0_14	= 15
1338 };
1339 
translate_max_vl_num(struct ib_device * ibdev,u8 vl_hw_cap,u8 * max_vl_num)1340 static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1341 				u8 *max_vl_num)
1342 {
1343 	switch (vl_hw_cap) {
1344 	case MLX5_VL_HW_0:
1345 		*max_vl_num = __IB_MAX_VL_0;
1346 		break;
1347 	case MLX5_VL_HW_0_1:
1348 		*max_vl_num = __IB_MAX_VL_0_1;
1349 		break;
1350 	case MLX5_VL_HW_0_3:
1351 		*max_vl_num = __IB_MAX_VL_0_3;
1352 		break;
1353 	case MLX5_VL_HW_0_7:
1354 		*max_vl_num = __IB_MAX_VL_0_7;
1355 		break;
1356 	case MLX5_VL_HW_0_14:
1357 		*max_vl_num = __IB_MAX_VL_0_14;
1358 		break;
1359 
1360 	default:
1361 		return -EINVAL;
1362 	}
1363 
1364 	return 0;
1365 }
1366 
mlx5_query_hca_port(struct ib_device * ibdev,u32 port,struct ib_port_attr * props)1367 static int mlx5_query_hca_port(struct ib_device *ibdev, u32 port,
1368 			       struct ib_port_attr *props)
1369 {
1370 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1371 	struct mlx5_core_dev *mdev = dev->mdev;
1372 	struct mlx5_hca_vport_context *rep;
1373 	u8 vl_hw_cap, plane_index = 0;
1374 	u16 max_mtu;
1375 	u16 oper_mtu;
1376 	int err;
1377 	u16 ib_link_width_oper;
1378 
1379 	rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1380 	if (!rep) {
1381 		err = -ENOMEM;
1382 		goto out;
1383 	}
1384 
1385 	/* props being zeroed by the caller, avoid zeroing it here */
1386 
1387 	if (ibdev->type == RDMA_DEVICE_TYPE_SMI) {
1388 		plane_index = port;
1389 		port = smi_to_native_portnum(dev, port);
1390 	}
1391 
1392 	err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1393 	if (err)
1394 		goto out;
1395 
1396 	props->lid		= rep->lid;
1397 	props->lmc		= rep->lmc;
1398 	props->sm_lid		= rep->sm_lid;
1399 	props->sm_sl		= rep->sm_sl;
1400 	props->state		= rep->vport_state;
1401 	props->phys_state	= rep->port_physical_state;
1402 
1403 	props->port_cap_flags = rep->cap_mask1;
1404 	if (dev->num_plane) {
1405 		props->port_cap_flags |= IB_PORT_SM_DISABLED;
1406 		props->port_cap_flags &= ~IB_PORT_SM;
1407 	} else if (ibdev->type == RDMA_DEVICE_TYPE_SMI)
1408 		props->port_cap_flags &= ~IB_PORT_CM_SUP;
1409 
1410 	props->gid_tbl_len	= mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1411 	props->max_msg_sz	= 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1412 	props->pkey_tbl_len	= mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1413 	props->bad_pkey_cntr	= rep->pkey_violation_counter;
1414 	props->qkey_viol_cntr	= rep->qkey_violation_counter;
1415 	props->subnet_timeout	= rep->subnet_timeout;
1416 	props->init_type_reply	= rep->init_type_reply;
1417 
1418 	if (props->port_cap_flags & IB_PORT_CAP_MASK2_SUP)
1419 		props->port_cap_flags2 = rep->cap_mask2;
1420 
1421 	err = mlx5_query_ib_port_oper(mdev, &ib_link_width_oper,
1422 				      &props->active_speed, port, plane_index);
1423 	if (err)
1424 		goto out;
1425 
1426 	translate_active_width(ibdev, ib_link_width_oper, &props->active_width);
1427 
1428 	mlx5_query_port_max_mtu(mdev, &max_mtu, port);
1429 
1430 	props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1431 
1432 	mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
1433 
1434 	props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1435 
1436 	err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1437 	if (err)
1438 		goto out;
1439 
1440 	err = translate_max_vl_num(ibdev, vl_hw_cap,
1441 				   &props->max_vl_num);
1442 out:
1443 	kfree(rep);
1444 	return err;
1445 }
1446 
mlx5_ib_query_port(struct ib_device * ibdev,u32 port,struct ib_port_attr * props)1447 int mlx5_ib_query_port(struct ib_device *ibdev, u32 port,
1448 		       struct ib_port_attr *props)
1449 {
1450 	unsigned int count;
1451 	int ret;
1452 
1453 	switch (mlx5_get_vport_access_method(ibdev)) {
1454 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1455 		ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1456 		break;
1457 
1458 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1459 		ret = mlx5_query_hca_port(ibdev, port, props);
1460 		break;
1461 
1462 	case MLX5_VPORT_ACCESS_METHOD_NIC:
1463 		ret = mlx5_query_port_roce(ibdev, port, props);
1464 		break;
1465 
1466 	default:
1467 		ret = -EINVAL;
1468 	}
1469 
1470 	if (!ret && props) {
1471 		struct mlx5_ib_dev *dev = to_mdev(ibdev);
1472 		struct mlx5_core_dev *mdev;
1473 		bool put_mdev = true;
1474 
1475 		mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1476 		if (!mdev) {
1477 			/* If the port isn't affiliated yet query the master.
1478 			 * The master and slave will have the same values.
1479 			 */
1480 			mdev = dev->mdev;
1481 			port = 1;
1482 			put_mdev = false;
1483 		}
1484 		count = mlx5_core_reserved_gids_count(mdev);
1485 		if (put_mdev)
1486 			mlx5_ib_put_native_port_mdev(dev, port);
1487 		props->gid_tbl_len -= count;
1488 	}
1489 	return ret;
1490 }
1491 
mlx5_ib_rep_query_port(struct ib_device * ibdev,u32 port,struct ib_port_attr * props)1492 static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u32 port,
1493 				  struct ib_port_attr *props)
1494 {
1495 	return mlx5_query_port_roce(ibdev, port, props);
1496 }
1497 
mlx5_ib_rep_query_pkey(struct ib_device * ibdev,u32 port,u16 index,u16 * pkey)1498 static int mlx5_ib_rep_query_pkey(struct ib_device *ibdev, u32 port, u16 index,
1499 				  u16 *pkey)
1500 {
1501 	/* Default special Pkey for representor device port as per the
1502 	 * IB specification 1.3 section 10.9.1.2.
1503 	 */
1504 	*pkey = 0xffff;
1505 	return 0;
1506 }
1507 
mlx5_ib_query_gid(struct ib_device * ibdev,u32 port,int index,union ib_gid * gid)1508 static int mlx5_ib_query_gid(struct ib_device *ibdev, u32 port, int index,
1509 			     union ib_gid *gid)
1510 {
1511 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1512 	struct mlx5_core_dev *mdev = dev->mdev;
1513 
1514 	switch (mlx5_get_vport_access_method(ibdev)) {
1515 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1516 		return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
1517 
1518 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1519 		return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
1520 
1521 	default:
1522 		return -EINVAL;
1523 	}
1524 
1525 }
1526 
mlx5_query_hca_nic_pkey(struct ib_device * ibdev,u32 port,u16 index,u16 * pkey)1527 static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u32 port,
1528 				   u16 index, u16 *pkey)
1529 {
1530 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1531 	struct mlx5_core_dev *mdev;
1532 	bool put_mdev = true;
1533 	u32 mdev_port_num;
1534 	int err;
1535 
1536 	mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1537 	if (!mdev) {
1538 		/* The port isn't affiliated yet, get the PKey from the master
1539 		 * port. For RoCE the PKey tables will be the same.
1540 		 */
1541 		put_mdev = false;
1542 		mdev = dev->mdev;
1543 		mdev_port_num = 1;
1544 	}
1545 
1546 	err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1547 					index, pkey);
1548 	if (put_mdev)
1549 		mlx5_ib_put_native_port_mdev(dev, port);
1550 
1551 	return err;
1552 }
1553 
mlx5_ib_query_pkey(struct ib_device * ibdev,u32 port,u16 index,u16 * pkey)1554 static int mlx5_ib_query_pkey(struct ib_device *ibdev, u32 port, u16 index,
1555 			      u16 *pkey)
1556 {
1557 	switch (mlx5_get_vport_access_method(ibdev)) {
1558 	case MLX5_VPORT_ACCESS_METHOD_MAD:
1559 		return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
1560 
1561 	case MLX5_VPORT_ACCESS_METHOD_HCA:
1562 	case MLX5_VPORT_ACCESS_METHOD_NIC:
1563 		return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
1564 	default:
1565 		return -EINVAL;
1566 	}
1567 }
1568 
mlx5_ib_modify_device(struct ib_device * ibdev,int mask,struct ib_device_modify * props)1569 static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1570 				 struct ib_device_modify *props)
1571 {
1572 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1573 	struct mlx5_reg_node_desc in;
1574 	struct mlx5_reg_node_desc out;
1575 	int err;
1576 
1577 	if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1578 		return -EOPNOTSUPP;
1579 
1580 	if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1581 		return 0;
1582 
1583 	/*
1584 	 * If possible, pass node desc to FW, so it can generate
1585 	 * a 144 trap.  If cmd fails, just ignore.
1586 	 */
1587 	memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
1588 	err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
1589 				   sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1590 	if (err)
1591 		return err;
1592 
1593 	memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
1594 
1595 	return err;
1596 }
1597 
set_port_caps_atomic(struct mlx5_ib_dev * dev,u32 port_num,u32 mask,u32 value)1598 static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u32 port_num, u32 mask,
1599 				u32 value)
1600 {
1601 	struct mlx5_hca_vport_context ctx = {};
1602 	struct mlx5_core_dev *mdev;
1603 	u32 mdev_port_num;
1604 	int err;
1605 
1606 	mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1607 	if (!mdev)
1608 		return -ENODEV;
1609 
1610 	err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
1611 	if (err)
1612 		goto out;
1613 
1614 	if (~ctx.cap_mask1_perm & mask) {
1615 		mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1616 			     mask, ctx.cap_mask1_perm);
1617 		err = -EINVAL;
1618 		goto out;
1619 	}
1620 
1621 	ctx.cap_mask1 = value;
1622 	ctx.cap_mask1_perm = mask;
1623 	err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1624 						 0, &ctx);
1625 
1626 out:
1627 	mlx5_ib_put_native_port_mdev(dev, port_num);
1628 
1629 	return err;
1630 }
1631 
mlx5_ib_modify_port(struct ib_device * ibdev,u32 port,int mask,struct ib_port_modify * props)1632 static int mlx5_ib_modify_port(struct ib_device *ibdev, u32 port, int mask,
1633 			       struct ib_port_modify *props)
1634 {
1635 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1636 	struct ib_port_attr attr;
1637 	u32 tmp;
1638 	int err;
1639 	u32 change_mask;
1640 	u32 value;
1641 	bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1642 		      IB_LINK_LAYER_INFINIBAND);
1643 
1644 	/* CM layer calls ib_modify_port() regardless of the link layer. For
1645 	 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1646 	 */
1647 	if (!is_ib)
1648 		return 0;
1649 
1650 	if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1651 		change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1652 		value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1653 		return set_port_caps_atomic(dev, port, change_mask, value);
1654 	}
1655 
1656 	mutex_lock(&dev->cap_mask_mutex);
1657 
1658 	err = ib_query_port(ibdev, port, &attr);
1659 	if (err)
1660 		goto out;
1661 
1662 	tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1663 		~props->clr_port_cap_mask;
1664 
1665 	err = mlx5_set_port_caps(dev->mdev, port, tmp);
1666 
1667 out:
1668 	mutex_unlock(&dev->cap_mask_mutex);
1669 	return err;
1670 }
1671 
print_lib_caps(struct mlx5_ib_dev * dev,u64 caps)1672 static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1673 {
1674 	mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1675 		    caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1676 }
1677 
calc_dynamic_bfregs(int uars_per_sys_page)1678 static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1679 {
1680 	/* Large page with non 4k uar support might limit the dynamic size */
1681 	if (uars_per_sys_page == 1  && PAGE_SIZE > 4096)
1682 		return MLX5_MIN_DYN_BFREGS;
1683 
1684 	return MLX5_MAX_DYN_BFREGS;
1685 }
1686 
calc_total_bfregs(struct mlx5_ib_dev * dev,bool lib_uar_4k,struct mlx5_ib_alloc_ucontext_req_v2 * req,struct mlx5_bfreg_info * bfregi)1687 static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1688 			     struct mlx5_ib_alloc_ucontext_req_v2 *req,
1689 			     struct mlx5_bfreg_info *bfregi)
1690 {
1691 	int uars_per_sys_page;
1692 	int bfregs_per_sys_page;
1693 	int ref_bfregs = req->total_num_bfregs;
1694 
1695 	if (req->total_num_bfregs == 0)
1696 		return -EINVAL;
1697 
1698 	BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1699 	BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1700 
1701 	if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1702 		return -ENOMEM;
1703 
1704 	uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1705 	bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1706 	/* This holds the required static allocation asked by the user */
1707 	req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1708 	if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1709 		return -EINVAL;
1710 
1711 	bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1712 	bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1713 	bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1714 	bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1715 
1716 	mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
1717 		    MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1718 		    lib_uar_4k ? "yes" : "no", ref_bfregs,
1719 		    req->total_num_bfregs, bfregi->total_num_bfregs,
1720 		    bfregi->num_sys_pages);
1721 
1722 	return 0;
1723 }
1724 
allocate_uars(struct mlx5_ib_dev * dev,struct mlx5_ib_ucontext * context)1725 static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1726 {
1727 	struct mlx5_bfreg_info *bfregi;
1728 	int err;
1729 	int i;
1730 
1731 	bfregi = &context->bfregi;
1732 	for (i = 0; i < bfregi->num_static_sys_pages; i++) {
1733 		err = mlx5_cmd_uar_alloc(dev->mdev, &bfregi->sys_pages[i],
1734 					 context->devx_uid);
1735 		if (err)
1736 			goto error;
1737 
1738 		mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1739 	}
1740 
1741 	for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1742 		bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1743 
1744 	return 0;
1745 
1746 error:
1747 	for (--i; i >= 0; i--)
1748 		if (mlx5_cmd_uar_dealloc(dev->mdev, bfregi->sys_pages[i],
1749 					 context->devx_uid))
1750 			mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1751 
1752 	return err;
1753 }
1754 
deallocate_uars(struct mlx5_ib_dev * dev,struct mlx5_ib_ucontext * context)1755 static void deallocate_uars(struct mlx5_ib_dev *dev,
1756 			    struct mlx5_ib_ucontext *context)
1757 {
1758 	struct mlx5_bfreg_info *bfregi;
1759 	int i;
1760 
1761 	bfregi = &context->bfregi;
1762 	for (i = 0; i < bfregi->num_sys_pages; i++)
1763 		if (i < bfregi->num_static_sys_pages ||
1764 		    bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
1765 			mlx5_cmd_uar_dealloc(dev->mdev, bfregi->sys_pages[i],
1766 					     context->devx_uid);
1767 }
1768 
mlx5_ib_enable_lb_mp(struct mlx5_core_dev * master,struct mlx5_core_dev * slave)1769 static int mlx5_ib_enable_lb_mp(struct mlx5_core_dev *master,
1770 				struct mlx5_core_dev *slave)
1771 {
1772 	int err;
1773 
1774 	err = mlx5_nic_vport_update_local_lb(master, true);
1775 	if (err)
1776 		return err;
1777 
1778 	err = mlx5_nic_vport_update_local_lb(slave, true);
1779 	if (err)
1780 		goto out;
1781 
1782 	return 0;
1783 
1784 out:
1785 	mlx5_nic_vport_update_local_lb(master, false);
1786 	return err;
1787 }
1788 
mlx5_ib_disable_lb_mp(struct mlx5_core_dev * master,struct mlx5_core_dev * slave)1789 static void mlx5_ib_disable_lb_mp(struct mlx5_core_dev *master,
1790 				  struct mlx5_core_dev *slave)
1791 {
1792 	mlx5_nic_vport_update_local_lb(slave, false);
1793 	mlx5_nic_vport_update_local_lb(master, false);
1794 }
1795 
mlx5_ib_enable_lb(struct mlx5_ib_dev * dev,bool td,bool qp)1796 int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
1797 {
1798 	int err = 0;
1799 
1800 	mutex_lock(&dev->lb.mutex);
1801 	if (td)
1802 		dev->lb.user_td++;
1803 	if (qp)
1804 		dev->lb.qps++;
1805 
1806 	if (dev->lb.user_td == 2 ||
1807 	    dev->lb.qps == 1) {
1808 		if (!dev->lb.enabled) {
1809 			err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1810 			dev->lb.enabled = true;
1811 		}
1812 	}
1813 
1814 	mutex_unlock(&dev->lb.mutex);
1815 
1816 	return err;
1817 }
1818 
mlx5_ib_disable_lb(struct mlx5_ib_dev * dev,bool td,bool qp)1819 void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
1820 {
1821 	mutex_lock(&dev->lb.mutex);
1822 	if (td)
1823 		dev->lb.user_td--;
1824 	if (qp)
1825 		dev->lb.qps--;
1826 
1827 	if (dev->lb.user_td == 1 &&
1828 	    dev->lb.qps == 0) {
1829 		if (dev->lb.enabled) {
1830 			mlx5_nic_vport_update_local_lb(dev->mdev, false);
1831 			dev->lb.enabled = false;
1832 		}
1833 	}
1834 
1835 	mutex_unlock(&dev->lb.mutex);
1836 }
1837 
mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev * dev,u32 * tdn,u16 uid)1838 static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn,
1839 					  u16 uid)
1840 {
1841 	int err;
1842 
1843 	if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1844 		return 0;
1845 
1846 	err = mlx5_cmd_alloc_transport_domain(dev->mdev, tdn, uid);
1847 	if (err)
1848 		return err;
1849 
1850 	if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1851 	    (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1852 	     !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
1853 		return err;
1854 
1855 	return mlx5_ib_enable_lb(dev, true, false);
1856 }
1857 
mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev * dev,u32 tdn,u16 uid)1858 static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn,
1859 					     u16 uid)
1860 {
1861 	if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1862 		return;
1863 
1864 	mlx5_cmd_dealloc_transport_domain(dev->mdev, tdn, uid);
1865 
1866 	if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1867 	    (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1868 	     !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
1869 		return;
1870 
1871 	mlx5_ib_disable_lb(dev, true, false);
1872 }
1873 
set_ucontext_resp(struct ib_ucontext * uctx,struct mlx5_ib_alloc_ucontext_resp * resp)1874 static int set_ucontext_resp(struct ib_ucontext *uctx,
1875 			     struct mlx5_ib_alloc_ucontext_resp *resp)
1876 {
1877 	struct ib_device *ibdev = uctx->device;
1878 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1879 	struct mlx5_ib_ucontext *context = to_mucontext(uctx);
1880 	struct mlx5_bfreg_info *bfregi = &context->bfregi;
1881 
1882 	if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
1883 		resp->dump_fill_mkey = dev->mkeys.dump_fill_mkey;
1884 		resp->comp_mask |=
1885 			MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
1886 	}
1887 
1888 	resp->qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
1889 	if (mlx5_wc_support_get(dev->mdev))
1890 		resp->bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev,
1891 						      log_bf_reg_size);
1892 	resp->cache_line_size = cache_line_size();
1893 	resp->max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1894 	resp->max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1895 	resp->max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1896 	resp->max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1897 	resp->max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
1898 	resp->cqe_version = context->cqe_version;
1899 	resp->log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1900 				MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1901 	resp->num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1902 					MLX5_CAP_GEN(dev->mdev,
1903 						     num_of_uars_per_page) : 1;
1904 	resp->tot_bfregs = bfregi->lib_uar_dyn ? 0 :
1905 			bfregi->total_num_bfregs - bfregi->num_dyn_bfregs;
1906 	resp->num_ports = dev->num_ports;
1907 	resp->cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1908 				      MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
1909 
1910 	if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1911 		mlx5_query_min_inline(dev->mdev, &resp->eth_min_inline);
1912 		resp->eth_min_inline++;
1913 	}
1914 
1915 	if (dev->mdev->clock_info)
1916 		resp->clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1917 
1918 	/*
1919 	 * We don't want to expose information from the PCI bar that is located
1920 	 * after 4096 bytes, so if the arch only supports larger pages, let's
1921 	 * pretend we don't support reading the HCA's core clock. This is also
1922 	 * forced by mmap function.
1923 	 */
1924 	if (PAGE_SIZE <= 4096) {
1925 		resp->comp_mask |=
1926 			MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1927 		resp->hca_core_clock_offset =
1928 			offsetof(struct mlx5_init_seg,
1929 				 internal_timer_h) % PAGE_SIZE;
1930 	}
1931 
1932 	if (MLX5_CAP_GEN(dev->mdev, ece_support))
1933 		resp->comp_mask |= MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_ECE;
1934 
1935 	if (rt_supported(MLX5_CAP_GEN(dev->mdev, sq_ts_format)) &&
1936 	    rt_supported(MLX5_CAP_GEN(dev->mdev, rq_ts_format)) &&
1937 	    rt_supported(MLX5_CAP_ROCE(dev->mdev, qp_ts_format)))
1938 		resp->comp_mask |=
1939 			MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_REAL_TIME_TS;
1940 
1941 	resp->num_dyn_bfregs = bfregi->num_dyn_bfregs;
1942 
1943 	if (MLX5_CAP_GEN(dev->mdev, drain_sigerr))
1944 		resp->comp_mask |= MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_SQD2RTS;
1945 
1946 	resp->comp_mask |=
1947 		MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_MKEY_UPDATE_TAG;
1948 
1949 	return 0;
1950 }
1951 
mlx5_ib_alloc_ucontext(struct ib_ucontext * uctx,struct ib_udata * udata)1952 static int mlx5_ib_alloc_ucontext(struct ib_ucontext *uctx,
1953 				  struct ib_udata *udata)
1954 {
1955 	struct ib_device *ibdev = uctx->device;
1956 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
1957 	struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1958 	struct mlx5_ib_alloc_ucontext_resp resp = {};
1959 	struct mlx5_ib_ucontext *context = to_mucontext(uctx);
1960 	struct mlx5_bfreg_info *bfregi;
1961 	int ver;
1962 	int err;
1963 	size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1964 				     max_cqe_version);
1965 	bool lib_uar_4k;
1966 	bool lib_uar_dyn;
1967 
1968 	if (!dev->ib_active)
1969 		return -EAGAIN;
1970 
1971 	if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1972 		ver = 0;
1973 	else if (udata->inlen >= min_req_v2)
1974 		ver = 2;
1975 	else
1976 		return -EINVAL;
1977 
1978 	err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
1979 	if (err)
1980 		return err;
1981 
1982 	if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
1983 		return -EOPNOTSUPP;
1984 
1985 	if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
1986 		return -EOPNOTSUPP;
1987 
1988 	req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1989 				    MLX5_NON_FP_BFREGS_PER_UAR);
1990 	if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
1991 		return -EINVAL;
1992 
1993 	if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
1994 		err = mlx5_ib_devx_create(dev, true);
1995 		if (err < 0)
1996 			goto out_ctx;
1997 		context->devx_uid = err;
1998 	}
1999 
2000 	lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
2001 	lib_uar_dyn = req.lib_caps & MLX5_LIB_CAP_DYN_UAR;
2002 	bfregi = &context->bfregi;
2003 
2004 	if (lib_uar_dyn) {
2005 		bfregi->lib_uar_dyn = lib_uar_dyn;
2006 		goto uar_done;
2007 	}
2008 
2009 	/* updates req->total_num_bfregs */
2010 	err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
2011 	if (err)
2012 		goto out_devx;
2013 
2014 	mutex_init(&bfregi->lock);
2015 	bfregi->lib_uar_4k = lib_uar_4k;
2016 	bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
2017 				GFP_KERNEL);
2018 	if (!bfregi->count) {
2019 		err = -ENOMEM;
2020 		goto out_devx;
2021 	}
2022 
2023 	bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
2024 				    sizeof(*bfregi->sys_pages),
2025 				    GFP_KERNEL);
2026 	if (!bfregi->sys_pages) {
2027 		err = -ENOMEM;
2028 		goto out_count;
2029 	}
2030 
2031 	err = allocate_uars(dev, context);
2032 	if (err)
2033 		goto out_sys_pages;
2034 
2035 uar_done:
2036 	err = mlx5_ib_alloc_transport_domain(dev, &context->tdn,
2037 					     context->devx_uid);
2038 	if (err)
2039 		goto out_uars;
2040 
2041 	INIT_LIST_HEAD(&context->db_page_list);
2042 	mutex_init(&context->db_page_mutex);
2043 
2044 	context->cqe_version = min_t(__u8,
2045 				 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
2046 				 req.max_cqe_version);
2047 
2048 	err = set_ucontext_resp(uctx, &resp);
2049 	if (err)
2050 		goto out_mdev;
2051 
2052 	resp.response_length = min(udata->outlen, sizeof(resp));
2053 	err = ib_copy_to_udata(udata, &resp, resp.response_length);
2054 	if (err)
2055 		goto out_mdev;
2056 
2057 	bfregi->ver = ver;
2058 	bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
2059 	context->lib_caps = req.lib_caps;
2060 	print_lib_caps(dev, context->lib_caps);
2061 
2062 	if (mlx5_ib_lag_should_assign_affinity(dev)) {
2063 		u32 port = mlx5_core_native_port_num(dev->mdev) - 1;
2064 
2065 		atomic_set(&context->tx_port_affinity,
2066 			   atomic_add_return(
2067 				   1, &dev->port[port].roce.tx_port_affinity));
2068 	}
2069 
2070 	return 0;
2071 
2072 out_mdev:
2073 	mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
2074 
2075 out_uars:
2076 	deallocate_uars(dev, context);
2077 
2078 out_sys_pages:
2079 	kfree(bfregi->sys_pages);
2080 
2081 out_count:
2082 	kfree(bfregi->count);
2083 
2084 out_devx:
2085 	if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
2086 		mlx5_ib_devx_destroy(dev, context->devx_uid);
2087 
2088 out_ctx:
2089 	return err;
2090 }
2091 
mlx5_ib_query_ucontext(struct ib_ucontext * ibcontext,struct uverbs_attr_bundle * attrs)2092 static int mlx5_ib_query_ucontext(struct ib_ucontext *ibcontext,
2093 				  struct uverbs_attr_bundle *attrs)
2094 {
2095 	struct mlx5_ib_alloc_ucontext_resp uctx_resp = {};
2096 	int ret;
2097 
2098 	ret = set_ucontext_resp(ibcontext, &uctx_resp);
2099 	if (ret)
2100 		return ret;
2101 
2102 	uctx_resp.response_length =
2103 		min_t(size_t,
2104 		      uverbs_attr_get_len(attrs,
2105 				MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX),
2106 		      sizeof(uctx_resp));
2107 
2108 	ret = uverbs_copy_to_struct_or_zero(attrs,
2109 					MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX,
2110 					&uctx_resp,
2111 					sizeof(uctx_resp));
2112 	return ret;
2113 }
2114 
mlx5_ib_dealloc_ucontext(struct ib_ucontext * ibcontext)2115 static void mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
2116 {
2117 	struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2118 	struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
2119 	struct mlx5_bfreg_info *bfregi;
2120 
2121 	bfregi = &context->bfregi;
2122 	mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
2123 
2124 	deallocate_uars(dev, context);
2125 	kfree(bfregi->sys_pages);
2126 	kfree(bfregi->count);
2127 
2128 	if (context->devx_uid)
2129 		mlx5_ib_devx_destroy(dev, context->devx_uid);
2130 }
2131 
uar_index2pfn(struct mlx5_ib_dev * dev,int uar_idx)2132 static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
2133 				 int uar_idx)
2134 {
2135 	int fw_uars_per_page;
2136 
2137 	fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
2138 
2139 	return (dev->mdev->bar_addr >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
2140 }
2141 
uar_index2paddress(struct mlx5_ib_dev * dev,int uar_idx)2142 static u64 uar_index2paddress(struct mlx5_ib_dev *dev,
2143 				 int uar_idx)
2144 {
2145 	unsigned int fw_uars_per_page;
2146 
2147 	fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
2148 				MLX5_UARS_IN_PAGE : 1;
2149 
2150 	return (dev->mdev->bar_addr + (uar_idx / fw_uars_per_page) * PAGE_SIZE);
2151 }
2152 
get_command(unsigned long offset)2153 static int get_command(unsigned long offset)
2154 {
2155 	return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
2156 }
2157 
get_arg(unsigned long offset)2158 static int get_arg(unsigned long offset)
2159 {
2160 	return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
2161 }
2162 
get_index(unsigned long offset)2163 static int get_index(unsigned long offset)
2164 {
2165 	return get_arg(offset);
2166 }
2167 
2168 /* Index resides in an extra byte to enable larger values than 255 */
get_extended_index(unsigned long offset)2169 static int get_extended_index(unsigned long offset)
2170 {
2171 	return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
2172 }
2173 
2174 
mlx5_ib_disassociate_ucontext(struct ib_ucontext * ibcontext)2175 static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
2176 {
2177 }
2178 
mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)2179 static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
2180 {
2181 	switch (cmd) {
2182 	case MLX5_IB_MMAP_WC_PAGE:
2183 		return "WC";
2184 	case MLX5_IB_MMAP_REGULAR_PAGE:
2185 		return "best effort WC";
2186 	case MLX5_IB_MMAP_NC_PAGE:
2187 		return "NC";
2188 	case MLX5_IB_MMAP_DEVICE_MEM:
2189 		return "Device Memory";
2190 	default:
2191 		return "Unknown";
2192 	}
2193 }
2194 
mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev * dev,struct vm_area_struct * vma,struct mlx5_ib_ucontext * context)2195 static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
2196 					struct vm_area_struct *vma,
2197 					struct mlx5_ib_ucontext *context)
2198 {
2199 	if ((vma->vm_end - vma->vm_start != PAGE_SIZE) ||
2200 	    !(vma->vm_flags & VM_SHARED))
2201 		return -EINVAL;
2202 
2203 	if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
2204 		return -EOPNOTSUPP;
2205 
2206 	if (vma->vm_flags & (VM_WRITE | VM_EXEC))
2207 		return -EPERM;
2208 	vm_flags_clear(vma, VM_MAYWRITE);
2209 
2210 	if (!dev->mdev->clock_info)
2211 		return -EOPNOTSUPP;
2212 
2213 	return vm_insert_page(vma, vma->vm_start,
2214 			      virt_to_page(dev->mdev->clock_info));
2215 }
2216 
mlx5_ib_mmap_free(struct rdma_user_mmap_entry * entry)2217 static void mlx5_ib_mmap_free(struct rdma_user_mmap_entry *entry)
2218 {
2219 	struct mlx5_user_mmap_entry *mentry = to_mmmap(entry);
2220 	struct mlx5_ib_dev *dev = to_mdev(entry->ucontext->device);
2221 	struct mlx5_var_table *var_table = &dev->var_table;
2222 	struct mlx5_ib_ucontext *context = to_mucontext(entry->ucontext);
2223 
2224 	switch (mentry->mmap_flag) {
2225 	case MLX5_IB_MMAP_TYPE_MEMIC:
2226 	case MLX5_IB_MMAP_TYPE_MEMIC_OP:
2227 		mlx5_ib_dm_mmap_free(dev, mentry);
2228 		break;
2229 	case MLX5_IB_MMAP_TYPE_VAR:
2230 		mutex_lock(&var_table->bitmap_lock);
2231 		clear_bit(mentry->page_idx, var_table->bitmap);
2232 		mutex_unlock(&var_table->bitmap_lock);
2233 		kfree(mentry);
2234 		break;
2235 	case MLX5_IB_MMAP_TYPE_UAR_WC:
2236 	case MLX5_IB_MMAP_TYPE_UAR_NC:
2237 		mlx5_cmd_uar_dealloc(dev->mdev, mentry->page_idx,
2238 				     context->devx_uid);
2239 		kfree(mentry);
2240 		break;
2241 	default:
2242 		WARN_ON(true);
2243 	}
2244 }
2245 
uar_mmap(struct mlx5_ib_dev * dev,enum mlx5_ib_mmap_cmd cmd,struct vm_area_struct * vma,struct mlx5_ib_ucontext * context)2246 static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
2247 		    struct vm_area_struct *vma,
2248 		    struct mlx5_ib_ucontext *context)
2249 {
2250 	struct mlx5_bfreg_info *bfregi = &context->bfregi;
2251 	int err;
2252 	unsigned long idx;
2253 	phys_addr_t pfn;
2254 	pgprot_t prot;
2255 	u32 bfreg_dyn_idx = 0;
2256 	u32 uar_index;
2257 	int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2258 	int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2259 				bfregi->num_static_sys_pages;
2260 
2261 	if (bfregi->lib_uar_dyn)
2262 		return -EINVAL;
2263 
2264 	if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2265 		return -EINVAL;
2266 
2267 	if (dyn_uar)
2268 		idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2269 	else
2270 		idx = get_index(vma->vm_pgoff);
2271 
2272 	if (idx >= max_valid_idx) {
2273 		mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2274 			     idx, max_valid_idx);
2275 		return -EINVAL;
2276 	}
2277 
2278 	switch (cmd) {
2279 	case MLX5_IB_MMAP_WC_PAGE:
2280 	case MLX5_IB_MMAP_ALLOC_WC:
2281 	case MLX5_IB_MMAP_REGULAR_PAGE:
2282 		/* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2283 		prot = pgprot_writecombine(vma->vm_page_prot);
2284 		break;
2285 	case MLX5_IB_MMAP_NC_PAGE:
2286 		prot = pgprot_noncached(vma->vm_page_prot);
2287 		break;
2288 	default:
2289 		return -EINVAL;
2290 	}
2291 
2292 	if (dyn_uar) {
2293 		int uars_per_page;
2294 
2295 		uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2296 		bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2297 		if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2298 			mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2299 				     bfreg_dyn_idx, bfregi->total_num_bfregs);
2300 			return -EINVAL;
2301 		}
2302 
2303 		mutex_lock(&bfregi->lock);
2304 		/* Fail if uar already allocated, first bfreg index of each
2305 		 * page holds its count.
2306 		 */
2307 		if (bfregi->count[bfreg_dyn_idx]) {
2308 			mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2309 			mutex_unlock(&bfregi->lock);
2310 			return -EINVAL;
2311 		}
2312 
2313 		bfregi->count[bfreg_dyn_idx]++;
2314 		mutex_unlock(&bfregi->lock);
2315 
2316 		err = mlx5_cmd_uar_alloc(dev->mdev, &uar_index,
2317 					 context->devx_uid);
2318 		if (err) {
2319 			mlx5_ib_warn(dev, "UAR alloc failed\n");
2320 			goto free_bfreg;
2321 		}
2322 	} else {
2323 		uar_index = bfregi->sys_pages[idx];
2324 	}
2325 
2326 	pfn = uar_index2pfn(dev, uar_index);
2327 	mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2328 
2329 	err = rdma_user_mmap_io(&context->ibucontext, vma, pfn, PAGE_SIZE,
2330 				prot, NULL);
2331 	if (err) {
2332 		mlx5_ib_err(dev,
2333 			    "rdma_user_mmap_io failed with error=%d, mmap_cmd=%s\n",
2334 			    err, mmap_cmd2str(cmd));
2335 		goto err;
2336 	}
2337 
2338 	if (dyn_uar)
2339 		bfregi->sys_pages[idx] = uar_index;
2340 	return 0;
2341 
2342 err:
2343 	if (!dyn_uar)
2344 		return err;
2345 
2346 	mlx5_cmd_uar_dealloc(dev->mdev, idx, context->devx_uid);
2347 
2348 free_bfreg:
2349 	mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2350 
2351 	return err;
2352 }
2353 
mlx5_vma_to_pgoff(struct vm_area_struct * vma)2354 static unsigned long mlx5_vma_to_pgoff(struct vm_area_struct *vma)
2355 {
2356 	unsigned long idx;
2357 	u8 command;
2358 
2359 	command = get_command(vma->vm_pgoff);
2360 	idx = get_extended_index(vma->vm_pgoff);
2361 
2362 	return (command << 16 | idx);
2363 }
2364 
mlx5_ib_mmap_offset(struct mlx5_ib_dev * dev,struct vm_area_struct * vma,struct ib_ucontext * ucontext)2365 static int mlx5_ib_mmap_offset(struct mlx5_ib_dev *dev,
2366 			       struct vm_area_struct *vma,
2367 			       struct ib_ucontext *ucontext)
2368 {
2369 	struct mlx5_user_mmap_entry *mentry;
2370 	struct rdma_user_mmap_entry *entry;
2371 	unsigned long pgoff;
2372 	pgprot_t prot;
2373 	phys_addr_t pfn;
2374 	int ret;
2375 
2376 	pgoff = mlx5_vma_to_pgoff(vma);
2377 	entry = rdma_user_mmap_entry_get_pgoff(ucontext, pgoff);
2378 	if (!entry)
2379 		return -EINVAL;
2380 
2381 	mentry = to_mmmap(entry);
2382 	pfn = (mentry->address >> PAGE_SHIFT);
2383 	if (mentry->mmap_flag == MLX5_IB_MMAP_TYPE_VAR ||
2384 	    mentry->mmap_flag == MLX5_IB_MMAP_TYPE_UAR_NC)
2385 		prot = pgprot_noncached(vma->vm_page_prot);
2386 	else
2387 		prot = pgprot_writecombine(vma->vm_page_prot);
2388 	ret = rdma_user_mmap_io(ucontext, vma, pfn,
2389 				entry->npages * PAGE_SIZE,
2390 				prot,
2391 				entry);
2392 	rdma_user_mmap_entry_put(&mentry->rdma_entry);
2393 	return ret;
2394 }
2395 
mlx5_entry_to_mmap_offset(struct mlx5_user_mmap_entry * entry)2396 static u64 mlx5_entry_to_mmap_offset(struct mlx5_user_mmap_entry *entry)
2397 {
2398 	u64 cmd = (entry->rdma_entry.start_pgoff >> 16) & 0xFFFF;
2399 	u64 index = entry->rdma_entry.start_pgoff & 0xFFFF;
2400 
2401 	return (((index >> 8) << 16) | (cmd << MLX5_IB_MMAP_CMD_SHIFT) |
2402 		(index & 0xFF)) << PAGE_SHIFT;
2403 }
2404 
mlx5_ib_mmap(struct ib_ucontext * ibcontext,struct vm_area_struct * vma)2405 static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2406 {
2407 	struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2408 	struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
2409 	unsigned long command;
2410 	phys_addr_t pfn;
2411 
2412 	command = get_command(vma->vm_pgoff);
2413 	switch (command) {
2414 	case MLX5_IB_MMAP_WC_PAGE:
2415 	case MLX5_IB_MMAP_ALLOC_WC:
2416 		if (!mlx5_wc_support_get(dev->mdev))
2417 			return -EPERM;
2418 		fallthrough;
2419 	case MLX5_IB_MMAP_NC_PAGE:
2420 	case MLX5_IB_MMAP_REGULAR_PAGE:
2421 		return uar_mmap(dev, command, vma, context);
2422 
2423 	case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2424 		return -ENOSYS;
2425 
2426 	case MLX5_IB_MMAP_CORE_CLOCK:
2427 		if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2428 			return -EINVAL;
2429 
2430 		if (vma->vm_flags & VM_WRITE)
2431 			return -EPERM;
2432 		vm_flags_clear(vma, VM_MAYWRITE);
2433 
2434 		/* Don't expose to user-space information it shouldn't have */
2435 		if (PAGE_SIZE > 4096)
2436 			return -EOPNOTSUPP;
2437 
2438 		pfn = (dev->mdev->iseg_base +
2439 		       offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2440 			PAGE_SHIFT;
2441 		return rdma_user_mmap_io(&context->ibucontext, vma, pfn,
2442 					 PAGE_SIZE,
2443 					 pgprot_noncached(vma->vm_page_prot),
2444 					 NULL);
2445 	case MLX5_IB_MMAP_CLOCK_INFO:
2446 		return mlx5_ib_mmap_clock_info_page(dev, vma, context);
2447 
2448 	default:
2449 		return mlx5_ib_mmap_offset(dev, vma, ibcontext);
2450 	}
2451 
2452 	return 0;
2453 }
2454 
mlx5_ib_alloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)2455 static int mlx5_ib_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
2456 {
2457 	struct mlx5_ib_pd *pd = to_mpd(ibpd);
2458 	struct ib_device *ibdev = ibpd->device;
2459 	struct mlx5_ib_alloc_pd_resp resp;
2460 	int err;
2461 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {};
2462 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {};
2463 	u16 uid = 0;
2464 	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
2465 		udata, struct mlx5_ib_ucontext, ibucontext);
2466 
2467 	uid = context ? context->devx_uid : 0;
2468 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
2469 	MLX5_SET(alloc_pd_in, in, uid, uid);
2470 	err = mlx5_cmd_exec_inout(to_mdev(ibdev)->mdev, alloc_pd, in, out);
2471 	if (err)
2472 		return err;
2473 
2474 	pd->pdn = MLX5_GET(alloc_pd_out, out, pd);
2475 	pd->uid = uid;
2476 	if (udata) {
2477 		resp.pdn = pd->pdn;
2478 		if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
2479 			mlx5_cmd_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn, uid);
2480 			return -EFAULT;
2481 		}
2482 	}
2483 
2484 	return 0;
2485 }
2486 
mlx5_ib_dealloc_pd(struct ib_pd * pd,struct ib_udata * udata)2487 static int mlx5_ib_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata)
2488 {
2489 	struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2490 	struct mlx5_ib_pd *mpd = to_mpd(pd);
2491 
2492 	return mlx5_cmd_dealloc_pd(mdev->mdev, mpd->pdn, mpd->uid);
2493 }
2494 
mlx5_ib_mcg_attach(struct ib_qp * ibqp,union ib_gid * gid,u16 lid)2495 static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2496 {
2497 	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2498 	struct mlx5_ib_qp *mqp = to_mqp(ibqp);
2499 	int err;
2500 	u16 uid;
2501 
2502 	uid = ibqp->pd ?
2503 		to_mpd(ibqp->pd)->uid : 0;
2504 
2505 	if (mqp->flags & IB_QP_CREATE_SOURCE_QPN) {
2506 		mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2507 		return -EOPNOTSUPP;
2508 	}
2509 
2510 	err = mlx5_cmd_attach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
2511 	if (err)
2512 		mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2513 			     ibqp->qp_num, gid->raw);
2514 
2515 	return err;
2516 }
2517 
mlx5_ib_mcg_detach(struct ib_qp * ibqp,union ib_gid * gid,u16 lid)2518 static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2519 {
2520 	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2521 	int err;
2522 	u16 uid;
2523 
2524 	uid = ibqp->pd ?
2525 		to_mpd(ibqp->pd)->uid : 0;
2526 	err = mlx5_cmd_detach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
2527 	if (err)
2528 		mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2529 			     ibqp->qp_num, gid->raw);
2530 
2531 	return err;
2532 }
2533 
init_node_data(struct mlx5_ib_dev * dev)2534 static int init_node_data(struct mlx5_ib_dev *dev)
2535 {
2536 	int err;
2537 
2538 	err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
2539 	if (err)
2540 		return err;
2541 
2542 	dev->mdev->rev_id = dev->mdev->pdev->revision;
2543 
2544 	return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
2545 }
2546 
fw_pages_show(struct device * device,struct device_attribute * attr,char * buf)2547 static ssize_t fw_pages_show(struct device *device,
2548 			     struct device_attribute *attr, char *buf)
2549 {
2550 	struct mlx5_ib_dev *dev =
2551 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2552 
2553 	return sysfs_emit(buf, "%d\n", dev->mdev->priv.fw_pages);
2554 }
2555 static DEVICE_ATTR_RO(fw_pages);
2556 
reg_pages_show(struct device * device,struct device_attribute * attr,char * buf)2557 static ssize_t reg_pages_show(struct device *device,
2558 			      struct device_attribute *attr, char *buf)
2559 {
2560 	struct mlx5_ib_dev *dev =
2561 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2562 
2563 	return sysfs_emit(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
2564 }
2565 static DEVICE_ATTR_RO(reg_pages);
2566 
hca_type_show(struct device * device,struct device_attribute * attr,char * buf)2567 static ssize_t hca_type_show(struct device *device,
2568 			     struct device_attribute *attr, char *buf)
2569 {
2570 	struct mlx5_ib_dev *dev =
2571 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2572 
2573 	return sysfs_emit(buf, "MT%d\n", dev->mdev->pdev->device);
2574 }
2575 static DEVICE_ATTR_RO(hca_type);
2576 
hw_rev_show(struct device * device,struct device_attribute * attr,char * buf)2577 static ssize_t hw_rev_show(struct device *device,
2578 			   struct device_attribute *attr, char *buf)
2579 {
2580 	struct mlx5_ib_dev *dev =
2581 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2582 
2583 	return sysfs_emit(buf, "%x\n", dev->mdev->rev_id);
2584 }
2585 static DEVICE_ATTR_RO(hw_rev);
2586 
board_id_show(struct device * device,struct device_attribute * attr,char * buf)2587 static ssize_t board_id_show(struct device *device,
2588 			     struct device_attribute *attr, char *buf)
2589 {
2590 	struct mlx5_ib_dev *dev =
2591 		rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev);
2592 
2593 	return sysfs_emit(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
2594 			  dev->mdev->board_id);
2595 }
2596 static DEVICE_ATTR_RO(board_id);
2597 
2598 static struct attribute *mlx5_class_attributes[] = {
2599 	&dev_attr_hw_rev.attr,
2600 	&dev_attr_hca_type.attr,
2601 	&dev_attr_board_id.attr,
2602 	&dev_attr_fw_pages.attr,
2603 	&dev_attr_reg_pages.attr,
2604 	NULL,
2605 };
2606 
2607 static const struct attribute_group mlx5_attr_group = {
2608 	.attrs = mlx5_class_attributes,
2609 };
2610 
pkey_change_handler(struct work_struct * work)2611 static void pkey_change_handler(struct work_struct *work)
2612 {
2613 	struct mlx5_ib_port_resources *ports =
2614 		container_of(work, struct mlx5_ib_port_resources,
2615 			     pkey_change_work);
2616 
2617 	if (!ports->gsi)
2618 		/*
2619 		 * We got this event before device was fully configured
2620 		 * and MAD registration code wasn't called/finished yet.
2621 		 */
2622 		return;
2623 
2624 	mlx5_ib_gsi_pkey_change(ports->gsi);
2625 }
2626 
mlx5_ib_handle_internal_error(struct mlx5_ib_dev * ibdev)2627 static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2628 {
2629 	struct mlx5_ib_qp *mqp;
2630 	struct mlx5_ib_cq *send_mcq, *recv_mcq;
2631 	struct mlx5_core_cq *mcq;
2632 	struct list_head cq_armed_list;
2633 	unsigned long flags_qp;
2634 	unsigned long flags_cq;
2635 	unsigned long flags;
2636 
2637 	INIT_LIST_HEAD(&cq_armed_list);
2638 
2639 	/* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2640 	spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2641 	list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2642 		spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2643 		if (mqp->sq.tail != mqp->sq.head) {
2644 			send_mcq = to_mcq(mqp->ibqp.send_cq);
2645 			spin_lock_irqsave(&send_mcq->lock, flags_cq);
2646 			if (send_mcq->mcq.comp &&
2647 			    mqp->ibqp.send_cq->comp_handler) {
2648 				if (!send_mcq->mcq.reset_notify_added) {
2649 					send_mcq->mcq.reset_notify_added = 1;
2650 					list_add_tail(&send_mcq->mcq.reset_notify,
2651 						      &cq_armed_list);
2652 				}
2653 			}
2654 			spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2655 		}
2656 		spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2657 		spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2658 		/* no handling is needed for SRQ */
2659 		if (!mqp->ibqp.srq) {
2660 			if (mqp->rq.tail != mqp->rq.head) {
2661 				recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2662 				spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2663 				if (recv_mcq->mcq.comp &&
2664 				    mqp->ibqp.recv_cq->comp_handler) {
2665 					if (!recv_mcq->mcq.reset_notify_added) {
2666 						recv_mcq->mcq.reset_notify_added = 1;
2667 						list_add_tail(&recv_mcq->mcq.reset_notify,
2668 							      &cq_armed_list);
2669 					}
2670 				}
2671 				spin_unlock_irqrestore(&recv_mcq->lock,
2672 						       flags_cq);
2673 			}
2674 		}
2675 		spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2676 	}
2677 	/*At that point all inflight post send were put to be executed as of we
2678 	 * lock/unlock above locks Now need to arm all involved CQs.
2679 	 */
2680 	list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2681 		mcq->comp(mcq, NULL);
2682 	}
2683 	spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2684 }
2685 
delay_drop_handler(struct work_struct * work)2686 static void delay_drop_handler(struct work_struct *work)
2687 {
2688 	int err;
2689 	struct mlx5_ib_delay_drop *delay_drop =
2690 		container_of(work, struct mlx5_ib_delay_drop,
2691 			     delay_drop_work);
2692 
2693 	atomic_inc(&delay_drop->events_cnt);
2694 
2695 	mutex_lock(&delay_drop->lock);
2696 	err = mlx5_core_set_delay_drop(delay_drop->dev, delay_drop->timeout);
2697 	if (err) {
2698 		mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2699 			     delay_drop->timeout);
2700 		delay_drop->activate = false;
2701 	}
2702 	mutex_unlock(&delay_drop->lock);
2703 }
2704 
handle_general_event(struct mlx5_ib_dev * ibdev,struct mlx5_eqe * eqe,struct ib_event * ibev)2705 static void handle_general_event(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe,
2706 				 struct ib_event *ibev)
2707 {
2708 	u32 port = (eqe->data.port.port >> 4) & 0xf;
2709 
2710 	switch (eqe->sub_type) {
2711 	case MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT:
2712 		if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2713 					    IB_LINK_LAYER_ETHERNET)
2714 			schedule_work(&ibdev->delay_drop.delay_drop_work);
2715 		break;
2716 	default: /* do nothing */
2717 		return;
2718 	}
2719 }
2720 
handle_port_change(struct mlx5_ib_dev * ibdev,struct mlx5_eqe * eqe,struct ib_event * ibev)2721 static int handle_port_change(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe,
2722 			      struct ib_event *ibev)
2723 {
2724 	u32 port = (eqe->data.port.port >> 4) & 0xf;
2725 
2726 	ibev->element.port_num = port;
2727 
2728 	switch (eqe->sub_type) {
2729 	case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
2730 	case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
2731 	case MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED:
2732 		/* In RoCE, port up/down events are handled in
2733 		 * mlx5_netdev_event().
2734 		 */
2735 		if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2736 					    IB_LINK_LAYER_ETHERNET)
2737 			return -EINVAL;
2738 
2739 		ibev->event = (eqe->sub_type == MLX5_PORT_CHANGE_SUBTYPE_ACTIVE) ?
2740 				IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
2741 		break;
2742 
2743 	case MLX5_PORT_CHANGE_SUBTYPE_LID:
2744 		ibev->event = IB_EVENT_LID_CHANGE;
2745 		break;
2746 
2747 	case MLX5_PORT_CHANGE_SUBTYPE_PKEY:
2748 		ibev->event = IB_EVENT_PKEY_CHANGE;
2749 		schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
2750 		break;
2751 
2752 	case MLX5_PORT_CHANGE_SUBTYPE_GUID:
2753 		ibev->event = IB_EVENT_GID_CHANGE;
2754 		break;
2755 
2756 	case MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG:
2757 		ibev->event = IB_EVENT_CLIENT_REREGISTER;
2758 		break;
2759 	default:
2760 		return -EINVAL;
2761 	}
2762 
2763 	return 0;
2764 }
2765 
mlx5_ib_handle_event(struct work_struct * _work)2766 static void mlx5_ib_handle_event(struct work_struct *_work)
2767 {
2768 	struct mlx5_ib_event_work *work =
2769 		container_of(_work, struct mlx5_ib_event_work, work);
2770 	struct mlx5_ib_dev *ibdev;
2771 	struct ib_event ibev;
2772 	bool fatal = false;
2773 
2774 	if (work->is_slave) {
2775 		ibdev = mlx5_ib_get_ibdev_from_mpi(work->mpi);
2776 		if (!ibdev)
2777 			goto out;
2778 	} else {
2779 		ibdev = work->dev;
2780 	}
2781 
2782 	switch (work->event) {
2783 	case MLX5_DEV_EVENT_SYS_ERROR:
2784 		ibev.event = IB_EVENT_DEVICE_FATAL;
2785 		mlx5_ib_handle_internal_error(ibdev);
2786 		ibev.element.port_num  = (u8)(unsigned long)work->param;
2787 		fatal = true;
2788 		break;
2789 	case MLX5_EVENT_TYPE_PORT_CHANGE:
2790 		if (handle_port_change(ibdev, work->param, &ibev))
2791 			goto out;
2792 		break;
2793 	case MLX5_EVENT_TYPE_GENERAL_EVENT:
2794 		handle_general_event(ibdev, work->param, &ibev);
2795 		fallthrough;
2796 	default:
2797 		goto out;
2798 	}
2799 
2800 	ibev.device = &ibdev->ib_dev;
2801 
2802 	if (!rdma_is_port_valid(&ibdev->ib_dev, ibev.element.port_num)) {
2803 		mlx5_ib_warn(ibdev, "warning: event on port %d\n",  ibev.element.port_num);
2804 		goto out;
2805 	}
2806 
2807 	if (ibdev->ib_active)
2808 		ib_dispatch_event(&ibev);
2809 
2810 	if (fatal)
2811 		ibdev->ib_active = false;
2812 out:
2813 	kfree(work);
2814 }
2815 
mlx5_ib_event(struct notifier_block * nb,unsigned long event,void * param)2816 static int mlx5_ib_event(struct notifier_block *nb,
2817 			 unsigned long event, void *param)
2818 {
2819 	struct mlx5_ib_event_work *work;
2820 
2821 	work = kmalloc(sizeof(*work), GFP_ATOMIC);
2822 	if (!work)
2823 		return NOTIFY_DONE;
2824 
2825 	INIT_WORK(&work->work, mlx5_ib_handle_event);
2826 	work->dev = container_of(nb, struct mlx5_ib_dev, mdev_events);
2827 	work->is_slave = false;
2828 	work->param = param;
2829 	work->event = event;
2830 
2831 	queue_work(mlx5_ib_event_wq, &work->work);
2832 
2833 	return NOTIFY_OK;
2834 }
2835 
mlx5_ib_event_slave_port(struct notifier_block * nb,unsigned long event,void * param)2836 static int mlx5_ib_event_slave_port(struct notifier_block *nb,
2837 				    unsigned long event, void *param)
2838 {
2839 	struct mlx5_ib_event_work *work;
2840 
2841 	work = kmalloc(sizeof(*work), GFP_ATOMIC);
2842 	if (!work)
2843 		return NOTIFY_DONE;
2844 
2845 	INIT_WORK(&work->work, mlx5_ib_handle_event);
2846 	work->mpi = container_of(nb, struct mlx5_ib_multiport_info, mdev_events);
2847 	work->is_slave = true;
2848 	work->param = param;
2849 	work->event = event;
2850 	queue_work(mlx5_ib_event_wq, &work->work);
2851 
2852 	return NOTIFY_OK;
2853 }
2854 
mlx5_ib_get_plane_num(struct mlx5_core_dev * mdev,u8 * num_plane)2855 static int mlx5_ib_get_plane_num(struct mlx5_core_dev *mdev, u8 *num_plane)
2856 {
2857 	struct mlx5_hca_vport_context vport_ctx;
2858 	int err;
2859 
2860 	*num_plane = 0;
2861 	if (!MLX5_CAP_GEN(mdev, ib_virt) || !MLX5_CAP_GEN_2(mdev, multiplane))
2862 		return 0;
2863 
2864 	err = mlx5_query_hca_vport_context(mdev, 0, 1, 0, &vport_ctx);
2865 	if (err)
2866 		return err;
2867 
2868 	*num_plane = vport_ctx.num_plane;
2869 	return 0;
2870 }
2871 
set_has_smi_cap(struct mlx5_ib_dev * dev)2872 static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2873 {
2874 	struct mlx5_hca_vport_context vport_ctx;
2875 	int err;
2876 	int port;
2877 
2878 	if (MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_IB)
2879 		return 0;
2880 
2881 	for (port = 1; port <= dev->num_ports; port++) {
2882 		if (dev->num_plane) {
2883 			dev->port_caps[port - 1].has_smi = false;
2884 			continue;
2885 		} else if (!MLX5_CAP_GEN(dev->mdev, ib_virt) ||
2886 			dev->ib_dev.type == RDMA_DEVICE_TYPE_SMI) {
2887 			dev->port_caps[port - 1].has_smi = true;
2888 			continue;
2889 		}
2890 
2891 		err = mlx5_query_hca_vport_context(dev->mdev, 0, port, 0,
2892 						   &vport_ctx);
2893 		if (err) {
2894 			mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2895 				    port, err);
2896 			return err;
2897 		}
2898 		dev->port_caps[port - 1].has_smi = vport_ctx.has_smi;
2899 	}
2900 
2901 	return 0;
2902 }
2903 
get_ext_port_caps(struct mlx5_ib_dev * dev)2904 static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2905 {
2906 	unsigned int port;
2907 
2908 	rdma_for_each_port (&dev->ib_dev, port)
2909 		mlx5_query_ext_port_caps(dev, port);
2910 }
2911 
mlx5_get_umr_fence(u8 umr_fence_cap)2912 static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
2913 {
2914 	switch (umr_fence_cap) {
2915 	case MLX5_CAP_UMR_FENCE_NONE:
2916 		return MLX5_FENCE_MODE_NONE;
2917 	case MLX5_CAP_UMR_FENCE_SMALL:
2918 		return MLX5_FENCE_MODE_INITIATOR_SMALL;
2919 	default:
2920 		return MLX5_FENCE_MODE_STRONG_ORDERING;
2921 	}
2922 }
2923 
mlx5_ib_dev_res_cq_init(struct mlx5_ib_dev * dev)2924 int mlx5_ib_dev_res_cq_init(struct mlx5_ib_dev *dev)
2925 {
2926 	struct mlx5_ib_resources *devr = &dev->devr;
2927 	struct ib_cq_init_attr cq_attr = {.cqe = 1};
2928 	struct ib_device *ibdev;
2929 	struct ib_pd *pd;
2930 	struct ib_cq *cq;
2931 	int ret = 0;
2932 
2933 
2934 	/*
2935 	 * devr->c0 is set once, never changed until device unload.
2936 	 * Avoid taking the mutex if initialization is already done.
2937 	 */
2938 	if (devr->c0)
2939 		return 0;
2940 
2941 	mutex_lock(&devr->cq_lock);
2942 	if (devr->c0)
2943 		goto unlock;
2944 
2945 	ibdev = &dev->ib_dev;
2946 	pd = ib_alloc_pd(ibdev, 0);
2947 	if (IS_ERR(pd)) {
2948 		ret = PTR_ERR(pd);
2949 		mlx5_ib_err(dev, "Couldn't allocate PD for res init, err=%d\n", ret);
2950 		goto unlock;
2951 	}
2952 
2953 	cq = ib_create_cq(ibdev, NULL, NULL, NULL, &cq_attr);
2954 	if (IS_ERR(cq)) {
2955 		ret = PTR_ERR(cq);
2956 		mlx5_ib_err(dev, "Couldn't create CQ for res init, err=%d\n", ret);
2957 		ib_dealloc_pd(pd);
2958 		goto unlock;
2959 	}
2960 
2961 	devr->p0 = pd;
2962 	devr->c0 = cq;
2963 
2964 unlock:
2965 	mutex_unlock(&devr->cq_lock);
2966 	return ret;
2967 }
2968 
mlx5_ib_dev_res_srq_init(struct mlx5_ib_dev * dev)2969 int mlx5_ib_dev_res_srq_init(struct mlx5_ib_dev *dev)
2970 {
2971 	struct mlx5_ib_resources *devr = &dev->devr;
2972 	struct ib_srq_init_attr attr;
2973 	struct ib_srq *s0, *s1;
2974 	int ret = 0;
2975 
2976 	/*
2977 	 * devr->s1 is set once, never changed until device unload.
2978 	 * Avoid taking the mutex if initialization is already done.
2979 	 */
2980 	if (devr->s1)
2981 		return 0;
2982 
2983 	mutex_lock(&devr->srq_lock);
2984 	if (devr->s1)
2985 		goto unlock;
2986 
2987 	ret = mlx5_ib_dev_res_cq_init(dev);
2988 	if (ret)
2989 		goto unlock;
2990 
2991 	memset(&attr, 0, sizeof(attr));
2992 	attr.attr.max_sge = 1;
2993 	attr.attr.max_wr = 1;
2994 	attr.srq_type = IB_SRQT_XRC;
2995 	attr.ext.cq = devr->c0;
2996 
2997 	s0 = ib_create_srq(devr->p0, &attr);
2998 	if (IS_ERR(s0)) {
2999 		ret = PTR_ERR(s0);
3000 		mlx5_ib_err(dev, "Couldn't create SRQ 0 for res init, err=%d\n", ret);
3001 		goto unlock;
3002 	}
3003 
3004 	memset(&attr, 0, sizeof(attr));
3005 	attr.attr.max_sge = 1;
3006 	attr.attr.max_wr = 1;
3007 	attr.srq_type = IB_SRQT_BASIC;
3008 
3009 	s1 = ib_create_srq(devr->p0, &attr);
3010 	if (IS_ERR(s1)) {
3011 		ret = PTR_ERR(s1);
3012 		mlx5_ib_err(dev, "Couldn't create SRQ 1 for res init, err=%d\n", ret);
3013 		ib_destroy_srq(s0);
3014 	}
3015 
3016 	devr->s0 = s0;
3017 	devr->s1 = s1;
3018 
3019 unlock:
3020 	mutex_unlock(&devr->srq_lock);
3021 	return ret;
3022 }
3023 
mlx5_ib_dev_res_init(struct mlx5_ib_dev * dev)3024 static int mlx5_ib_dev_res_init(struct mlx5_ib_dev *dev)
3025 {
3026 	struct mlx5_ib_resources *devr = &dev->devr;
3027 	int ret;
3028 
3029 	if (!MLX5_CAP_GEN(dev->mdev, xrc))
3030 		return -EOPNOTSUPP;
3031 
3032 	ret = mlx5_cmd_xrcd_alloc(dev->mdev, &devr->xrcdn0, 0);
3033 	if (ret)
3034 		return ret;
3035 
3036 	ret = mlx5_cmd_xrcd_alloc(dev->mdev, &devr->xrcdn1, 0);
3037 	if (ret) {
3038 		mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn0, 0);
3039 		return ret;
3040 	}
3041 
3042 	mutex_init(&devr->cq_lock);
3043 	mutex_init(&devr->srq_lock);
3044 
3045 	return 0;
3046 }
3047 
mlx5_ib_dev_res_cleanup(struct mlx5_ib_dev * dev)3048 static void mlx5_ib_dev_res_cleanup(struct mlx5_ib_dev *dev)
3049 {
3050 	struct mlx5_ib_resources *devr = &dev->devr;
3051 
3052 	/* After s0/s1 init, they are not unset during the device lifetime. */
3053 	if (devr->s1) {
3054 		ib_destroy_srq(devr->s1);
3055 		ib_destroy_srq(devr->s0);
3056 	}
3057 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn1, 0);
3058 	mlx5_cmd_xrcd_dealloc(dev->mdev, devr->xrcdn0, 0);
3059 	/* After p0/c0 init, they are not unset during the device lifetime. */
3060 	if (devr->c0) {
3061 		ib_destroy_cq(devr->c0);
3062 		ib_dealloc_pd(devr->p0);
3063 	}
3064 	mutex_destroy(&devr->cq_lock);
3065 	mutex_destroy(&devr->srq_lock);
3066 }
3067 
3068 static int
mlx5_ib_create_data_direct_resources(struct mlx5_ib_dev * dev)3069 mlx5_ib_create_data_direct_resources(struct mlx5_ib_dev *dev)
3070 {
3071 	int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
3072 	struct mlx5_core_dev *mdev = dev->mdev;
3073 	void *mkc;
3074 	u32 mkey;
3075 	u32 pdn;
3076 	u32 *in;
3077 	int err;
3078 
3079 	err = mlx5_core_alloc_pd(mdev, &pdn);
3080 	if (err)
3081 		return err;
3082 
3083 	in = kvzalloc(inlen, GFP_KERNEL);
3084 	if (!in) {
3085 		err = -ENOMEM;
3086 		goto err;
3087 	}
3088 
3089 	MLX5_SET(create_mkey_in, in, data_direct, 1);
3090 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
3091 	MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_PA);
3092 	MLX5_SET(mkc, mkc, lw, 1);
3093 	MLX5_SET(mkc, mkc, lr, 1);
3094 	MLX5_SET(mkc, mkc, rw, 1);
3095 	MLX5_SET(mkc, mkc, rr, 1);
3096 	MLX5_SET(mkc, mkc, a, 1);
3097 	MLX5_SET(mkc, mkc, pd, pdn);
3098 	MLX5_SET(mkc, mkc, length64, 1);
3099 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
3100 	err = mlx5_core_create_mkey(mdev, &mkey, in, inlen);
3101 	kvfree(in);
3102 	if (err)
3103 		goto err;
3104 
3105 	dev->ddr.mkey = mkey;
3106 	dev->ddr.pdn = pdn;
3107 	return 0;
3108 
3109 err:
3110 	mlx5_core_dealloc_pd(mdev, pdn);
3111 	return err;
3112 }
3113 
3114 static void
mlx5_ib_free_data_direct_resources(struct mlx5_ib_dev * dev)3115 mlx5_ib_free_data_direct_resources(struct mlx5_ib_dev *dev)
3116 {
3117 	mlx5_core_destroy_mkey(dev->mdev, dev->ddr.mkey);
3118 	mlx5_core_dealloc_pd(dev->mdev, dev->ddr.pdn);
3119 }
3120 
get_core_cap_flags(struct ib_device * ibdev,struct mlx5_hca_vport_context * rep)3121 static u32 get_core_cap_flags(struct ib_device *ibdev,
3122 			      struct mlx5_hca_vport_context *rep)
3123 {
3124 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
3125 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3126 	u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3127 	u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3128 	bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
3129 	u32 ret = 0;
3130 
3131 	if (rep->grh_required)
3132 		ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
3133 
3134 	if (dev->num_plane)
3135 		return ret | RDMA_CORE_CAP_PROT_IB | RDMA_CORE_CAP_IB_MAD |
3136 			RDMA_CORE_CAP_IB_CM | RDMA_CORE_CAP_IB_SA |
3137 			RDMA_CORE_CAP_AF_IB;
3138 	else if (ibdev->type == RDMA_DEVICE_TYPE_SMI)
3139 		return ret | RDMA_CORE_CAP_IB_MAD | RDMA_CORE_CAP_IB_SMI;
3140 
3141 	if (ll == IB_LINK_LAYER_INFINIBAND)
3142 		return ret | RDMA_CORE_PORT_IBA_IB;
3143 
3144 	if (raw_support)
3145 		ret |= RDMA_CORE_PORT_RAW_PACKET;
3146 
3147 	if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
3148 		return ret;
3149 
3150 	if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
3151 		return ret;
3152 
3153 	if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3154 		ret |= RDMA_CORE_PORT_IBA_ROCE;
3155 
3156 	if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3157 		ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3158 
3159 	return ret;
3160 }
3161 
mlx5_port_immutable(struct ib_device * ibdev,u32 port_num,struct ib_port_immutable * immutable)3162 static int mlx5_port_immutable(struct ib_device *ibdev, u32 port_num,
3163 			       struct ib_port_immutable *immutable)
3164 {
3165 	struct ib_port_attr attr;
3166 	struct mlx5_ib_dev *dev = to_mdev(ibdev);
3167 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
3168 	struct mlx5_hca_vport_context rep = {0};
3169 	int err;
3170 
3171 	err = ib_query_port(ibdev, port_num, &attr);
3172 	if (err)
3173 		return err;
3174 
3175 	if (ll == IB_LINK_LAYER_INFINIBAND) {
3176 		if (ibdev->type == RDMA_DEVICE_TYPE_SMI)
3177 			port_num = smi_to_native_portnum(dev, port_num);
3178 
3179 		err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
3180 						   &rep);
3181 		if (err)
3182 			return err;
3183 	}
3184 
3185 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
3186 	immutable->gid_tbl_len = attr.gid_tbl_len;
3187 	immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
3188 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
3189 
3190 	return 0;
3191 }
3192 
mlx5_port_rep_immutable(struct ib_device * ibdev,u32 port_num,struct ib_port_immutable * immutable)3193 static int mlx5_port_rep_immutable(struct ib_device *ibdev, u32 port_num,
3194 				   struct ib_port_immutable *immutable)
3195 {
3196 	struct ib_port_attr attr;
3197 	int err;
3198 
3199 	immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3200 
3201 	err = ib_query_port(ibdev, port_num, &attr);
3202 	if (err)
3203 		return err;
3204 
3205 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
3206 	immutable->gid_tbl_len = attr.gid_tbl_len;
3207 	immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3208 
3209 	return 0;
3210 }
3211 
get_dev_fw_str(struct ib_device * ibdev,char * str)3212 static void get_dev_fw_str(struct ib_device *ibdev, char *str)
3213 {
3214 	struct mlx5_ib_dev *dev =
3215 		container_of(ibdev, struct mlx5_ib_dev, ib_dev);
3216 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3217 		 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3218 		 fw_rev_sub(dev->mdev));
3219 }
3220 
lag_event(struct notifier_block * nb,unsigned long event,void * data)3221 static int lag_event(struct notifier_block *nb, unsigned long event, void *data)
3222 {
3223 	struct mlx5_ib_dev *dev = container_of(nb, struct mlx5_ib_dev,
3224 					       lag_events);
3225 	struct mlx5_core_dev *mdev = dev->mdev;
3226 	struct ib_device *ibdev = &dev->ib_dev;
3227 	struct net_device *old_ndev = NULL;
3228 	struct mlx5_ib_port *port;
3229 	struct net_device *ndev;
3230 	u32 portnum = 0;
3231 	int ret = 0;
3232 	int i;
3233 
3234 	switch (event) {
3235 	case MLX5_DRIVER_EVENT_ACTIVE_BACKUP_LAG_CHANGE_LOWERSTATE:
3236 		ndev = data;
3237 		if (ndev) {
3238 			if (!mlx5_lag_is_roce(mdev)) {
3239 				// sriov lag
3240 				for (i = 0; i < dev->num_ports; i++) {
3241 					port = &dev->port[i];
3242 					if (port->rep && port->rep->vport ==
3243 					    MLX5_VPORT_UPLINK) {
3244 						portnum = i;
3245 						break;
3246 					}
3247 				}
3248 			}
3249 			old_ndev = ib_device_get_netdev(ibdev, portnum + 1);
3250 			ret = ib_device_set_netdev(ibdev, ndev, portnum + 1);
3251 			if (ret)
3252 				goto out;
3253 
3254 			if (old_ndev)
3255 				roce_del_all_netdev_gids(ibdev, portnum + 1,
3256 							 old_ndev);
3257 			rdma_roce_rescan_port(ibdev, portnum + 1);
3258 		}
3259 		break;
3260 	default:
3261 		return NOTIFY_DONE;
3262 	}
3263 
3264 out:
3265 	dev_put(old_ndev);
3266 	return notifier_from_errno(ret);
3267 }
3268 
mlx5e_lag_event_register(struct mlx5_ib_dev * dev)3269 static void mlx5e_lag_event_register(struct mlx5_ib_dev *dev)
3270 {
3271 	dev->lag_events.notifier_call = lag_event;
3272 	blocking_notifier_chain_register(&dev->mdev->priv.lag_nh,
3273 					 &dev->lag_events);
3274 }
3275 
mlx5e_lag_event_unregister(struct mlx5_ib_dev * dev)3276 static void mlx5e_lag_event_unregister(struct mlx5_ib_dev *dev)
3277 {
3278 	blocking_notifier_chain_unregister(&dev->mdev->priv.lag_nh,
3279 					   &dev->lag_events);
3280 }
3281 
mlx5_eth_lag_init(struct mlx5_ib_dev * dev)3282 static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
3283 {
3284 	struct mlx5_core_dev *mdev = dev->mdev;
3285 	struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3286 								 MLX5_FLOW_NAMESPACE_LAG);
3287 	struct mlx5_flow_table *ft;
3288 	int err;
3289 
3290 	if (!ns || !mlx5_lag_is_active(mdev))
3291 		return 0;
3292 
3293 	err = mlx5_cmd_create_vport_lag(mdev);
3294 	if (err)
3295 		return err;
3296 
3297 	ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3298 	if (IS_ERR(ft)) {
3299 		err = PTR_ERR(ft);
3300 		goto err_destroy_vport_lag;
3301 	}
3302 
3303 	mlx5e_lag_event_register(dev);
3304 	dev->flow_db->lag_demux_ft = ft;
3305 	dev->lag_ports = mlx5_lag_get_num_ports(mdev);
3306 	dev->lag_active = true;
3307 	return 0;
3308 
3309 err_destroy_vport_lag:
3310 	mlx5_cmd_destroy_vport_lag(mdev);
3311 	return err;
3312 }
3313 
mlx5_eth_lag_cleanup(struct mlx5_ib_dev * dev)3314 static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
3315 {
3316 	struct mlx5_core_dev *mdev = dev->mdev;
3317 
3318 	if (dev->lag_active) {
3319 		dev->lag_active = false;
3320 
3321 		mlx5e_lag_event_unregister(dev);
3322 		mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
3323 		dev->flow_db->lag_demux_ft = NULL;
3324 
3325 		mlx5_cmd_destroy_vport_lag(mdev);
3326 	}
3327 }
3328 
mlx5_netdev_notifier_register(struct mlx5_roce * roce,struct net_device * netdev)3329 static void mlx5_netdev_notifier_register(struct mlx5_roce *roce,
3330 					  struct net_device *netdev)
3331 {
3332 	int err;
3333 
3334 	if (roce->tracking_netdev)
3335 		return;
3336 	roce->tracking_netdev = netdev;
3337 	roce->nb.notifier_call = mlx5_netdev_event;
3338 	err = register_netdevice_notifier_dev_net(netdev, &roce->nb, &roce->nn);
3339 	WARN_ON(err);
3340 }
3341 
mlx5_netdev_notifier_unregister(struct mlx5_roce * roce)3342 static void mlx5_netdev_notifier_unregister(struct mlx5_roce *roce)
3343 {
3344 	if (!roce->tracking_netdev)
3345 		return;
3346 	unregister_netdevice_notifier_dev_net(roce->tracking_netdev, &roce->nb,
3347 					      &roce->nn);
3348 	roce->tracking_netdev = NULL;
3349 }
3350 
mlx5e_mdev_notifier_event(struct notifier_block * nb,unsigned long event,void * data)3351 static int mlx5e_mdev_notifier_event(struct notifier_block *nb,
3352 				     unsigned long event, void *data)
3353 {
3354 	struct mlx5_roce *roce = container_of(nb, struct mlx5_roce, mdev_nb);
3355 	struct net_device *netdev = data;
3356 
3357 	switch (event) {
3358 	case MLX5_DRIVER_EVENT_UPLINK_NETDEV:
3359 		if (netdev)
3360 			mlx5_netdev_notifier_register(roce, netdev);
3361 		else
3362 			mlx5_netdev_notifier_unregister(roce);
3363 		break;
3364 	default:
3365 		return NOTIFY_DONE;
3366 	}
3367 
3368 	return NOTIFY_OK;
3369 }
3370 
mlx5_mdev_netdev_track(struct mlx5_ib_dev * dev,u32 port_num)3371 static void mlx5_mdev_netdev_track(struct mlx5_ib_dev *dev, u32 port_num)
3372 {
3373 	struct mlx5_roce *roce = &dev->port[port_num].roce;
3374 
3375 	roce->mdev_nb.notifier_call = mlx5e_mdev_notifier_event;
3376 	mlx5_blocking_notifier_register(dev->mdev, &roce->mdev_nb);
3377 	mlx5_core_uplink_netdev_event_replay(dev->mdev);
3378 }
3379 
mlx5_mdev_netdev_untrack(struct mlx5_ib_dev * dev,u32 port_num)3380 static void mlx5_mdev_netdev_untrack(struct mlx5_ib_dev *dev, u32 port_num)
3381 {
3382 	struct mlx5_roce *roce = &dev->port[port_num].roce;
3383 
3384 	mlx5_blocking_notifier_unregister(dev->mdev, &roce->mdev_nb);
3385 	mlx5_netdev_notifier_unregister(roce);
3386 }
3387 
mlx5_enable_eth(struct mlx5_ib_dev * dev)3388 static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
3389 {
3390 	int err;
3391 
3392 	if (!dev->is_rep && dev->profile != &raw_eth_profile) {
3393 		err = mlx5_nic_vport_enable_roce(dev->mdev);
3394 		if (err)
3395 			return err;
3396 	}
3397 
3398 	err = mlx5_eth_lag_init(dev);
3399 	if (err)
3400 		goto err_disable_roce;
3401 
3402 	return 0;
3403 
3404 err_disable_roce:
3405 	if (!dev->is_rep && dev->profile != &raw_eth_profile)
3406 		mlx5_nic_vport_disable_roce(dev->mdev);
3407 
3408 	return err;
3409 }
3410 
mlx5_disable_eth(struct mlx5_ib_dev * dev)3411 static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
3412 {
3413 	mlx5_eth_lag_cleanup(dev);
3414 	if (!dev->is_rep && dev->profile != &raw_eth_profile)
3415 		mlx5_nic_vport_disable_roce(dev->mdev);
3416 }
3417 
mlx5_ib_rn_get_params(struct ib_device * device,u32 port_num,enum rdma_netdev_t type,struct rdma_netdev_alloc_params * params)3418 static int mlx5_ib_rn_get_params(struct ib_device *device, u32 port_num,
3419 				 enum rdma_netdev_t type,
3420 				 struct rdma_netdev_alloc_params *params)
3421 {
3422 	if (type != RDMA_NETDEV_IPOIB)
3423 		return -EOPNOTSUPP;
3424 
3425 	return mlx5_rdma_rn_get_params(to_mdev(device)->mdev, device, params);
3426 }
3427 
delay_drop_timeout_read(struct file * filp,char __user * buf,size_t count,loff_t * pos)3428 static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3429 				       size_t count, loff_t *pos)
3430 {
3431 	struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3432 	char lbuf[20];
3433 	int len;
3434 
3435 	len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3436 	return simple_read_from_buffer(buf, count, pos, lbuf, len);
3437 }
3438 
delay_drop_timeout_write(struct file * filp,const char __user * buf,size_t count,loff_t * pos)3439 static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3440 					size_t count, loff_t *pos)
3441 {
3442 	struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3443 	u32 timeout;
3444 	u32 var;
3445 
3446 	if (kstrtouint_from_user(buf, count, 0, &var))
3447 		return -EFAULT;
3448 
3449 	timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3450 			1000);
3451 	if (timeout != var)
3452 		mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3453 			    timeout);
3454 
3455 	delay_drop->timeout = timeout;
3456 
3457 	return count;
3458 }
3459 
3460 static const struct file_operations fops_delay_drop_timeout = {
3461 	.owner	= THIS_MODULE,
3462 	.open	= simple_open,
3463 	.write	= delay_drop_timeout_write,
3464 	.read	= delay_drop_timeout_read,
3465 };
3466 
mlx5_ib_unbind_slave_port(struct mlx5_ib_dev * ibdev,struct mlx5_ib_multiport_info * mpi)3467 static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
3468 				      struct mlx5_ib_multiport_info *mpi)
3469 {
3470 	u32 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
3471 	struct mlx5_ib_port *port = &ibdev->port[port_num];
3472 	int comps;
3473 	int err;
3474 	int i;
3475 
3476 	lockdep_assert_held(&mlx5_ib_multiport_mutex);
3477 
3478 	mlx5_ib_disable_lb_mp(ibdev->mdev, mpi->mdev);
3479 
3480 	mlx5_core_mp_event_replay(ibdev->mdev,
3481 				  MLX5_DRIVER_EVENT_AFFILIATION_REMOVED,
3482 				  NULL);
3483 	mlx5_core_mp_event_replay(mpi->mdev,
3484 				  MLX5_DRIVER_EVENT_AFFILIATION_REMOVED,
3485 				  NULL);
3486 
3487 	mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
3488 
3489 	spin_lock(&port->mp.mpi_lock);
3490 	if (!mpi->ibdev) {
3491 		spin_unlock(&port->mp.mpi_lock);
3492 		return;
3493 	}
3494 
3495 	mpi->ibdev = NULL;
3496 
3497 	spin_unlock(&port->mp.mpi_lock);
3498 	if (mpi->mdev_events.notifier_call)
3499 		mlx5_notifier_unregister(mpi->mdev, &mpi->mdev_events);
3500 	mpi->mdev_events.notifier_call = NULL;
3501 	mlx5_mdev_netdev_untrack(ibdev, port_num);
3502 	spin_lock(&port->mp.mpi_lock);
3503 
3504 	comps = mpi->mdev_refcnt;
3505 	if (comps) {
3506 		mpi->unaffiliate = true;
3507 		init_completion(&mpi->unref_comp);
3508 		spin_unlock(&port->mp.mpi_lock);
3509 
3510 		for (i = 0; i < comps; i++)
3511 			wait_for_completion(&mpi->unref_comp);
3512 
3513 		spin_lock(&port->mp.mpi_lock);
3514 		mpi->unaffiliate = false;
3515 	}
3516 
3517 	port->mp.mpi = NULL;
3518 
3519 	spin_unlock(&port->mp.mpi_lock);
3520 
3521 	err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
3522 
3523 	mlx5_ib_dbg(ibdev, "unaffiliated port %u\n", port_num + 1);
3524 	/* Log an error, still needed to cleanup the pointers and add
3525 	 * it back to the list.
3526 	 */
3527 	if (err)
3528 		mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
3529 			    port_num + 1);
3530 
3531 	ibdev->port[port_num].roce.last_port_state = IB_PORT_DOWN;
3532 }
3533 
mlx5_ib_bind_slave_port(struct mlx5_ib_dev * ibdev,struct mlx5_ib_multiport_info * mpi)3534 static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
3535 				    struct mlx5_ib_multiport_info *mpi)
3536 {
3537 	u32 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
3538 	u64 key;
3539 	int err;
3540 
3541 	lockdep_assert_held(&mlx5_ib_multiport_mutex);
3542 
3543 	spin_lock(&ibdev->port[port_num].mp.mpi_lock);
3544 	if (ibdev->port[port_num].mp.mpi) {
3545 		mlx5_ib_dbg(ibdev, "port %u already affiliated.\n",
3546 			    port_num + 1);
3547 		spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
3548 		return false;
3549 	}
3550 
3551 	ibdev->port[port_num].mp.mpi = mpi;
3552 	mpi->ibdev = ibdev;
3553 	mpi->mdev_events.notifier_call = NULL;
3554 	spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
3555 
3556 	err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
3557 	if (err)
3558 		goto unbind;
3559 
3560 	mlx5_mdev_netdev_track(ibdev, port_num);
3561 
3562 	mpi->mdev_events.notifier_call = mlx5_ib_event_slave_port;
3563 	mlx5_notifier_register(mpi->mdev, &mpi->mdev_events);
3564 
3565 	mlx5_ib_init_cong_debugfs(ibdev, port_num);
3566 
3567 	key = mpi->mdev->priv.adev_idx;
3568 	mlx5_core_mp_event_replay(mpi->mdev,
3569 				  MLX5_DRIVER_EVENT_AFFILIATION_DONE,
3570 				  &key);
3571 	mlx5_core_mp_event_replay(ibdev->mdev,
3572 				  MLX5_DRIVER_EVENT_AFFILIATION_DONE,
3573 				  &key);
3574 
3575 	err = mlx5_ib_enable_lb_mp(ibdev->mdev, mpi->mdev);
3576 	if (err)
3577 		goto unbind;
3578 
3579 	return true;
3580 
3581 unbind:
3582 	mlx5_ib_unbind_slave_port(ibdev, mpi);
3583 	return false;
3584 }
3585 
mlx5_ib_data_direct_init(struct mlx5_ib_dev * dev)3586 static int mlx5_ib_data_direct_init(struct mlx5_ib_dev *dev)
3587 {
3588 	char vuid[MLX5_ST_SZ_BYTES(array1024_auto) + 1] = {};
3589 	int ret;
3590 
3591 	if (!MLX5_CAP_GEN(dev->mdev, data_direct) ||
3592 	    !MLX5_CAP_GEN_2(dev->mdev, query_vuid))
3593 		return 0;
3594 
3595 	ret = mlx5_cmd_query_vuid(dev->mdev, true, vuid);
3596 	if (ret)
3597 		return ret;
3598 
3599 	ret = mlx5_ib_create_data_direct_resources(dev);
3600 	if (ret)
3601 		return ret;
3602 
3603 	INIT_LIST_HEAD(&dev->data_direct_mr_list);
3604 	ret = mlx5_data_direct_ib_reg(dev, vuid);
3605 	if (ret)
3606 		mlx5_ib_free_data_direct_resources(dev);
3607 
3608 	return ret;
3609 }
3610 
mlx5_ib_data_direct_cleanup(struct mlx5_ib_dev * dev)3611 static void mlx5_ib_data_direct_cleanup(struct mlx5_ib_dev *dev)
3612 {
3613 	if (!MLX5_CAP_GEN(dev->mdev, data_direct) ||
3614 	    !MLX5_CAP_GEN_2(dev->mdev, query_vuid))
3615 		return;
3616 
3617 	mlx5_data_direct_ib_unreg(dev);
3618 	mlx5_ib_free_data_direct_resources(dev);
3619 }
3620 
mlx5_ib_init_multiport_master(struct mlx5_ib_dev * dev)3621 static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
3622 {
3623 	u32 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
3624 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
3625 							  port_num + 1);
3626 	struct mlx5_ib_multiport_info *mpi;
3627 	int err;
3628 	u32 i;
3629 
3630 	if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
3631 		return 0;
3632 
3633 	err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
3634 						     &dev->sys_image_guid);
3635 	if (err)
3636 		return err;
3637 
3638 	err = mlx5_nic_vport_enable_roce(dev->mdev);
3639 	if (err)
3640 		return err;
3641 
3642 	mutex_lock(&mlx5_ib_multiport_mutex);
3643 	for (i = 0; i < dev->num_ports; i++) {
3644 		bool bound = false;
3645 
3646 		/* build a stub multiport info struct for the native port. */
3647 		if (i == port_num) {
3648 			mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
3649 			if (!mpi) {
3650 				mutex_unlock(&mlx5_ib_multiport_mutex);
3651 				mlx5_nic_vport_disable_roce(dev->mdev);
3652 				return -ENOMEM;
3653 			}
3654 
3655 			mpi->is_master = true;
3656 			mpi->mdev = dev->mdev;
3657 			mpi->sys_image_guid = dev->sys_image_guid;
3658 			dev->port[i].mp.mpi = mpi;
3659 			mpi->ibdev = dev;
3660 			mpi = NULL;
3661 			continue;
3662 		}
3663 
3664 		list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
3665 				    list) {
3666 			if (dev->sys_image_guid == mpi->sys_image_guid &&
3667 			    (mlx5_core_native_port_num(mpi->mdev) - 1) == i &&
3668 			    mlx5_core_same_coredev_type(dev->mdev, mpi->mdev)) {
3669 				bound = mlx5_ib_bind_slave_port(dev, mpi);
3670 			}
3671 
3672 			if (bound) {
3673 				dev_dbg(mpi->mdev->device,
3674 					"removing port from unaffiliated list.\n");
3675 				mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
3676 				list_del(&mpi->list);
3677 				break;
3678 			}
3679 		}
3680 		if (!bound)
3681 			mlx5_ib_dbg(dev, "no free port found for port %d\n",
3682 				    i + 1);
3683 	}
3684 
3685 	list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
3686 	mutex_unlock(&mlx5_ib_multiport_mutex);
3687 	return err;
3688 }
3689 
mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev * dev)3690 static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
3691 {
3692 	u32 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
3693 	enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
3694 							  port_num + 1);
3695 	u32 i;
3696 
3697 	if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
3698 		return;
3699 
3700 	mutex_lock(&mlx5_ib_multiport_mutex);
3701 	for (i = 0; i < dev->num_ports; i++) {
3702 		if (dev->port[i].mp.mpi) {
3703 			/* Destroy the native port stub */
3704 			if (i == port_num) {
3705 				kfree(dev->port[i].mp.mpi);
3706 				dev->port[i].mp.mpi = NULL;
3707 			} else {
3708 				mlx5_ib_dbg(dev, "unbinding port_num: %u\n",
3709 					    i + 1);
3710 				list_add_tail(&dev->port[i].mp.mpi->list,
3711 					      &mlx5_ib_unaffiliated_port_list);
3712 				mlx5_ib_unbind_slave_port(dev,
3713 							  dev->port[i].mp.mpi);
3714 			}
3715 		}
3716 	}
3717 
3718 	mlx5_ib_dbg(dev, "removing from devlist\n");
3719 	list_del(&dev->ib_dev_list);
3720 	mutex_unlock(&mlx5_ib_multiport_mutex);
3721 
3722 	mlx5_nic_vport_disable_roce(dev->mdev);
3723 }
3724 
mmap_obj_cleanup(struct ib_uobject * uobject,enum rdma_remove_reason why,struct uverbs_attr_bundle * attrs)3725 static int mmap_obj_cleanup(struct ib_uobject *uobject,
3726 			    enum rdma_remove_reason why,
3727 			    struct uverbs_attr_bundle *attrs)
3728 {
3729 	struct mlx5_user_mmap_entry *obj = uobject->object;
3730 
3731 	rdma_user_mmap_entry_remove(&obj->rdma_entry);
3732 	return 0;
3733 }
3734 
mlx5_rdma_user_mmap_entry_insert(struct mlx5_ib_ucontext * c,struct mlx5_user_mmap_entry * entry,size_t length)3735 static int mlx5_rdma_user_mmap_entry_insert(struct mlx5_ib_ucontext *c,
3736 					    struct mlx5_user_mmap_entry *entry,
3737 					    size_t length)
3738 {
3739 	return rdma_user_mmap_entry_insert_range(
3740 		&c->ibucontext, &entry->rdma_entry, length,
3741 		(MLX5_IB_MMAP_OFFSET_START << 16),
3742 		((MLX5_IB_MMAP_OFFSET_END << 16) + (1UL << 16) - 1));
3743 }
3744 
3745 static struct mlx5_user_mmap_entry *
alloc_var_entry(struct mlx5_ib_ucontext * c)3746 alloc_var_entry(struct mlx5_ib_ucontext *c)
3747 {
3748 	struct mlx5_user_mmap_entry *entry;
3749 	struct mlx5_var_table *var_table;
3750 	u32 page_idx;
3751 	int err;
3752 
3753 	var_table = &to_mdev(c->ibucontext.device)->var_table;
3754 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
3755 	if (!entry)
3756 		return ERR_PTR(-ENOMEM);
3757 
3758 	mutex_lock(&var_table->bitmap_lock);
3759 	page_idx = find_first_zero_bit(var_table->bitmap,
3760 				       var_table->num_var_hw_entries);
3761 	if (page_idx >= var_table->num_var_hw_entries) {
3762 		err = -ENOSPC;
3763 		mutex_unlock(&var_table->bitmap_lock);
3764 		goto end;
3765 	}
3766 
3767 	set_bit(page_idx, var_table->bitmap);
3768 	mutex_unlock(&var_table->bitmap_lock);
3769 
3770 	entry->address = var_table->hw_start_addr +
3771 				(page_idx * var_table->stride_size);
3772 	entry->page_idx = page_idx;
3773 	entry->mmap_flag = MLX5_IB_MMAP_TYPE_VAR;
3774 
3775 	err = mlx5_rdma_user_mmap_entry_insert(c, entry,
3776 					       var_table->stride_size);
3777 	if (err)
3778 		goto err_insert;
3779 
3780 	return entry;
3781 
3782 err_insert:
3783 	mutex_lock(&var_table->bitmap_lock);
3784 	clear_bit(page_idx, var_table->bitmap);
3785 	mutex_unlock(&var_table->bitmap_lock);
3786 end:
3787 	kfree(entry);
3788 	return ERR_PTR(err);
3789 }
3790 
UVERBS_HANDLER(MLX5_IB_METHOD_VAR_OBJ_ALLOC)3791 static int UVERBS_HANDLER(MLX5_IB_METHOD_VAR_OBJ_ALLOC)(
3792 	struct uverbs_attr_bundle *attrs)
3793 {
3794 	struct ib_uobject *uobj = uverbs_attr_get_uobject(
3795 		attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE);
3796 	struct mlx5_ib_ucontext *c;
3797 	struct mlx5_user_mmap_entry *entry;
3798 	u64 mmap_offset;
3799 	u32 length;
3800 	int err;
3801 
3802 	c = to_mucontext(ib_uverbs_get_ucontext(attrs));
3803 	if (IS_ERR(c))
3804 		return PTR_ERR(c);
3805 
3806 	entry = alloc_var_entry(c);
3807 	if (IS_ERR(entry))
3808 		return PTR_ERR(entry);
3809 
3810 	mmap_offset = mlx5_entry_to_mmap_offset(entry);
3811 	length = entry->rdma_entry.npages * PAGE_SIZE;
3812 	uobj->object = entry;
3813 	uverbs_finalize_uobj_create(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE);
3814 
3815 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_OFFSET,
3816 			     &mmap_offset, sizeof(mmap_offset));
3817 	if (err)
3818 		return err;
3819 
3820 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_PAGE_ID,
3821 			     &entry->page_idx, sizeof(entry->page_idx));
3822 	if (err)
3823 		return err;
3824 
3825 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_LENGTH,
3826 			     &length, sizeof(length));
3827 	return err;
3828 }
3829 
3830 DECLARE_UVERBS_NAMED_METHOD(
3831 	MLX5_IB_METHOD_VAR_OBJ_ALLOC,
3832 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_VAR_OBJ_ALLOC_HANDLE,
3833 			MLX5_IB_OBJECT_VAR,
3834 			UVERBS_ACCESS_NEW,
3835 			UA_MANDATORY),
3836 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_PAGE_ID,
3837 			   UVERBS_ATTR_TYPE(u32),
3838 			   UA_MANDATORY),
3839 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_LENGTH,
3840 			   UVERBS_ATTR_TYPE(u32),
3841 			   UA_MANDATORY),
3842 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_VAR_OBJ_ALLOC_MMAP_OFFSET,
3843 			    UVERBS_ATTR_TYPE(u64),
3844 			    UA_MANDATORY));
3845 
3846 DECLARE_UVERBS_NAMED_METHOD_DESTROY(
3847 	MLX5_IB_METHOD_VAR_OBJ_DESTROY,
3848 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_VAR_OBJ_DESTROY_HANDLE,
3849 			MLX5_IB_OBJECT_VAR,
3850 			UVERBS_ACCESS_DESTROY,
3851 			UA_MANDATORY));
3852 
3853 DECLARE_UVERBS_NAMED_OBJECT(MLX5_IB_OBJECT_VAR,
3854 			    UVERBS_TYPE_ALLOC_IDR(mmap_obj_cleanup),
3855 			    &UVERBS_METHOD(MLX5_IB_METHOD_VAR_OBJ_ALLOC),
3856 			    &UVERBS_METHOD(MLX5_IB_METHOD_VAR_OBJ_DESTROY));
3857 
var_is_supported(struct ib_device * device)3858 static bool var_is_supported(struct ib_device *device)
3859 {
3860 	struct mlx5_ib_dev *dev = to_mdev(device);
3861 
3862 	return (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
3863 			MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q);
3864 }
3865 
3866 static struct mlx5_user_mmap_entry *
alloc_uar_entry(struct mlx5_ib_ucontext * c,enum mlx5_ib_uapi_uar_alloc_type alloc_type)3867 alloc_uar_entry(struct mlx5_ib_ucontext *c,
3868 		enum mlx5_ib_uapi_uar_alloc_type alloc_type)
3869 {
3870 	struct mlx5_user_mmap_entry *entry;
3871 	struct mlx5_ib_dev *dev;
3872 	u32 uar_index;
3873 	int err;
3874 
3875 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
3876 	if (!entry)
3877 		return ERR_PTR(-ENOMEM);
3878 
3879 	dev = to_mdev(c->ibucontext.device);
3880 	err = mlx5_cmd_uar_alloc(dev->mdev, &uar_index, c->devx_uid);
3881 	if (err)
3882 		goto end;
3883 
3884 	entry->page_idx = uar_index;
3885 	entry->address = uar_index2paddress(dev, uar_index);
3886 	if (alloc_type == MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF)
3887 		entry->mmap_flag = MLX5_IB_MMAP_TYPE_UAR_WC;
3888 	else
3889 		entry->mmap_flag = MLX5_IB_MMAP_TYPE_UAR_NC;
3890 
3891 	err = mlx5_rdma_user_mmap_entry_insert(c, entry, PAGE_SIZE);
3892 	if (err)
3893 		goto err_insert;
3894 
3895 	return entry;
3896 
3897 err_insert:
3898 	mlx5_cmd_uar_dealloc(dev->mdev, uar_index, c->devx_uid);
3899 end:
3900 	kfree(entry);
3901 	return ERR_PTR(err);
3902 }
3903 
UVERBS_HANDLER(MLX5_IB_METHOD_UAR_OBJ_ALLOC)3904 static int UVERBS_HANDLER(MLX5_IB_METHOD_UAR_OBJ_ALLOC)(
3905 	struct uverbs_attr_bundle *attrs)
3906 {
3907 	struct ib_uobject *uobj = uverbs_attr_get_uobject(
3908 		attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE);
3909 	enum mlx5_ib_uapi_uar_alloc_type alloc_type;
3910 	struct mlx5_ib_ucontext *c;
3911 	struct mlx5_user_mmap_entry *entry;
3912 	u64 mmap_offset;
3913 	u32 length;
3914 	int err;
3915 
3916 	c = to_mucontext(ib_uverbs_get_ucontext(attrs));
3917 	if (IS_ERR(c))
3918 		return PTR_ERR(c);
3919 
3920 	err = uverbs_get_const(&alloc_type, attrs,
3921 			       MLX5_IB_ATTR_UAR_OBJ_ALLOC_TYPE);
3922 	if (err)
3923 		return err;
3924 
3925 	if (alloc_type != MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF &&
3926 	    alloc_type != MLX5_IB_UAPI_UAR_ALLOC_TYPE_NC)
3927 		return -EOPNOTSUPP;
3928 
3929 	if (!mlx5_wc_support_get(to_mdev(c->ibucontext.device)->mdev) &&
3930 	    alloc_type == MLX5_IB_UAPI_UAR_ALLOC_TYPE_BF)
3931 		return -EOPNOTSUPP;
3932 
3933 	entry = alloc_uar_entry(c, alloc_type);
3934 	if (IS_ERR(entry))
3935 		return PTR_ERR(entry);
3936 
3937 	mmap_offset = mlx5_entry_to_mmap_offset(entry);
3938 	length = entry->rdma_entry.npages * PAGE_SIZE;
3939 	uobj->object = entry;
3940 	uverbs_finalize_uobj_create(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE);
3941 
3942 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_OFFSET,
3943 			     &mmap_offset, sizeof(mmap_offset));
3944 	if (err)
3945 		return err;
3946 
3947 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_PAGE_ID,
3948 			     &entry->page_idx, sizeof(entry->page_idx));
3949 	if (err)
3950 		return err;
3951 
3952 	err = uverbs_copy_to(attrs, MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_LENGTH,
3953 			     &length, sizeof(length));
3954 	return err;
3955 }
3956 
3957 DECLARE_UVERBS_NAMED_METHOD(
3958 	MLX5_IB_METHOD_UAR_OBJ_ALLOC,
3959 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_UAR_OBJ_ALLOC_HANDLE,
3960 			MLX5_IB_OBJECT_UAR,
3961 			UVERBS_ACCESS_NEW,
3962 			UA_MANDATORY),
3963 	UVERBS_ATTR_CONST_IN(MLX5_IB_ATTR_UAR_OBJ_ALLOC_TYPE,
3964 			     enum mlx5_ib_uapi_uar_alloc_type,
3965 			     UA_MANDATORY),
3966 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_PAGE_ID,
3967 			   UVERBS_ATTR_TYPE(u32),
3968 			   UA_MANDATORY),
3969 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_LENGTH,
3970 			   UVERBS_ATTR_TYPE(u32),
3971 			   UA_MANDATORY),
3972 	UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_UAR_OBJ_ALLOC_MMAP_OFFSET,
3973 			    UVERBS_ATTR_TYPE(u64),
3974 			    UA_MANDATORY));
3975 
3976 DECLARE_UVERBS_NAMED_METHOD_DESTROY(
3977 	MLX5_IB_METHOD_UAR_OBJ_DESTROY,
3978 	UVERBS_ATTR_IDR(MLX5_IB_ATTR_UAR_OBJ_DESTROY_HANDLE,
3979 			MLX5_IB_OBJECT_UAR,
3980 			UVERBS_ACCESS_DESTROY,
3981 			UA_MANDATORY));
3982 
3983 DECLARE_UVERBS_NAMED_OBJECT(MLX5_IB_OBJECT_UAR,
3984 			    UVERBS_TYPE_ALLOC_IDR(mmap_obj_cleanup),
3985 			    &UVERBS_METHOD(MLX5_IB_METHOD_UAR_OBJ_ALLOC),
3986 			    &UVERBS_METHOD(MLX5_IB_METHOD_UAR_OBJ_DESTROY));
3987 
3988 ADD_UVERBS_ATTRIBUTES_SIMPLE(
3989 	mlx5_ib_query_context,
3990 	UVERBS_OBJECT_DEVICE,
3991 	UVERBS_METHOD_QUERY_CONTEXT,
3992 	UVERBS_ATTR_PTR_OUT(
3993 		MLX5_IB_ATTR_QUERY_CONTEXT_RESP_UCTX,
3994 		UVERBS_ATTR_STRUCT(struct mlx5_ib_alloc_ucontext_resp,
3995 				   dump_fill_mkey),
3996 		UA_MANDATORY));
3997 
3998 ADD_UVERBS_ATTRIBUTES_SIMPLE(
3999 	mlx5_ib_reg_dmabuf_mr,
4000 	UVERBS_OBJECT_MR,
4001 	UVERBS_METHOD_REG_DMABUF_MR,
4002 	UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_REG_DMABUF_MR_ACCESS_FLAGS,
4003 			     enum mlx5_ib_uapi_reg_dmabuf_flags,
4004 			     UA_OPTIONAL));
4005 
4006 static const struct uapi_definition mlx5_ib_defs[] = {
4007 	UAPI_DEF_CHAIN(mlx5_ib_devx_defs),
4008 	UAPI_DEF_CHAIN(mlx5_ib_flow_defs),
4009 	UAPI_DEF_CHAIN(mlx5_ib_qos_defs),
4010 	UAPI_DEF_CHAIN(mlx5_ib_std_types_defs),
4011 	UAPI_DEF_CHAIN(mlx5_ib_dm_defs),
4012 	UAPI_DEF_CHAIN(mlx5_ib_create_cq_defs),
4013 
4014 	UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_DEVICE, &mlx5_ib_query_context),
4015 	UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_MR, &mlx5_ib_reg_dmabuf_mr),
4016 	UAPI_DEF_CHAIN_OBJ_TREE_NAMED(MLX5_IB_OBJECT_VAR,
4017 				UAPI_DEF_IS_OBJ_SUPPORTED(var_is_supported)),
4018 	UAPI_DEF_CHAIN_OBJ_TREE_NAMED(MLX5_IB_OBJECT_UAR),
4019 	{}
4020 };
4021 
mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev * dev)4022 static void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
4023 {
4024 	mlx5_ib_data_direct_cleanup(dev);
4025 	mlx5_ib_cleanup_multiport_master(dev);
4026 	WARN_ON(!xa_empty(&dev->odp_mkeys));
4027 	mutex_destroy(&dev->cap_mask_mutex);
4028 	WARN_ON(!xa_empty(&dev->sig_mrs));
4029 	WARN_ON(!bitmap_empty(dev->dm.memic_alloc_pages, MLX5_MAX_MEMIC_PAGES));
4030 	mlx5r_macsec_dealloc_gids(dev);
4031 }
4032 
mlx5_ib_stage_init_init(struct mlx5_ib_dev * dev)4033 static int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
4034 {
4035 	struct mlx5_core_dev *mdev = dev->mdev;
4036 	int err, i;
4037 
4038 	dev->ib_dev.node_type = RDMA_NODE_IB_CA;
4039 	dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
4040 	dev->ib_dev.dev.parent = mdev->device;
4041 	dev->ib_dev.lag_flags = RDMA_LAG_FLAGS_HASH_ALL_SLAVES;
4042 
4043 	for (i = 0; i < dev->num_ports; i++) {
4044 		spin_lock_init(&dev->port[i].mp.mpi_lock);
4045 		dev->port[i].roce.dev = dev;
4046 		dev->port[i].roce.native_port_num = i + 1;
4047 		dev->port[i].roce.last_port_state = IB_PORT_DOWN;
4048 	}
4049 
4050 	err = mlx5r_cmd_query_special_mkeys(dev);
4051 	if (err)
4052 		return err;
4053 
4054 	err = mlx5r_macsec_init_gids_and_devlist(dev);
4055 	if (err)
4056 		return err;
4057 
4058 	err = mlx5_ib_init_multiport_master(dev);
4059 	if (err)
4060 		goto err;
4061 
4062 	err = set_has_smi_cap(dev);
4063 	if (err)
4064 		goto err_mp;
4065 
4066 	err = mlx5_query_max_pkeys(&dev->ib_dev, &dev->pkey_table_len);
4067 	if (err)
4068 		goto err_mp;
4069 
4070 	if (mlx5_use_mad_ifc(dev))
4071 		get_ext_port_caps(dev);
4072 
4073 	dev->ib_dev.num_comp_vectors    = mlx5_comp_vectors_max(mdev);
4074 
4075 	mutex_init(&dev->cap_mask_mutex);
4076 	mutex_init(&dev->data_direct_lock);
4077 	INIT_LIST_HEAD(&dev->qp_list);
4078 	spin_lock_init(&dev->reset_flow_resource_lock);
4079 	xa_init(&dev->odp_mkeys);
4080 	xa_init(&dev->sig_mrs);
4081 	atomic_set(&dev->mkey_var, 0);
4082 
4083 	spin_lock_init(&dev->dm.lock);
4084 	dev->dm.dev = mdev;
4085 	err = mlx5_ib_data_direct_init(dev);
4086 	if (err)
4087 		goto err_mp;
4088 
4089 	return 0;
4090 err_mp:
4091 	mlx5_ib_cleanup_multiport_master(dev);
4092 err:
4093 	mlx5r_macsec_dealloc_gids(dev);
4094 	return err;
4095 }
4096 
4097 static struct ib_device *mlx5_ib_add_sub_dev(struct ib_device *parent,
4098 					     enum rdma_nl_dev_type type,
4099 					     const char *name);
4100 static void mlx5_ib_del_sub_dev(struct ib_device *sub_dev);
4101 
4102 static const struct ib_device_ops mlx5_ib_dev_ops = {
4103 	.owner = THIS_MODULE,
4104 	.driver_id = RDMA_DRIVER_MLX5,
4105 	.uverbs_abi_ver	= MLX5_IB_UVERBS_ABI_VERSION,
4106 
4107 	.add_gid = mlx5_ib_add_gid,
4108 	.add_sub_dev = mlx5_ib_add_sub_dev,
4109 	.alloc_mr = mlx5_ib_alloc_mr,
4110 	.alloc_mr_integrity = mlx5_ib_alloc_mr_integrity,
4111 	.alloc_pd = mlx5_ib_alloc_pd,
4112 	.alloc_ucontext = mlx5_ib_alloc_ucontext,
4113 	.attach_mcast = mlx5_ib_mcg_attach,
4114 	.check_mr_status = mlx5_ib_check_mr_status,
4115 	.create_ah = mlx5_ib_create_ah,
4116 	.create_cq = mlx5_ib_create_cq,
4117 	.create_qp = mlx5_ib_create_qp,
4118 	.create_srq = mlx5_ib_create_srq,
4119 	.create_user_ah = mlx5_ib_create_ah,
4120 	.dealloc_pd = mlx5_ib_dealloc_pd,
4121 	.dealloc_ucontext = mlx5_ib_dealloc_ucontext,
4122 	.del_gid = mlx5_ib_del_gid,
4123 	.del_sub_dev = mlx5_ib_del_sub_dev,
4124 	.dereg_mr = mlx5_ib_dereg_mr,
4125 	.destroy_ah = mlx5_ib_destroy_ah,
4126 	.destroy_cq = mlx5_ib_destroy_cq,
4127 	.destroy_qp = mlx5_ib_destroy_qp,
4128 	.destroy_srq = mlx5_ib_destroy_srq,
4129 	.detach_mcast = mlx5_ib_mcg_detach,
4130 	.disassociate_ucontext = mlx5_ib_disassociate_ucontext,
4131 	.drain_rq = mlx5_ib_drain_rq,
4132 	.drain_sq = mlx5_ib_drain_sq,
4133 	.device_group = &mlx5_attr_group,
4134 	.get_dev_fw_str = get_dev_fw_str,
4135 	.get_dma_mr = mlx5_ib_get_dma_mr,
4136 	.get_link_layer = mlx5_ib_port_link_layer,
4137 	.map_mr_sg = mlx5_ib_map_mr_sg,
4138 	.map_mr_sg_pi = mlx5_ib_map_mr_sg_pi,
4139 	.mmap = mlx5_ib_mmap,
4140 	.mmap_free = mlx5_ib_mmap_free,
4141 	.modify_cq = mlx5_ib_modify_cq,
4142 	.modify_device = mlx5_ib_modify_device,
4143 	.modify_port = mlx5_ib_modify_port,
4144 	.modify_qp = mlx5_ib_modify_qp,
4145 	.modify_srq = mlx5_ib_modify_srq,
4146 	.poll_cq = mlx5_ib_poll_cq,
4147 	.post_recv = mlx5_ib_post_recv_nodrain,
4148 	.post_send = mlx5_ib_post_send_nodrain,
4149 	.post_srq_recv = mlx5_ib_post_srq_recv,
4150 	.process_mad = mlx5_ib_process_mad,
4151 	.query_ah = mlx5_ib_query_ah,
4152 	.query_device = mlx5_ib_query_device,
4153 	.query_gid = mlx5_ib_query_gid,
4154 	.query_pkey = mlx5_ib_query_pkey,
4155 	.query_qp = mlx5_ib_query_qp,
4156 	.query_srq = mlx5_ib_query_srq,
4157 	.query_ucontext = mlx5_ib_query_ucontext,
4158 	.reg_user_mr = mlx5_ib_reg_user_mr,
4159 	.reg_user_mr_dmabuf = mlx5_ib_reg_user_mr_dmabuf,
4160 	.req_notify_cq = mlx5_ib_arm_cq,
4161 	.rereg_user_mr = mlx5_ib_rereg_user_mr,
4162 	.resize_cq = mlx5_ib_resize_cq,
4163 
4164 	INIT_RDMA_OBJ_SIZE(ib_ah, mlx5_ib_ah, ibah),
4165 	INIT_RDMA_OBJ_SIZE(ib_counters, mlx5_ib_mcounters, ibcntrs),
4166 	INIT_RDMA_OBJ_SIZE(ib_cq, mlx5_ib_cq, ibcq),
4167 	INIT_RDMA_OBJ_SIZE(ib_pd, mlx5_ib_pd, ibpd),
4168 	INIT_RDMA_OBJ_SIZE(ib_qp, mlx5_ib_qp, ibqp),
4169 	INIT_RDMA_OBJ_SIZE(ib_srq, mlx5_ib_srq, ibsrq),
4170 	INIT_RDMA_OBJ_SIZE(ib_ucontext, mlx5_ib_ucontext, ibucontext),
4171 };
4172 
4173 static const struct ib_device_ops mlx5_ib_dev_ipoib_enhanced_ops = {
4174 	.rdma_netdev_get_params = mlx5_ib_rn_get_params,
4175 };
4176 
4177 static const struct ib_device_ops mlx5_ib_dev_sriov_ops = {
4178 	.get_vf_config = mlx5_ib_get_vf_config,
4179 	.get_vf_guid = mlx5_ib_get_vf_guid,
4180 	.get_vf_stats = mlx5_ib_get_vf_stats,
4181 	.set_vf_guid = mlx5_ib_set_vf_guid,
4182 	.set_vf_link_state = mlx5_ib_set_vf_link_state,
4183 };
4184 
4185 static const struct ib_device_ops mlx5_ib_dev_mw_ops = {
4186 	.alloc_mw = mlx5_ib_alloc_mw,
4187 	.dealloc_mw = mlx5_ib_dealloc_mw,
4188 
4189 	INIT_RDMA_OBJ_SIZE(ib_mw, mlx5_ib_mw, ibmw),
4190 };
4191 
4192 static const struct ib_device_ops mlx5_ib_dev_xrc_ops = {
4193 	.alloc_xrcd = mlx5_ib_alloc_xrcd,
4194 	.dealloc_xrcd = mlx5_ib_dealloc_xrcd,
4195 
4196 	INIT_RDMA_OBJ_SIZE(ib_xrcd, mlx5_ib_xrcd, ibxrcd),
4197 };
4198 
mlx5_ib_init_var_table(struct mlx5_ib_dev * dev)4199 static int mlx5_ib_init_var_table(struct mlx5_ib_dev *dev)
4200 {
4201 	struct mlx5_core_dev *mdev = dev->mdev;
4202 	struct mlx5_var_table *var_table = &dev->var_table;
4203 	u8 log_doorbell_bar_size;
4204 	u8 log_doorbell_stride;
4205 	u64 bar_size;
4206 
4207 	log_doorbell_bar_size = MLX5_CAP_DEV_VDPA_EMULATION(mdev,
4208 					log_doorbell_bar_size);
4209 	log_doorbell_stride = MLX5_CAP_DEV_VDPA_EMULATION(mdev,
4210 					log_doorbell_stride);
4211 	var_table->hw_start_addr = dev->mdev->bar_addr +
4212 				MLX5_CAP64_DEV_VDPA_EMULATION(mdev,
4213 					doorbell_bar_offset);
4214 	bar_size = (1ULL << log_doorbell_bar_size) * 4096;
4215 	var_table->stride_size = 1ULL << log_doorbell_stride;
4216 	var_table->num_var_hw_entries = div_u64(bar_size,
4217 						var_table->stride_size);
4218 	mutex_init(&var_table->bitmap_lock);
4219 	var_table->bitmap = bitmap_zalloc(var_table->num_var_hw_entries,
4220 					  GFP_KERNEL);
4221 	return (var_table->bitmap) ? 0 : -ENOMEM;
4222 }
4223 
mlx5_ib_stage_caps_cleanup(struct mlx5_ib_dev * dev)4224 static void mlx5_ib_stage_caps_cleanup(struct mlx5_ib_dev *dev)
4225 {
4226 	bitmap_free(dev->var_table.bitmap);
4227 }
4228 
mlx5_ib_stage_caps_init(struct mlx5_ib_dev * dev)4229 static int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
4230 {
4231 	struct mlx5_core_dev *mdev = dev->mdev;
4232 	int err;
4233 
4234 	if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
4235 	    IS_ENABLED(CONFIG_MLX5_CORE_IPOIB))
4236 		ib_set_device_ops(&dev->ib_dev,
4237 				  &mlx5_ib_dev_ipoib_enhanced_ops);
4238 
4239 	if (mlx5_core_is_pf(mdev))
4240 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_sriov_ops);
4241 
4242 	dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4243 
4244 	if (MLX5_CAP_GEN(mdev, imaicl))
4245 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_mw_ops);
4246 
4247 	if (MLX5_CAP_GEN(mdev, xrc))
4248 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_xrc_ops);
4249 
4250 	if (MLX5_CAP_DEV_MEM(mdev, memic) ||
4251 	    MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
4252 	    MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM)
4253 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_dm_ops);
4254 
4255 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_ops);
4256 
4257 	if (IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS))
4258 		dev->ib_dev.driver_def = mlx5_ib_defs;
4259 
4260 	err = init_node_data(dev);
4261 	if (err)
4262 		return err;
4263 
4264 	if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4265 	    (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4266 	     MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
4267 		mutex_init(&dev->lb.mutex);
4268 
4269 	if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
4270 			MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q) {
4271 		err = mlx5_ib_init_var_table(dev);
4272 		if (err)
4273 			return err;
4274 	}
4275 
4276 	dev->ib_dev.use_cq_dim = true;
4277 
4278 	return 0;
4279 }
4280 
4281 static const struct ib_device_ops mlx5_ib_dev_port_ops = {
4282 	.get_port_immutable = mlx5_port_immutable,
4283 	.query_port = mlx5_ib_query_port,
4284 };
4285 
mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev * dev)4286 static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
4287 {
4288 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_ops);
4289 	return 0;
4290 }
4291 
4292 static const struct ib_device_ops mlx5_ib_dev_port_rep_ops = {
4293 	.get_port_immutable = mlx5_port_rep_immutable,
4294 	.query_port = mlx5_ib_rep_query_port,
4295 	.query_pkey = mlx5_ib_rep_query_pkey,
4296 };
4297 
mlx5_ib_stage_raw_eth_non_default_cb(struct mlx5_ib_dev * dev)4298 static int mlx5_ib_stage_raw_eth_non_default_cb(struct mlx5_ib_dev *dev)
4299 {
4300 	ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_rep_ops);
4301 	return 0;
4302 }
4303 
4304 static const struct ib_device_ops mlx5_ib_dev_common_roce_ops = {
4305 	.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table,
4306 	.create_wq = mlx5_ib_create_wq,
4307 	.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table,
4308 	.destroy_wq = mlx5_ib_destroy_wq,
4309 	.modify_wq = mlx5_ib_modify_wq,
4310 
4311 	INIT_RDMA_OBJ_SIZE(ib_rwq_ind_table, mlx5_ib_rwq_ind_table,
4312 			   ib_rwq_ind_tbl),
4313 };
4314 
mlx5_ib_roce_init(struct mlx5_ib_dev * dev)4315 static int mlx5_ib_roce_init(struct mlx5_ib_dev *dev)
4316 {
4317 	struct mlx5_core_dev *mdev = dev->mdev;
4318 	enum rdma_link_layer ll;
4319 	int port_type_cap;
4320 	u32 port_num = 0;
4321 	int err;
4322 
4323 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4324 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4325 
4326 	if (ll == IB_LINK_LAYER_ETHERNET) {
4327 		ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_common_roce_ops);
4328 
4329 		port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4330 
4331 		/* Register only for native ports */
4332 		mlx5_mdev_netdev_track(dev, port_num);
4333 
4334 		err = mlx5_enable_eth(dev);
4335 		if (err)
4336 			goto cleanup;
4337 	}
4338 
4339 	return 0;
4340 cleanup:
4341 	mlx5_mdev_netdev_untrack(dev, port_num);
4342 	return err;
4343 }
4344 
mlx5_ib_roce_cleanup(struct mlx5_ib_dev * dev)4345 static void mlx5_ib_roce_cleanup(struct mlx5_ib_dev *dev)
4346 {
4347 	struct mlx5_core_dev *mdev = dev->mdev;
4348 	enum rdma_link_layer ll;
4349 	int port_type_cap;
4350 	u32 port_num;
4351 
4352 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4353 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4354 
4355 	if (ll == IB_LINK_LAYER_ETHERNET) {
4356 		mlx5_disable_eth(dev);
4357 
4358 		port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4359 		mlx5_mdev_netdev_untrack(dev, port_num);
4360 	}
4361 }
4362 
mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev * dev)4363 static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4364 {
4365 	mlx5_ib_init_cong_debugfs(dev,
4366 				  mlx5_core_native_port_num(dev->mdev) - 1);
4367 	return 0;
4368 }
4369 
mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev * dev)4370 static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4371 {
4372 	mlx5_ib_cleanup_cong_debugfs(dev,
4373 				     mlx5_core_native_port_num(dev->mdev) - 1);
4374 }
4375 
mlx5_ib_stage_uar_init(struct mlx5_ib_dev * dev)4376 static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4377 {
4378 	dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4379 	return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
4380 }
4381 
mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev * dev)4382 static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4383 {
4384 	mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4385 }
4386 
mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev * dev)4387 static int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
4388 {
4389 	int err;
4390 
4391 	err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4392 	if (err)
4393 		return err;
4394 
4395 	err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4396 	if (err)
4397 		mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4398 
4399 	return err;
4400 }
4401 
mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev * dev)4402 static void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
4403 {
4404 	mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4405 	mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4406 }
4407 
mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev * dev)4408 static int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
4409 {
4410 	const char *name;
4411 
4412 	if (dev->sub_dev_name) {
4413 		name = dev->sub_dev_name;
4414 		ib_mark_name_assigned_by_user(&dev->ib_dev);
4415 	} else if (!mlx5_lag_is_active(dev->mdev))
4416 		name = "mlx5_%d";
4417 	else
4418 		name = "mlx5_bond_%d";
4419 	return ib_register_device(&dev->ib_dev, name, &dev->mdev->pdev->dev);
4420 }
4421 
mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev * dev)4422 static void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
4423 {
4424 	mlx5_mkey_cache_cleanup(dev);
4425 	mlx5r_umr_resource_cleanup(dev);
4426 	mlx5r_umr_cleanup(dev);
4427 }
4428 
mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev * dev)4429 static void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
4430 {
4431 	ib_unregister_device(&dev->ib_dev);
4432 }
4433 
mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev * dev)4434 static int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
4435 {
4436 	int ret;
4437 
4438 	ret = mlx5r_umr_init(dev);
4439 	if (ret)
4440 		return ret;
4441 
4442 	ret = mlx5_mkey_cache_init(dev);
4443 	if (ret)
4444 		mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
4445 	return ret;
4446 }
4447 
mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev * dev)4448 static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
4449 {
4450 	struct dentry *root;
4451 
4452 	if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4453 		return 0;
4454 
4455 	mutex_init(&dev->delay_drop.lock);
4456 	dev->delay_drop.dev = dev;
4457 	dev->delay_drop.activate = false;
4458 	dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4459 	INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
4460 	atomic_set(&dev->delay_drop.rqs_cnt, 0);
4461 	atomic_set(&dev->delay_drop.events_cnt, 0);
4462 
4463 	if (!mlx5_debugfs_root)
4464 		return 0;
4465 
4466 	root = debugfs_create_dir("delay_drop", mlx5_debugfs_get_dev_root(dev->mdev));
4467 	dev->delay_drop.dir_debugfs = root;
4468 
4469 	debugfs_create_atomic_t("num_timeout_events", 0400, root,
4470 				&dev->delay_drop.events_cnt);
4471 	debugfs_create_atomic_t("num_rqs", 0400, root,
4472 				&dev->delay_drop.rqs_cnt);
4473 	debugfs_create_file("timeout", 0600, root, &dev->delay_drop,
4474 			    &fops_delay_drop_timeout);
4475 	return 0;
4476 }
4477 
mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev * dev)4478 static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
4479 {
4480 	if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4481 		return;
4482 
4483 	cancel_work_sync(&dev->delay_drop.delay_drop_work);
4484 	if (!dev->delay_drop.dir_debugfs)
4485 		return;
4486 
4487 	debugfs_remove_recursive(dev->delay_drop.dir_debugfs);
4488 	dev->delay_drop.dir_debugfs = NULL;
4489 }
4490 
mlx5_ib_stage_dev_notifier_init(struct mlx5_ib_dev * dev)4491 static int mlx5_ib_stage_dev_notifier_init(struct mlx5_ib_dev *dev)
4492 {
4493 	struct mlx5_ib_resources *devr = &dev->devr;
4494 	int port;
4495 
4496 	for (port = 0; port < ARRAY_SIZE(devr->ports); ++port)
4497 		INIT_WORK(&devr->ports[port].pkey_change_work,
4498 			  pkey_change_handler);
4499 
4500 	dev->mdev_events.notifier_call = mlx5_ib_event;
4501 	mlx5_notifier_register(dev->mdev, &dev->mdev_events);
4502 
4503 	mlx5r_macsec_event_register(dev);
4504 
4505 	return 0;
4506 }
4507 
mlx5_ib_stage_dev_notifier_cleanup(struct mlx5_ib_dev * dev)4508 static void mlx5_ib_stage_dev_notifier_cleanup(struct mlx5_ib_dev *dev)
4509 {
4510 	struct mlx5_ib_resources *devr = &dev->devr;
4511 	int port;
4512 
4513 	mlx5r_macsec_event_unregister(dev);
4514 	mlx5_notifier_unregister(dev->mdev, &dev->mdev_events);
4515 
4516 	for (port = 0; port < ARRAY_SIZE(devr->ports); ++port)
4517 		cancel_work_sync(&devr->ports[port].pkey_change_work);
4518 }
4519 
mlx5_ib_data_direct_bind(struct mlx5_ib_dev * ibdev,struct mlx5_data_direct_dev * dev)4520 void mlx5_ib_data_direct_bind(struct mlx5_ib_dev *ibdev,
4521 			      struct mlx5_data_direct_dev *dev)
4522 {
4523 	mutex_lock(&ibdev->data_direct_lock);
4524 	ibdev->data_direct_dev = dev;
4525 	mutex_unlock(&ibdev->data_direct_lock);
4526 }
4527 
mlx5_ib_data_direct_unbind(struct mlx5_ib_dev * ibdev)4528 void mlx5_ib_data_direct_unbind(struct mlx5_ib_dev *ibdev)
4529 {
4530 	mutex_lock(&ibdev->data_direct_lock);
4531 	mlx5_ib_revoke_data_direct_mrs(ibdev);
4532 	ibdev->data_direct_dev = NULL;
4533 	mutex_unlock(&ibdev->data_direct_lock);
4534 }
4535 
__mlx5_ib_remove(struct mlx5_ib_dev * dev,const struct mlx5_ib_profile * profile,int stage)4536 void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
4537 		      const struct mlx5_ib_profile *profile,
4538 		      int stage)
4539 {
4540 	dev->ib_active = false;
4541 
4542 	/* Number of stages to cleanup */
4543 	while (stage) {
4544 		stage--;
4545 		if (profile->stage[stage].cleanup)
4546 			profile->stage[stage].cleanup(dev);
4547 	}
4548 
4549 	kfree(dev->port);
4550 	ib_dealloc_device(&dev->ib_dev);
4551 }
4552 
__mlx5_ib_add(struct mlx5_ib_dev * dev,const struct mlx5_ib_profile * profile)4553 int __mlx5_ib_add(struct mlx5_ib_dev *dev,
4554 		  const struct mlx5_ib_profile *profile)
4555 {
4556 	int err;
4557 	int i;
4558 
4559 	dev->profile = profile;
4560 
4561 	for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
4562 		if (profile->stage[i].init) {
4563 			err = profile->stage[i].init(dev);
4564 			if (err)
4565 				goto err_out;
4566 		}
4567 	}
4568 
4569 	dev->ib_active = true;
4570 	return 0;
4571 
4572 err_out:
4573 	/* Clean up stages which were initialized */
4574 	while (i) {
4575 		i--;
4576 		if (profile->stage[i].cleanup)
4577 			profile->stage[i].cleanup(dev);
4578 	}
4579 	return -ENOMEM;
4580 }
4581 
4582 static const struct mlx5_ib_profile pf_profile = {
4583 	STAGE_CREATE(MLX5_IB_STAGE_INIT,
4584 		     mlx5_ib_stage_init_init,
4585 		     mlx5_ib_stage_init_cleanup),
4586 	STAGE_CREATE(MLX5_IB_STAGE_FS,
4587 		     mlx5_ib_fs_init,
4588 		     mlx5_ib_fs_cleanup),
4589 	STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4590 		     mlx5_ib_stage_caps_init,
4591 		     mlx5_ib_stage_caps_cleanup),
4592 	STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
4593 		     mlx5_ib_stage_non_default_cb,
4594 		     NULL),
4595 	STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4596 		     mlx5_ib_roce_init,
4597 		     mlx5_ib_roce_cleanup),
4598 	STAGE_CREATE(MLX5_IB_STAGE_QP,
4599 		     mlx5_init_qp_table,
4600 		     mlx5_cleanup_qp_table),
4601 	STAGE_CREATE(MLX5_IB_STAGE_SRQ,
4602 		     mlx5_init_srq_table,
4603 		     mlx5_cleanup_srq_table),
4604 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4605 		     mlx5_ib_dev_res_init,
4606 		     mlx5_ib_dev_res_cleanup),
4607 	STAGE_CREATE(MLX5_IB_STAGE_ODP,
4608 		     mlx5_ib_odp_init_one,
4609 		     mlx5_ib_odp_cleanup_one),
4610 	STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4611 		     mlx5_ib_counters_init,
4612 		     mlx5_ib_counters_cleanup),
4613 	STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4614 		     mlx5_ib_stage_cong_debugfs_init,
4615 		     mlx5_ib_stage_cong_debugfs_cleanup),
4616 	STAGE_CREATE(MLX5_IB_STAGE_UAR,
4617 		     mlx5_ib_stage_uar_init,
4618 		     mlx5_ib_stage_uar_cleanup),
4619 	STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4620 		     mlx5_ib_stage_bfrag_init,
4621 		     mlx5_ib_stage_bfrag_cleanup),
4622 	STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
4623 		     NULL,
4624 		     mlx5_ib_stage_pre_ib_reg_umr_cleanup),
4625 	STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID,
4626 		     mlx5_ib_devx_init,
4627 		     mlx5_ib_devx_cleanup),
4628 	STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4629 		     mlx5_ib_stage_ib_reg_init,
4630 		     mlx5_ib_stage_ib_reg_cleanup),
4631 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER,
4632 		     mlx5_ib_stage_dev_notifier_init,
4633 		     mlx5_ib_stage_dev_notifier_cleanup),
4634 	STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
4635 		     mlx5_ib_stage_post_ib_reg_umr_init,
4636 		     NULL),
4637 	STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
4638 		     mlx5_ib_stage_delay_drop_init,
4639 		     mlx5_ib_stage_delay_drop_cleanup),
4640 	STAGE_CREATE(MLX5_IB_STAGE_RESTRACK,
4641 		     mlx5_ib_restrack_init,
4642 		     NULL),
4643 };
4644 
4645 const struct mlx5_ib_profile raw_eth_profile = {
4646 	STAGE_CREATE(MLX5_IB_STAGE_INIT,
4647 		     mlx5_ib_stage_init_init,
4648 		     mlx5_ib_stage_init_cleanup),
4649 	STAGE_CREATE(MLX5_IB_STAGE_FS,
4650 		     mlx5_ib_fs_init,
4651 		     mlx5_ib_fs_cleanup),
4652 	STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4653 		     mlx5_ib_stage_caps_init,
4654 		     mlx5_ib_stage_caps_cleanup),
4655 	STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
4656 		     mlx5_ib_stage_raw_eth_non_default_cb,
4657 		     NULL),
4658 	STAGE_CREATE(MLX5_IB_STAGE_ROCE,
4659 		     mlx5_ib_roce_init,
4660 		     mlx5_ib_roce_cleanup),
4661 	STAGE_CREATE(MLX5_IB_STAGE_QP,
4662 		     mlx5_init_qp_table,
4663 		     mlx5_cleanup_qp_table),
4664 	STAGE_CREATE(MLX5_IB_STAGE_SRQ,
4665 		     mlx5_init_srq_table,
4666 		     mlx5_cleanup_srq_table),
4667 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4668 		     mlx5_ib_dev_res_init,
4669 		     mlx5_ib_dev_res_cleanup),
4670 	STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
4671 		     mlx5_ib_counters_init,
4672 		     mlx5_ib_counters_cleanup),
4673 	STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
4674 		     mlx5_ib_stage_cong_debugfs_init,
4675 		     mlx5_ib_stage_cong_debugfs_cleanup),
4676 	STAGE_CREATE(MLX5_IB_STAGE_UAR,
4677 		     mlx5_ib_stage_uar_init,
4678 		     mlx5_ib_stage_uar_cleanup),
4679 	STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4680 		     mlx5_ib_stage_bfrag_init,
4681 		     mlx5_ib_stage_bfrag_cleanup),
4682 	STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
4683 		     NULL,
4684 		     mlx5_ib_stage_pre_ib_reg_umr_cleanup),
4685 	STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID,
4686 		     mlx5_ib_devx_init,
4687 		     mlx5_ib_devx_cleanup),
4688 	STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4689 		     mlx5_ib_stage_ib_reg_init,
4690 		     mlx5_ib_stage_ib_reg_cleanup),
4691 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER,
4692 		     mlx5_ib_stage_dev_notifier_init,
4693 		     mlx5_ib_stage_dev_notifier_cleanup),
4694 	STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
4695 		     mlx5_ib_stage_post_ib_reg_umr_init,
4696 		     NULL),
4697 	STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
4698 		     mlx5_ib_stage_delay_drop_init,
4699 		     mlx5_ib_stage_delay_drop_cleanup),
4700 	STAGE_CREATE(MLX5_IB_STAGE_RESTRACK,
4701 		     mlx5_ib_restrack_init,
4702 		     NULL),
4703 };
4704 
4705 static const struct mlx5_ib_profile plane_profile = {
4706 	STAGE_CREATE(MLX5_IB_STAGE_INIT,
4707 		     mlx5_ib_stage_init_init,
4708 		     mlx5_ib_stage_init_cleanup),
4709 	STAGE_CREATE(MLX5_IB_STAGE_CAPS,
4710 		     mlx5_ib_stage_caps_init,
4711 		     mlx5_ib_stage_caps_cleanup),
4712 	STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
4713 		     mlx5_ib_stage_non_default_cb,
4714 		     NULL),
4715 	STAGE_CREATE(MLX5_IB_STAGE_QP,
4716 		     mlx5_init_qp_table,
4717 		     mlx5_cleanup_qp_table),
4718 	STAGE_CREATE(MLX5_IB_STAGE_SRQ,
4719 		     mlx5_init_srq_table,
4720 		     mlx5_cleanup_srq_table),
4721 	STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
4722 		     mlx5_ib_dev_res_init,
4723 		     mlx5_ib_dev_res_cleanup),
4724 	STAGE_CREATE(MLX5_IB_STAGE_BFREG,
4725 		     mlx5_ib_stage_bfrag_init,
4726 		     mlx5_ib_stage_bfrag_cleanup),
4727 	STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
4728 		     mlx5_ib_stage_ib_reg_init,
4729 		     mlx5_ib_stage_ib_reg_cleanup),
4730 };
4731 
mlx5_ib_add_sub_dev(struct ib_device * parent,enum rdma_nl_dev_type type,const char * name)4732 static struct ib_device *mlx5_ib_add_sub_dev(struct ib_device *parent,
4733 					     enum rdma_nl_dev_type type,
4734 					     const char *name)
4735 {
4736 	struct mlx5_ib_dev *mparent = to_mdev(parent), *mplane;
4737 	enum rdma_link_layer ll;
4738 	int ret;
4739 
4740 	if (mparent->smi_dev)
4741 		return ERR_PTR(-EEXIST);
4742 
4743 	ll = mlx5_port_type_cap_to_rdma_ll(MLX5_CAP_GEN(mparent->mdev,
4744 							port_type));
4745 	if (type != RDMA_DEVICE_TYPE_SMI || !mparent->num_plane ||
4746 	    ll != IB_LINK_LAYER_INFINIBAND ||
4747 	    !MLX5_CAP_GEN_2(mparent->mdev, multiplane_qp_ud))
4748 		return ERR_PTR(-EOPNOTSUPP);
4749 
4750 	mplane = ib_alloc_device(mlx5_ib_dev, ib_dev);
4751 	if (!mplane)
4752 		return ERR_PTR(-ENOMEM);
4753 
4754 	mplane->port = kcalloc(mparent->num_plane * mparent->num_ports,
4755 			       sizeof(*mplane->port), GFP_KERNEL);
4756 	if (!mplane->port) {
4757 		ret = -ENOMEM;
4758 		goto fail_kcalloc;
4759 	}
4760 
4761 	mplane->ib_dev.type = type;
4762 	mplane->mdev = mparent->mdev;
4763 	mplane->num_ports = mparent->num_plane;
4764 	mplane->sub_dev_name = name;
4765 	mplane->ib_dev.phys_port_cnt = mplane->num_ports;
4766 
4767 	ret = __mlx5_ib_add(mplane, &plane_profile);
4768 	if (ret)
4769 		goto fail_ib_add;
4770 
4771 	mparent->smi_dev = mplane;
4772 	return &mplane->ib_dev;
4773 
4774 fail_ib_add:
4775 	kfree(mplane->port);
4776 fail_kcalloc:
4777 	ib_dealloc_device(&mplane->ib_dev);
4778 	return ERR_PTR(ret);
4779 }
4780 
mlx5_ib_del_sub_dev(struct ib_device * sub_dev)4781 static void mlx5_ib_del_sub_dev(struct ib_device *sub_dev)
4782 {
4783 	struct mlx5_ib_dev *mdev = to_mdev(sub_dev);
4784 
4785 	to_mdev(sub_dev->parent)->smi_dev = NULL;
4786 	__mlx5_ib_remove(mdev, mdev->profile, MLX5_IB_STAGE_MAX);
4787 }
4788 
mlx5r_mp_probe(struct auxiliary_device * adev,const struct auxiliary_device_id * id)4789 static int mlx5r_mp_probe(struct auxiliary_device *adev,
4790 			  const struct auxiliary_device_id *id)
4791 {
4792 	struct mlx5_adev *idev = container_of(adev, struct mlx5_adev, adev);
4793 	struct mlx5_core_dev *mdev = idev->mdev;
4794 	struct mlx5_ib_multiport_info *mpi;
4795 	struct mlx5_ib_dev *dev;
4796 	bool bound = false;
4797 	int err;
4798 
4799 	mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4800 	if (!mpi)
4801 		return -ENOMEM;
4802 
4803 	mpi->mdev = mdev;
4804 	err = mlx5_query_nic_vport_system_image_guid(mdev,
4805 						     &mpi->sys_image_guid);
4806 	if (err) {
4807 		kfree(mpi);
4808 		return err;
4809 	}
4810 
4811 	mutex_lock(&mlx5_ib_multiport_mutex);
4812 	list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
4813 		if (dev->sys_image_guid == mpi->sys_image_guid &&
4814 		    mlx5_core_same_coredev_type(dev->mdev, mpi->mdev))
4815 			bound = mlx5_ib_bind_slave_port(dev, mpi);
4816 
4817 		if (bound) {
4818 			rdma_roce_rescan_device(&dev->ib_dev);
4819 			mpi->ibdev->ib_active = true;
4820 			break;
4821 		}
4822 	}
4823 
4824 	if (!bound) {
4825 		list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4826 		dev_dbg(mdev->device,
4827 			"no suitable IB device found to bind to, added to unaffiliated list.\n");
4828 	}
4829 	mutex_unlock(&mlx5_ib_multiport_mutex);
4830 
4831 	auxiliary_set_drvdata(adev, mpi);
4832 	return 0;
4833 }
4834 
mlx5r_mp_remove(struct auxiliary_device * adev)4835 static void mlx5r_mp_remove(struct auxiliary_device *adev)
4836 {
4837 	struct mlx5_ib_multiport_info *mpi;
4838 
4839 	mpi = auxiliary_get_drvdata(adev);
4840 	mutex_lock(&mlx5_ib_multiport_mutex);
4841 	if (mpi->ibdev)
4842 		mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
4843 	else
4844 		list_del(&mpi->list);
4845 	mutex_unlock(&mlx5_ib_multiport_mutex);
4846 	kfree(mpi);
4847 }
4848 
mlx5r_probe(struct auxiliary_device * adev,const struct auxiliary_device_id * id)4849 static int mlx5r_probe(struct auxiliary_device *adev,
4850 		       const struct auxiliary_device_id *id)
4851 {
4852 	struct mlx5_adev *idev = container_of(adev, struct mlx5_adev, adev);
4853 	struct mlx5_core_dev *mdev = idev->mdev;
4854 	const struct mlx5_ib_profile *profile;
4855 	int port_type_cap, num_ports, ret;
4856 	enum rdma_link_layer ll;
4857 	struct mlx5_ib_dev *dev;
4858 
4859 	port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4860 	ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4861 
4862 	num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
4863 			MLX5_CAP_GEN(mdev, num_vhca_ports));
4864 	dev = ib_alloc_device(mlx5_ib_dev, ib_dev);
4865 	if (!dev)
4866 		return -ENOMEM;
4867 
4868 	if (ll == IB_LINK_LAYER_INFINIBAND) {
4869 		ret = mlx5_ib_get_plane_num(mdev, &dev->num_plane);
4870 		if (ret)
4871 			goto fail;
4872 	}
4873 
4874 	dev->port = kcalloc(num_ports, sizeof(*dev->port),
4875 			     GFP_KERNEL);
4876 	if (!dev->port) {
4877 		ret = -ENOMEM;
4878 		goto fail;
4879 	}
4880 
4881 	dev->mdev = mdev;
4882 	dev->num_ports = num_ports;
4883 	dev->ib_dev.phys_port_cnt = num_ports;
4884 
4885 	if (ll == IB_LINK_LAYER_ETHERNET && !mlx5_get_roce_state(mdev))
4886 		profile = &raw_eth_profile;
4887 	else
4888 		profile = &pf_profile;
4889 
4890 	ret = __mlx5_ib_add(dev, profile);
4891 	if (ret)
4892 		goto fail_ib_add;
4893 
4894 	auxiliary_set_drvdata(adev, dev);
4895 	return 0;
4896 
4897 fail_ib_add:
4898 	kfree(dev->port);
4899 fail:
4900 	ib_dealloc_device(&dev->ib_dev);
4901 	return ret;
4902 }
4903 
mlx5r_remove(struct auxiliary_device * adev)4904 static void mlx5r_remove(struct auxiliary_device *adev)
4905 {
4906 	struct mlx5_ib_dev *dev;
4907 
4908 	dev = auxiliary_get_drvdata(adev);
4909 	__mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
4910 }
4911 
4912 static const struct auxiliary_device_id mlx5r_mp_id_table[] = {
4913 	{ .name = MLX5_ADEV_NAME ".multiport", },
4914 	{},
4915 };
4916 
4917 static const struct auxiliary_device_id mlx5r_id_table[] = {
4918 	{ .name = MLX5_ADEV_NAME ".rdma", },
4919 	{},
4920 };
4921 
4922 MODULE_DEVICE_TABLE(auxiliary, mlx5r_mp_id_table);
4923 MODULE_DEVICE_TABLE(auxiliary, mlx5r_id_table);
4924 
4925 static struct auxiliary_driver mlx5r_mp_driver = {
4926 	.name = "multiport",
4927 	.probe = mlx5r_mp_probe,
4928 	.remove = mlx5r_mp_remove,
4929 	.id_table = mlx5r_mp_id_table,
4930 };
4931 
4932 static struct auxiliary_driver mlx5r_driver = {
4933 	.name = "rdma",
4934 	.probe = mlx5r_probe,
4935 	.remove = mlx5r_remove,
4936 	.id_table = mlx5r_id_table,
4937 };
4938 
mlx5_ib_init(void)4939 static int __init mlx5_ib_init(void)
4940 {
4941 	int ret;
4942 
4943 	xlt_emergency_page = (void *)__get_free_page(GFP_KERNEL);
4944 	if (!xlt_emergency_page)
4945 		return -ENOMEM;
4946 
4947 	mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
4948 	if (!mlx5_ib_event_wq) {
4949 		free_page((unsigned long)xlt_emergency_page);
4950 		return -ENOMEM;
4951 	}
4952 
4953 	ret = mlx5_ib_qp_event_init();
4954 	if (ret)
4955 		goto qp_event_err;
4956 
4957 	mlx5_ib_odp_init();
4958 	ret = mlx5r_rep_init();
4959 	if (ret)
4960 		goto rep_err;
4961 	ret = mlx5_data_direct_driver_register();
4962 	if (ret)
4963 		goto dd_err;
4964 	ret = auxiliary_driver_register(&mlx5r_mp_driver);
4965 	if (ret)
4966 		goto mp_err;
4967 	ret = auxiliary_driver_register(&mlx5r_driver);
4968 	if (ret)
4969 		goto drv_err;
4970 
4971 	return 0;
4972 
4973 drv_err:
4974 	auxiliary_driver_unregister(&mlx5r_mp_driver);
4975 mp_err:
4976 	mlx5_data_direct_driver_unregister();
4977 dd_err:
4978 	mlx5r_rep_cleanup();
4979 rep_err:
4980 	mlx5_ib_qp_event_cleanup();
4981 qp_event_err:
4982 	destroy_workqueue(mlx5_ib_event_wq);
4983 	free_page((unsigned long)xlt_emergency_page);
4984 	return ret;
4985 }
4986 
mlx5_ib_cleanup(void)4987 static void __exit mlx5_ib_cleanup(void)
4988 {
4989 	mlx5_data_direct_driver_unregister();
4990 	auxiliary_driver_unregister(&mlx5r_driver);
4991 	auxiliary_driver_unregister(&mlx5r_mp_driver);
4992 	mlx5r_rep_cleanup();
4993 
4994 	mlx5_ib_qp_event_cleanup();
4995 	destroy_workqueue(mlx5_ib_event_wq);
4996 	free_page((unsigned long)xlt_emergency_page);
4997 }
4998 
4999 module_init(mlx5_ib_init);
5000 module_exit(mlx5_ib_cleanup);
5001