1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 2013 - 2018 Intel Corporation. */
3
4 #include <linux/bpf_trace.h>
5 #include <linux/net/intel/libie/rx.h>
6 #include <linux/prefetch.h>
7 #include <linux/sctp.h>
8 #include <net/mpls.h>
9 #include <net/xdp.h>
10 #include "i40e_txrx_common.h"
11 #include "i40e_trace.h"
12 #include "i40e_xsk.h"
13
14 #define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
15 /**
16 * i40e_fdir - Generate a Flow Director descriptor based on fdata
17 * @tx_ring: Tx ring to send buffer on
18 * @fdata: Flow director filter data
19 * @add: Indicate if we are adding a rule or deleting one
20 *
21 **/
i40e_fdir(struct i40e_ring * tx_ring,struct i40e_fdir_filter * fdata,bool add)22 static void i40e_fdir(struct i40e_ring *tx_ring,
23 struct i40e_fdir_filter *fdata, bool add)
24 {
25 struct i40e_filter_program_desc *fdir_desc;
26 struct i40e_pf *pf = tx_ring->vsi->back;
27 u32 flex_ptype, dtype_cmd, vsi_id;
28 u16 i;
29
30 /* grab the next descriptor */
31 i = tx_ring->next_to_use;
32 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
33
34 i++;
35 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
36
37 flex_ptype = FIELD_PREP(I40E_TXD_FLTR_QW0_QINDEX_MASK, fdata->q_index);
38
39 flex_ptype |= FIELD_PREP(I40E_TXD_FLTR_QW0_FLEXOFF_MASK,
40 fdata->flex_off);
41
42 flex_ptype |= FIELD_PREP(I40E_TXD_FLTR_QW0_PCTYPE_MASK, fdata->pctype);
43
44 /* Use LAN VSI Id if not programmed by user */
45 vsi_id = fdata->dest_vsi ? : i40e_pf_get_main_vsi(pf)->id;
46 flex_ptype |= FIELD_PREP(I40E_TXD_FLTR_QW0_DEST_VSI_MASK, vsi_id);
47
48 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
49
50 dtype_cmd |= add ?
51 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
52 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
53 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
54 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
55
56 dtype_cmd |= FIELD_PREP(I40E_TXD_FLTR_QW1_DEST_MASK, fdata->dest_ctl);
57
58 dtype_cmd |= FIELD_PREP(I40E_TXD_FLTR_QW1_FD_STATUS_MASK,
59 fdata->fd_status);
60
61 if (fdata->cnt_index) {
62 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
63 dtype_cmd |= FIELD_PREP(I40E_TXD_FLTR_QW1_CNTINDEX_MASK,
64 fdata->cnt_index);
65 }
66
67 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
68 fdir_desc->rsvd = cpu_to_le32(0);
69 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
70 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
71 }
72
73 #define I40E_FD_CLEAN_DELAY 10
74 /**
75 * i40e_program_fdir_filter - Program a Flow Director filter
76 * @fdir_data: Packet data that will be filter parameters
77 * @raw_packet: the pre-allocated packet buffer for FDir
78 * @pf: The PF pointer
79 * @add: True for add/update, False for remove
80 **/
i40e_program_fdir_filter(struct i40e_fdir_filter * fdir_data,u8 * raw_packet,struct i40e_pf * pf,bool add)81 static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
82 u8 *raw_packet, struct i40e_pf *pf,
83 bool add)
84 {
85 struct i40e_tx_buffer *tx_buf, *first;
86 struct i40e_tx_desc *tx_desc;
87 struct i40e_ring *tx_ring;
88 struct i40e_vsi *vsi;
89 struct device *dev;
90 dma_addr_t dma;
91 u32 td_cmd = 0;
92 u16 i;
93
94 /* find existing FDIR VSI */
95 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
96 if (!vsi)
97 return -ENOENT;
98
99 tx_ring = vsi->tx_rings[0];
100 dev = tx_ring->dev;
101
102 /* we need two descriptors to add/del a filter and we can wait */
103 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
104 if (!i)
105 return -EAGAIN;
106 msleep_interruptible(1);
107 }
108
109 dma = dma_map_single(dev, raw_packet,
110 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
111 if (dma_mapping_error(dev, dma))
112 goto dma_fail;
113
114 /* grab the next descriptor */
115 i = tx_ring->next_to_use;
116 first = &tx_ring->tx_bi[i];
117 i40e_fdir(tx_ring, fdir_data, add);
118
119 /* Now program a dummy descriptor */
120 i = tx_ring->next_to_use;
121 tx_desc = I40E_TX_DESC(tx_ring, i);
122 tx_buf = &tx_ring->tx_bi[i];
123
124 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
125
126 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
127
128 /* record length, and DMA address */
129 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
130 dma_unmap_addr_set(tx_buf, dma, dma);
131
132 tx_desc->buffer_addr = cpu_to_le64(dma);
133 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
134
135 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
136 tx_buf->raw_buf = (void *)raw_packet;
137
138 tx_desc->cmd_type_offset_bsz =
139 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
140
141 /* Force memory writes to complete before letting h/w
142 * know there are new descriptors to fetch.
143 */
144 wmb();
145
146 /* Mark the data descriptor to be watched */
147 first->next_to_watch = tx_desc;
148
149 writel(tx_ring->next_to_use, tx_ring->tail);
150 return 0;
151
152 dma_fail:
153 return -1;
154 }
155
156 /**
157 * i40e_create_dummy_packet - Constructs dummy packet for HW
158 * @dummy_packet: preallocated space for dummy packet
159 * @ipv4: is layer 3 packet of version 4 or 6
160 * @l4proto: next level protocol used in data portion of l3
161 * @data: filter data
162 *
163 * Returns address of layer 4 protocol dummy packet.
164 **/
i40e_create_dummy_packet(u8 * dummy_packet,bool ipv4,u8 l4proto,struct i40e_fdir_filter * data)165 static char *i40e_create_dummy_packet(u8 *dummy_packet, bool ipv4, u8 l4proto,
166 struct i40e_fdir_filter *data)
167 {
168 bool is_vlan = !!data->vlan_tag;
169 struct vlan_hdr vlan = {};
170 struct ipv6hdr ipv6 = {};
171 struct ethhdr eth = {};
172 struct iphdr ip = {};
173 u8 *tmp;
174
175 if (ipv4) {
176 eth.h_proto = cpu_to_be16(ETH_P_IP);
177 ip.protocol = l4proto;
178 ip.version = 0x4;
179 ip.ihl = 0x5;
180
181 ip.daddr = data->dst_ip;
182 ip.saddr = data->src_ip;
183 } else {
184 eth.h_proto = cpu_to_be16(ETH_P_IPV6);
185 ipv6.nexthdr = l4proto;
186 ipv6.version = 0x6;
187
188 memcpy(&ipv6.saddr.in6_u.u6_addr32, data->src_ip6,
189 sizeof(__be32) * 4);
190 memcpy(&ipv6.daddr.in6_u.u6_addr32, data->dst_ip6,
191 sizeof(__be32) * 4);
192 }
193
194 if (is_vlan) {
195 vlan.h_vlan_TCI = data->vlan_tag;
196 vlan.h_vlan_encapsulated_proto = eth.h_proto;
197 eth.h_proto = data->vlan_etype;
198 }
199
200 tmp = dummy_packet;
201 memcpy(tmp, ð, sizeof(eth));
202 tmp += sizeof(eth);
203
204 if (is_vlan) {
205 memcpy(tmp, &vlan, sizeof(vlan));
206 tmp += sizeof(vlan);
207 }
208
209 if (ipv4) {
210 memcpy(tmp, &ip, sizeof(ip));
211 tmp += sizeof(ip);
212 } else {
213 memcpy(tmp, &ipv6, sizeof(ipv6));
214 tmp += sizeof(ipv6);
215 }
216
217 return tmp;
218 }
219
220 /**
221 * i40e_create_dummy_udp_packet - helper function to create UDP packet
222 * @raw_packet: preallocated space for dummy packet
223 * @ipv4: is layer 3 packet of version 4 or 6
224 * @l4proto: next level protocol used in data portion of l3
225 * @data: filter data
226 *
227 * Helper function to populate udp fields.
228 **/
i40e_create_dummy_udp_packet(u8 * raw_packet,bool ipv4,u8 l4proto,struct i40e_fdir_filter * data)229 static void i40e_create_dummy_udp_packet(u8 *raw_packet, bool ipv4, u8 l4proto,
230 struct i40e_fdir_filter *data)
231 {
232 struct udphdr *udp;
233 u8 *tmp;
234
235 tmp = i40e_create_dummy_packet(raw_packet, ipv4, IPPROTO_UDP, data);
236 udp = (struct udphdr *)(tmp);
237 udp->dest = data->dst_port;
238 udp->source = data->src_port;
239 }
240
241 /**
242 * i40e_create_dummy_tcp_packet - helper function to create TCP packet
243 * @raw_packet: preallocated space for dummy packet
244 * @ipv4: is layer 3 packet of version 4 or 6
245 * @l4proto: next level protocol used in data portion of l3
246 * @data: filter data
247 *
248 * Helper function to populate tcp fields.
249 **/
i40e_create_dummy_tcp_packet(u8 * raw_packet,bool ipv4,u8 l4proto,struct i40e_fdir_filter * data)250 static void i40e_create_dummy_tcp_packet(u8 *raw_packet, bool ipv4, u8 l4proto,
251 struct i40e_fdir_filter *data)
252 {
253 struct tcphdr *tcp;
254 u8 *tmp;
255 /* Dummy tcp packet */
256 static const char tcp_packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
257 0x50, 0x11, 0x0, 0x72, 0, 0, 0, 0};
258
259 tmp = i40e_create_dummy_packet(raw_packet, ipv4, IPPROTO_TCP, data);
260
261 tcp = (struct tcphdr *)tmp;
262 memcpy(tcp, tcp_packet, sizeof(tcp_packet));
263 tcp->dest = data->dst_port;
264 tcp->source = data->src_port;
265 }
266
267 /**
268 * i40e_create_dummy_sctp_packet - helper function to create SCTP packet
269 * @raw_packet: preallocated space for dummy packet
270 * @ipv4: is layer 3 packet of version 4 or 6
271 * @l4proto: next level protocol used in data portion of l3
272 * @data: filter data
273 *
274 * Helper function to populate sctp fields.
275 **/
i40e_create_dummy_sctp_packet(u8 * raw_packet,bool ipv4,u8 l4proto,struct i40e_fdir_filter * data)276 static void i40e_create_dummy_sctp_packet(u8 *raw_packet, bool ipv4,
277 u8 l4proto,
278 struct i40e_fdir_filter *data)
279 {
280 struct sctphdr *sctp;
281 u8 *tmp;
282
283 tmp = i40e_create_dummy_packet(raw_packet, ipv4, IPPROTO_SCTP, data);
284
285 sctp = (struct sctphdr *)tmp;
286 sctp->dest = data->dst_port;
287 sctp->source = data->src_port;
288 }
289
290 /**
291 * i40e_prepare_fdir_filter - Prepare and program fdir filter
292 * @pf: physical function to attach filter to
293 * @fd_data: filter data
294 * @add: add or delete filter
295 * @packet_addr: address of dummy packet, used in filtering
296 * @payload_offset: offset from dummy packet address to user defined data
297 * @pctype: Packet type for which filter is used
298 *
299 * Helper function to offset data of dummy packet, program it and
300 * handle errors.
301 **/
i40e_prepare_fdir_filter(struct i40e_pf * pf,struct i40e_fdir_filter * fd_data,bool add,char * packet_addr,int payload_offset,u8 pctype)302 static int i40e_prepare_fdir_filter(struct i40e_pf *pf,
303 struct i40e_fdir_filter *fd_data,
304 bool add, char *packet_addr,
305 int payload_offset, u8 pctype)
306 {
307 int ret;
308
309 if (fd_data->flex_filter) {
310 u8 *payload;
311 __be16 pattern = fd_data->flex_word;
312 u16 off = fd_data->flex_offset;
313
314 payload = packet_addr + payload_offset;
315
316 /* If user provided vlan, offset payload by vlan header length */
317 if (!!fd_data->vlan_tag)
318 payload += VLAN_HLEN;
319
320 *((__force __be16 *)(payload + off)) = pattern;
321 }
322
323 fd_data->pctype = pctype;
324 ret = i40e_program_fdir_filter(fd_data, packet_addr, pf, add);
325 if (ret) {
326 dev_info(&pf->pdev->dev,
327 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
328 fd_data->pctype, fd_data->fd_id, ret);
329 /* Free the packet buffer since it wasn't added to the ring */
330 return -EOPNOTSUPP;
331 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
332 if (add)
333 dev_info(&pf->pdev->dev,
334 "Filter OK for PCTYPE %d loc = %d\n",
335 fd_data->pctype, fd_data->fd_id);
336 else
337 dev_info(&pf->pdev->dev,
338 "Filter deleted for PCTYPE %d loc = %d\n",
339 fd_data->pctype, fd_data->fd_id);
340 }
341
342 return ret;
343 }
344
345 /**
346 * i40e_change_filter_num - Prepare and program fdir filter
347 * @ipv4: is layer 3 packet of version 4 or 6
348 * @add: add or delete filter
349 * @ipv4_filter_num: field to update
350 * @ipv6_filter_num: field to update
351 *
352 * Update filter number field for pf.
353 **/
i40e_change_filter_num(bool ipv4,bool add,u16 * ipv4_filter_num,u16 * ipv6_filter_num)354 static void i40e_change_filter_num(bool ipv4, bool add, u16 *ipv4_filter_num,
355 u16 *ipv6_filter_num)
356 {
357 if (add) {
358 if (ipv4)
359 (*ipv4_filter_num)++;
360 else
361 (*ipv6_filter_num)++;
362 } else {
363 if (ipv4)
364 (*ipv4_filter_num)--;
365 else
366 (*ipv6_filter_num)--;
367 }
368 }
369
370 #define I40E_UDPIP_DUMMY_PACKET_LEN 42
371 #define I40E_UDPIP6_DUMMY_PACKET_LEN 62
372 /**
373 * i40e_add_del_fdir_udp - Add/Remove UDP filters
374 * @vsi: pointer to the targeted VSI
375 * @fd_data: the flow director data required for the FDir descriptor
376 * @add: true adds a filter, false removes it
377 * @ipv4: true is v4, false is v6
378 *
379 * Returns 0 if the filters were successfully added or removed
380 **/
i40e_add_del_fdir_udp(struct i40e_vsi * vsi,struct i40e_fdir_filter * fd_data,bool add,bool ipv4)381 static int i40e_add_del_fdir_udp(struct i40e_vsi *vsi,
382 struct i40e_fdir_filter *fd_data,
383 bool add,
384 bool ipv4)
385 {
386 struct i40e_pf *pf = vsi->back;
387 u8 *raw_packet;
388 int ret;
389
390 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
391 if (!raw_packet)
392 return -ENOMEM;
393
394 i40e_create_dummy_udp_packet(raw_packet, ipv4, IPPROTO_UDP, fd_data);
395
396 if (ipv4)
397 ret = i40e_prepare_fdir_filter
398 (pf, fd_data, add, raw_packet,
399 I40E_UDPIP_DUMMY_PACKET_LEN,
400 I40E_FILTER_PCTYPE_NONF_IPV4_UDP);
401 else
402 ret = i40e_prepare_fdir_filter
403 (pf, fd_data, add, raw_packet,
404 I40E_UDPIP6_DUMMY_PACKET_LEN,
405 I40E_FILTER_PCTYPE_NONF_IPV6_UDP);
406
407 if (ret) {
408 kfree(raw_packet);
409 return ret;
410 }
411
412 i40e_change_filter_num(ipv4, add, &pf->fd_udp4_filter_cnt,
413 &pf->fd_udp6_filter_cnt);
414
415 return 0;
416 }
417
418 #define I40E_TCPIP_DUMMY_PACKET_LEN 54
419 #define I40E_TCPIP6_DUMMY_PACKET_LEN 74
420 /**
421 * i40e_add_del_fdir_tcp - Add/Remove TCPv4 filters
422 * @vsi: pointer to the targeted VSI
423 * @fd_data: the flow director data required for the FDir descriptor
424 * @add: true adds a filter, false removes it
425 * @ipv4: true is v4, false is v6
426 *
427 * Returns 0 if the filters were successfully added or removed
428 **/
i40e_add_del_fdir_tcp(struct i40e_vsi * vsi,struct i40e_fdir_filter * fd_data,bool add,bool ipv4)429 static int i40e_add_del_fdir_tcp(struct i40e_vsi *vsi,
430 struct i40e_fdir_filter *fd_data,
431 bool add,
432 bool ipv4)
433 {
434 struct i40e_pf *pf = vsi->back;
435 u8 *raw_packet;
436 int ret;
437
438 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
439 if (!raw_packet)
440 return -ENOMEM;
441
442 i40e_create_dummy_tcp_packet(raw_packet, ipv4, IPPROTO_TCP, fd_data);
443 if (ipv4)
444 ret = i40e_prepare_fdir_filter
445 (pf, fd_data, add, raw_packet,
446 I40E_TCPIP_DUMMY_PACKET_LEN,
447 I40E_FILTER_PCTYPE_NONF_IPV4_TCP);
448 else
449 ret = i40e_prepare_fdir_filter
450 (pf, fd_data, add, raw_packet,
451 I40E_TCPIP6_DUMMY_PACKET_LEN,
452 I40E_FILTER_PCTYPE_NONF_IPV6_TCP);
453
454 if (ret) {
455 kfree(raw_packet);
456 return ret;
457 }
458
459 i40e_change_filter_num(ipv4, add, &pf->fd_tcp4_filter_cnt,
460 &pf->fd_tcp6_filter_cnt);
461
462 if (add) {
463 if (test_bit(I40E_FLAG_FD_ATR_ENA, pf->flags) &&
464 I40E_DEBUG_FD & pf->hw.debug_mask)
465 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
466 set_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state);
467 }
468 return 0;
469 }
470
471 #define I40E_SCTPIP_DUMMY_PACKET_LEN 46
472 #define I40E_SCTPIP6_DUMMY_PACKET_LEN 66
473 /**
474 * i40e_add_del_fdir_sctp - Add/Remove SCTPv4 Flow Director filters for
475 * a specific flow spec
476 * @vsi: pointer to the targeted VSI
477 * @fd_data: the flow director data required for the FDir descriptor
478 * @add: true adds a filter, false removes it
479 * @ipv4: true is v4, false is v6
480 *
481 * Returns 0 if the filters were successfully added or removed
482 **/
i40e_add_del_fdir_sctp(struct i40e_vsi * vsi,struct i40e_fdir_filter * fd_data,bool add,bool ipv4)483 static int i40e_add_del_fdir_sctp(struct i40e_vsi *vsi,
484 struct i40e_fdir_filter *fd_data,
485 bool add,
486 bool ipv4)
487 {
488 struct i40e_pf *pf = vsi->back;
489 u8 *raw_packet;
490 int ret;
491
492 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
493 if (!raw_packet)
494 return -ENOMEM;
495
496 i40e_create_dummy_sctp_packet(raw_packet, ipv4, IPPROTO_SCTP, fd_data);
497
498 if (ipv4)
499 ret = i40e_prepare_fdir_filter
500 (pf, fd_data, add, raw_packet,
501 I40E_SCTPIP_DUMMY_PACKET_LEN,
502 I40E_FILTER_PCTYPE_NONF_IPV4_SCTP);
503 else
504 ret = i40e_prepare_fdir_filter
505 (pf, fd_data, add, raw_packet,
506 I40E_SCTPIP6_DUMMY_PACKET_LEN,
507 I40E_FILTER_PCTYPE_NONF_IPV6_SCTP);
508
509 if (ret) {
510 kfree(raw_packet);
511 return ret;
512 }
513
514 i40e_change_filter_num(ipv4, add, &pf->fd_sctp4_filter_cnt,
515 &pf->fd_sctp6_filter_cnt);
516
517 return 0;
518 }
519
520 #define I40E_IP_DUMMY_PACKET_LEN 34
521 #define I40E_IP6_DUMMY_PACKET_LEN 54
522 /**
523 * i40e_add_del_fdir_ip - Add/Remove IPv4 Flow Director filters for
524 * a specific flow spec
525 * @vsi: pointer to the targeted VSI
526 * @fd_data: the flow director data required for the FDir descriptor
527 * @add: true adds a filter, false removes it
528 * @ipv4: true is v4, false is v6
529 *
530 * Returns 0 if the filters were successfully added or removed
531 **/
i40e_add_del_fdir_ip(struct i40e_vsi * vsi,struct i40e_fdir_filter * fd_data,bool add,bool ipv4)532 static int i40e_add_del_fdir_ip(struct i40e_vsi *vsi,
533 struct i40e_fdir_filter *fd_data,
534 bool add,
535 bool ipv4)
536 {
537 struct i40e_pf *pf = vsi->back;
538 int payload_offset;
539 u8 *raw_packet;
540 int iter_start;
541 int iter_end;
542 int ret;
543 int i;
544
545 if (ipv4) {
546 iter_start = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
547 iter_end = I40E_FILTER_PCTYPE_FRAG_IPV4;
548 } else {
549 iter_start = I40E_FILTER_PCTYPE_NONF_IPV6_OTHER;
550 iter_end = I40E_FILTER_PCTYPE_FRAG_IPV6;
551 }
552
553 for (i = iter_start; i <= iter_end; i++) {
554 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
555 if (!raw_packet)
556 return -ENOMEM;
557
558 /* IPv6 no header option differs from IPv4 */
559 (void)i40e_create_dummy_packet
560 (raw_packet, ipv4, (ipv4) ? IPPROTO_IP : IPPROTO_NONE,
561 fd_data);
562
563 payload_offset = (ipv4) ? I40E_IP_DUMMY_PACKET_LEN :
564 I40E_IP6_DUMMY_PACKET_LEN;
565 ret = i40e_prepare_fdir_filter(pf, fd_data, add, raw_packet,
566 payload_offset, i);
567 if (ret)
568 goto err;
569 }
570
571 i40e_change_filter_num(ipv4, add, &pf->fd_ip4_filter_cnt,
572 &pf->fd_ip6_filter_cnt);
573
574 return 0;
575 err:
576 kfree(raw_packet);
577 return ret;
578 }
579
580 /**
581 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
582 * @vsi: pointer to the targeted VSI
583 * @input: filter to add or delete
584 * @add: true adds a filter, false removes it
585 *
586 **/
i40e_add_del_fdir(struct i40e_vsi * vsi,struct i40e_fdir_filter * input,bool add)587 int i40e_add_del_fdir(struct i40e_vsi *vsi,
588 struct i40e_fdir_filter *input, bool add)
589 {
590 enum ip_ver { ipv6 = 0, ipv4 = 1 };
591 struct i40e_pf *pf = vsi->back;
592 int ret;
593
594 switch (input->flow_type & ~FLOW_EXT) {
595 case TCP_V4_FLOW:
596 ret = i40e_add_del_fdir_tcp(vsi, input, add, ipv4);
597 break;
598 case UDP_V4_FLOW:
599 ret = i40e_add_del_fdir_udp(vsi, input, add, ipv4);
600 break;
601 case SCTP_V4_FLOW:
602 ret = i40e_add_del_fdir_sctp(vsi, input, add, ipv4);
603 break;
604 case TCP_V6_FLOW:
605 ret = i40e_add_del_fdir_tcp(vsi, input, add, ipv6);
606 break;
607 case UDP_V6_FLOW:
608 ret = i40e_add_del_fdir_udp(vsi, input, add, ipv6);
609 break;
610 case SCTP_V6_FLOW:
611 ret = i40e_add_del_fdir_sctp(vsi, input, add, ipv6);
612 break;
613 case IP_USER_FLOW:
614 switch (input->ipl4_proto) {
615 case IPPROTO_TCP:
616 ret = i40e_add_del_fdir_tcp(vsi, input, add, ipv4);
617 break;
618 case IPPROTO_UDP:
619 ret = i40e_add_del_fdir_udp(vsi, input, add, ipv4);
620 break;
621 case IPPROTO_SCTP:
622 ret = i40e_add_del_fdir_sctp(vsi, input, add, ipv4);
623 break;
624 case IPPROTO_IP:
625 ret = i40e_add_del_fdir_ip(vsi, input, add, ipv4);
626 break;
627 default:
628 /* We cannot support masking based on protocol */
629 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
630 input->ipl4_proto);
631 return -EINVAL;
632 }
633 break;
634 case IPV6_USER_FLOW:
635 switch (input->ipl4_proto) {
636 case IPPROTO_TCP:
637 ret = i40e_add_del_fdir_tcp(vsi, input, add, ipv6);
638 break;
639 case IPPROTO_UDP:
640 ret = i40e_add_del_fdir_udp(vsi, input, add, ipv6);
641 break;
642 case IPPROTO_SCTP:
643 ret = i40e_add_del_fdir_sctp(vsi, input, add, ipv6);
644 break;
645 case IPPROTO_IP:
646 ret = i40e_add_del_fdir_ip(vsi, input, add, ipv6);
647 break;
648 default:
649 /* We cannot support masking based on protocol */
650 dev_info(&pf->pdev->dev, "Unsupported IPv6 protocol 0x%02x\n",
651 input->ipl4_proto);
652 return -EINVAL;
653 }
654 break;
655 default:
656 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
657 input->flow_type);
658 return -EINVAL;
659 }
660
661 /* The buffer allocated here will be normally be freed by
662 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
663 * completion. In the event of an error adding the buffer to the FDIR
664 * ring, it will immediately be freed. It may also be freed by
665 * i40e_clean_tx_ring() when closing the VSI.
666 */
667 return ret;
668 }
669
670 /**
671 * i40e_fd_handle_status - check the Programming Status for FD
672 * @rx_ring: the Rx ring for this descriptor
673 * @qword0_raw: qword0
674 * @qword1: qword1 after le_to_cpu
675 * @prog_id: the id originally used for programming
676 *
677 * This is used to verify if the FD programming or invalidation
678 * requested by SW to the HW is successful or not and take actions accordingly.
679 **/
i40e_fd_handle_status(struct i40e_ring * rx_ring,u64 qword0_raw,u64 qword1,u8 prog_id)680 static void i40e_fd_handle_status(struct i40e_ring *rx_ring, u64 qword0_raw,
681 u64 qword1, u8 prog_id)
682 {
683 struct i40e_pf *pf = rx_ring->vsi->back;
684 struct pci_dev *pdev = pf->pdev;
685 struct i40e_16b_rx_wb_qw0 *qw0;
686 u32 fcnt_prog, fcnt_avail;
687 u32 error;
688
689 qw0 = (struct i40e_16b_rx_wb_qw0 *)&qword0_raw;
690 error = FIELD_GET(I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK, qword1);
691
692 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
693 pf->fd_inv = le32_to_cpu(qw0->hi_dword.fd_id);
694 if (qw0->hi_dword.fd_id != 0 ||
695 (I40E_DEBUG_FD & pf->hw.debug_mask))
696 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
697 pf->fd_inv);
698
699 /* Check if the programming error is for ATR.
700 * If so, auto disable ATR and set a state for
701 * flush in progress. Next time we come here if flush is in
702 * progress do nothing, once flush is complete the state will
703 * be cleared.
704 */
705 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
706 return;
707
708 pf->fd_add_err++;
709 /* store the current atr filter count */
710 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
711
712 if (qw0->hi_dword.fd_id == 0 &&
713 test_bit(__I40E_FD_SB_AUTO_DISABLED, pf->state)) {
714 /* These set_bit() calls aren't atomic with the
715 * test_bit() here, but worse case we potentially
716 * disable ATR and queue a flush right after SB
717 * support is re-enabled. That shouldn't cause an
718 * issue in practice
719 */
720 set_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state);
721 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
722 }
723
724 /* filter programming failed most likely due to table full */
725 fcnt_prog = i40e_get_global_fd_count(pf);
726 fcnt_avail = pf->fdir_pf_filter_count;
727 /* If ATR is running fcnt_prog can quickly change,
728 * if we are very close to full, it makes sense to disable
729 * FD ATR/SB and then re-enable it when there is room.
730 */
731 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
732 if (test_bit(I40E_FLAG_FD_SB_ENA, pf->flags) &&
733 !test_and_set_bit(__I40E_FD_SB_AUTO_DISABLED,
734 pf->state))
735 if (I40E_DEBUG_FD & pf->hw.debug_mask)
736 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
737 }
738 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
739 if (I40E_DEBUG_FD & pf->hw.debug_mask)
740 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
741 qw0->hi_dword.fd_id);
742 }
743 }
744
745 /**
746 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
747 * @ring: the ring that owns the buffer
748 * @tx_buffer: the buffer to free
749 **/
i40e_unmap_and_free_tx_resource(struct i40e_ring * ring,struct i40e_tx_buffer * tx_buffer)750 static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
751 struct i40e_tx_buffer *tx_buffer)
752 {
753 if (tx_buffer->skb) {
754 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
755 kfree(tx_buffer->raw_buf);
756 else if (ring_is_xdp(ring))
757 xdp_return_frame(tx_buffer->xdpf);
758 else
759 dev_kfree_skb_any(tx_buffer->skb);
760 if (dma_unmap_len(tx_buffer, len))
761 dma_unmap_single(ring->dev,
762 dma_unmap_addr(tx_buffer, dma),
763 dma_unmap_len(tx_buffer, len),
764 DMA_TO_DEVICE);
765 } else if (dma_unmap_len(tx_buffer, len)) {
766 dma_unmap_page(ring->dev,
767 dma_unmap_addr(tx_buffer, dma),
768 dma_unmap_len(tx_buffer, len),
769 DMA_TO_DEVICE);
770 }
771
772 tx_buffer->next_to_watch = NULL;
773 tx_buffer->skb = NULL;
774 dma_unmap_len_set(tx_buffer, len, 0);
775 /* tx_buffer must be completely set up in the transmit path */
776 }
777
778 /**
779 * i40e_clean_tx_ring - Free any empty Tx buffers
780 * @tx_ring: ring to be cleaned
781 **/
i40e_clean_tx_ring(struct i40e_ring * tx_ring)782 void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
783 {
784 unsigned long bi_size;
785 u16 i;
786
787 if (ring_is_xdp(tx_ring) && tx_ring->xsk_pool) {
788 i40e_xsk_clean_tx_ring(tx_ring);
789 } else {
790 /* ring already cleared, nothing to do */
791 if (!tx_ring->tx_bi)
792 return;
793
794 /* Free all the Tx ring sk_buffs */
795 for (i = 0; i < tx_ring->count; i++)
796 i40e_unmap_and_free_tx_resource(tx_ring,
797 &tx_ring->tx_bi[i]);
798 }
799
800 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
801 memset(tx_ring->tx_bi, 0, bi_size);
802
803 /* Zero out the descriptor ring */
804 memset(tx_ring->desc, 0, tx_ring->size);
805
806 tx_ring->next_to_use = 0;
807 tx_ring->next_to_clean = 0;
808
809 if (!tx_ring->netdev)
810 return;
811
812 /* cleanup Tx queue statistics */
813 netdev_tx_reset_queue(txring_txq(tx_ring));
814 }
815
816 /**
817 * i40e_free_tx_resources - Free Tx resources per queue
818 * @tx_ring: Tx descriptor ring for a specific queue
819 *
820 * Free all transmit software resources
821 **/
i40e_free_tx_resources(struct i40e_ring * tx_ring)822 void i40e_free_tx_resources(struct i40e_ring *tx_ring)
823 {
824 i40e_clean_tx_ring(tx_ring);
825 kfree(tx_ring->tx_bi);
826 tx_ring->tx_bi = NULL;
827
828 if (tx_ring->desc) {
829 dma_free_coherent(tx_ring->dev, tx_ring->size,
830 tx_ring->desc, tx_ring->dma);
831 tx_ring->desc = NULL;
832 }
833 }
834
835 /**
836 * i40e_get_tx_pending - how many tx descriptors not processed
837 * @ring: the ring of descriptors
838 * @in_sw: use SW variables
839 *
840 * Since there is no access to the ring head register
841 * in XL710, we need to use our local copies
842 **/
i40e_get_tx_pending(struct i40e_ring * ring,bool in_sw)843 u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
844 {
845 u32 head, tail;
846
847 if (!in_sw) {
848 head = i40e_get_head(ring);
849 tail = readl(ring->tail);
850 } else {
851 head = ring->next_to_clean;
852 tail = ring->next_to_use;
853 }
854
855 if (head != tail)
856 return (head < tail) ?
857 tail - head : (tail + ring->count - head);
858
859 return 0;
860 }
861
862 /**
863 * i40e_detect_recover_hung - Function to detect and recover hung_queues
864 * @pf: pointer to PF struct
865 *
866 * LAN VSI has netdev and netdev has TX queues. This function is to check
867 * each of those TX queues if they are hung, trigger recovery by issuing
868 * SW interrupt.
869 **/
i40e_detect_recover_hung(struct i40e_pf * pf)870 void i40e_detect_recover_hung(struct i40e_pf *pf)
871 {
872 struct i40e_vsi *vsi = i40e_pf_get_main_vsi(pf);
873 struct i40e_ring *tx_ring = NULL;
874 struct net_device *netdev;
875 unsigned int i;
876 int packets;
877
878 if (!vsi)
879 return;
880
881 if (test_bit(__I40E_VSI_DOWN, vsi->state))
882 return;
883
884 netdev = vsi->netdev;
885 if (!netdev)
886 return;
887
888 if (!netif_carrier_ok(netdev))
889 return;
890
891 for (i = 0; i < vsi->num_queue_pairs; i++) {
892 tx_ring = vsi->tx_rings[i];
893 if (tx_ring && tx_ring->desc) {
894 /* If packet counter has not changed the queue is
895 * likely stalled, so force an interrupt for this
896 * queue.
897 *
898 * prev_pkt_ctr would be negative if there was no
899 * pending work.
900 */
901 packets = tx_ring->stats.packets & INT_MAX;
902 if (tx_ring->tx_stats.prev_pkt_ctr == packets) {
903 i40e_force_wb(vsi, tx_ring->q_vector);
904 continue;
905 }
906
907 /* Memory barrier between read of packet count and call
908 * to i40e_get_tx_pending()
909 */
910 smp_rmb();
911 tx_ring->tx_stats.prev_pkt_ctr =
912 i40e_get_tx_pending(tx_ring, true) ? packets : -1;
913 }
914 }
915 }
916
917 /**
918 * i40e_clean_tx_irq - Reclaim resources after transmit completes
919 * @vsi: the VSI we care about
920 * @tx_ring: Tx ring to clean
921 * @napi_budget: Used to determine if we are in netpoll
922 * @tx_cleaned: Out parameter set to the number of TXes cleaned
923 *
924 * Returns true if there's any budget left (e.g. the clean is finished)
925 **/
i40e_clean_tx_irq(struct i40e_vsi * vsi,struct i40e_ring * tx_ring,int napi_budget,unsigned int * tx_cleaned)926 static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
927 struct i40e_ring *tx_ring, int napi_budget,
928 unsigned int *tx_cleaned)
929 {
930 int i = tx_ring->next_to_clean;
931 struct i40e_tx_buffer *tx_buf;
932 struct i40e_tx_desc *tx_head;
933 struct i40e_tx_desc *tx_desc;
934 unsigned int total_bytes = 0, total_packets = 0;
935 unsigned int budget = vsi->work_limit;
936
937 tx_buf = &tx_ring->tx_bi[i];
938 tx_desc = I40E_TX_DESC(tx_ring, i);
939 i -= tx_ring->count;
940
941 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
942
943 do {
944 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
945
946 /* if next_to_watch is not set then there is no work pending */
947 if (!eop_desc)
948 break;
949
950 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
951 /* we have caught up to head, no work left to do */
952 if (tx_head == tx_desc)
953 break;
954
955 /* clear next_to_watch to prevent false hangs */
956 tx_buf->next_to_watch = NULL;
957
958 /* update the statistics for this packet */
959 total_bytes += tx_buf->bytecount;
960 total_packets += tx_buf->gso_segs;
961
962 /* free the skb/XDP data */
963 if (ring_is_xdp(tx_ring))
964 xdp_return_frame(tx_buf->xdpf);
965 else
966 napi_consume_skb(tx_buf->skb, napi_budget);
967
968 /* unmap skb header data */
969 dma_unmap_single(tx_ring->dev,
970 dma_unmap_addr(tx_buf, dma),
971 dma_unmap_len(tx_buf, len),
972 DMA_TO_DEVICE);
973
974 /* clear tx_buffer data */
975 tx_buf->skb = NULL;
976 dma_unmap_len_set(tx_buf, len, 0);
977
978 /* unmap remaining buffers */
979 while (tx_desc != eop_desc) {
980 i40e_trace(clean_tx_irq_unmap,
981 tx_ring, tx_desc, tx_buf);
982
983 tx_buf++;
984 tx_desc++;
985 i++;
986 if (unlikely(!i)) {
987 i -= tx_ring->count;
988 tx_buf = tx_ring->tx_bi;
989 tx_desc = I40E_TX_DESC(tx_ring, 0);
990 }
991
992 /* unmap any remaining paged data */
993 if (dma_unmap_len(tx_buf, len)) {
994 dma_unmap_page(tx_ring->dev,
995 dma_unmap_addr(tx_buf, dma),
996 dma_unmap_len(tx_buf, len),
997 DMA_TO_DEVICE);
998 dma_unmap_len_set(tx_buf, len, 0);
999 }
1000 }
1001
1002 /* move us one more past the eop_desc for start of next pkt */
1003 tx_buf++;
1004 tx_desc++;
1005 i++;
1006 if (unlikely(!i)) {
1007 i -= tx_ring->count;
1008 tx_buf = tx_ring->tx_bi;
1009 tx_desc = I40E_TX_DESC(tx_ring, 0);
1010 }
1011
1012 prefetch(tx_desc);
1013
1014 /* update budget accounting */
1015 budget--;
1016 } while (likely(budget));
1017
1018 i += tx_ring->count;
1019 tx_ring->next_to_clean = i;
1020 i40e_update_tx_stats(tx_ring, total_packets, total_bytes);
1021 i40e_arm_wb(tx_ring, vsi, budget);
1022
1023 if (ring_is_xdp(tx_ring))
1024 return !!budget;
1025
1026 /* notify netdev of completed buffers */
1027 netdev_tx_completed_queue(txring_txq(tx_ring),
1028 total_packets, total_bytes);
1029
1030 #define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
1031 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1032 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
1033 /* Make sure that anybody stopping the queue after this
1034 * sees the new next_to_clean.
1035 */
1036 smp_mb();
1037 if (__netif_subqueue_stopped(tx_ring->netdev,
1038 tx_ring->queue_index) &&
1039 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
1040 netif_wake_subqueue(tx_ring->netdev,
1041 tx_ring->queue_index);
1042 ++tx_ring->tx_stats.restart_queue;
1043 }
1044 }
1045
1046 *tx_cleaned = total_packets;
1047 return !!budget;
1048 }
1049
1050 /**
1051 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
1052 * @vsi: the VSI we care about
1053 * @q_vector: the vector on which to enable writeback
1054 *
1055 **/
i40e_enable_wb_on_itr(struct i40e_vsi * vsi,struct i40e_q_vector * q_vector)1056 static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
1057 struct i40e_q_vector *q_vector)
1058 {
1059 u16 flags = q_vector->tx.ring[0].flags;
1060 u32 val;
1061
1062 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
1063 return;
1064
1065 if (q_vector->arm_wb_state)
1066 return;
1067
1068 if (test_bit(I40E_FLAG_MSIX_ENA, vsi->back->flags)) {
1069 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
1070 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
1071
1072 wr32(&vsi->back->hw,
1073 I40E_PFINT_DYN_CTLN(q_vector->reg_idx),
1074 val);
1075 } else {
1076 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
1077 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
1078
1079 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
1080 }
1081 q_vector->arm_wb_state = true;
1082 }
1083
1084 /**
1085 * i40e_force_wb - Issue SW Interrupt so HW does a wb
1086 * @vsi: the VSI we care about
1087 * @q_vector: the vector on which to force writeback
1088 *
1089 **/
i40e_force_wb(struct i40e_vsi * vsi,struct i40e_q_vector * q_vector)1090 void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
1091 {
1092 if (test_bit(I40E_FLAG_MSIX_ENA, vsi->back->flags)) {
1093 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1094 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
1095 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
1096 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
1097 /* allow 00 to be written to the index */
1098
1099 wr32(&vsi->back->hw,
1100 I40E_PFINT_DYN_CTLN(q_vector->reg_idx), val);
1101 } else {
1102 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
1103 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
1104 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
1105 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
1106 /* allow 00 to be written to the index */
1107
1108 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
1109 }
1110 }
1111
i40e_container_is_rx(struct i40e_q_vector * q_vector,struct i40e_ring_container * rc)1112 static inline bool i40e_container_is_rx(struct i40e_q_vector *q_vector,
1113 struct i40e_ring_container *rc)
1114 {
1115 return &q_vector->rx == rc;
1116 }
1117
i40e_itr_divisor(struct i40e_q_vector * q_vector)1118 static inline unsigned int i40e_itr_divisor(struct i40e_q_vector *q_vector)
1119 {
1120 unsigned int divisor;
1121
1122 switch (q_vector->vsi->back->hw.phy.link_info.link_speed) {
1123 case I40E_LINK_SPEED_40GB:
1124 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 1024;
1125 break;
1126 case I40E_LINK_SPEED_25GB:
1127 case I40E_LINK_SPEED_20GB:
1128 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 512;
1129 break;
1130 default:
1131 case I40E_LINK_SPEED_10GB:
1132 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 256;
1133 break;
1134 case I40E_LINK_SPEED_1GB:
1135 case I40E_LINK_SPEED_100MB:
1136 divisor = I40E_ITR_ADAPTIVE_MIN_INC * 32;
1137 break;
1138 }
1139
1140 return divisor;
1141 }
1142
1143 /**
1144 * i40e_update_itr - update the dynamic ITR value based on statistics
1145 * @q_vector: structure containing interrupt and ring information
1146 * @rc: structure containing ring performance data
1147 *
1148 * Stores a new ITR value based on packets and byte
1149 * counts during the last interrupt. The advantage of per interrupt
1150 * computation is faster updates and more accurate ITR for the current
1151 * traffic pattern. Constants in this function were computed
1152 * based on theoretical maximum wire speed and thresholds were set based
1153 * on testing data as well as attempting to minimize response time
1154 * while increasing bulk throughput.
1155 **/
i40e_update_itr(struct i40e_q_vector * q_vector,struct i40e_ring_container * rc)1156 static void i40e_update_itr(struct i40e_q_vector *q_vector,
1157 struct i40e_ring_container *rc)
1158 {
1159 unsigned int avg_wire_size, packets, bytes, itr;
1160 unsigned long next_update = jiffies;
1161
1162 /* If we don't have any rings just leave ourselves set for maximum
1163 * possible latency so we take ourselves out of the equation.
1164 */
1165 if (!rc->ring || !ITR_IS_DYNAMIC(rc->ring->itr_setting))
1166 return;
1167
1168 /* For Rx we want to push the delay up and default to low latency.
1169 * for Tx we want to pull the delay down and default to high latency.
1170 */
1171 itr = i40e_container_is_rx(q_vector, rc) ?
1172 I40E_ITR_ADAPTIVE_MIN_USECS | I40E_ITR_ADAPTIVE_LATENCY :
1173 I40E_ITR_ADAPTIVE_MAX_USECS | I40E_ITR_ADAPTIVE_LATENCY;
1174
1175 /* If we didn't update within up to 1 - 2 jiffies we can assume
1176 * that either packets are coming in so slow there hasn't been
1177 * any work, or that there is so much work that NAPI is dealing
1178 * with interrupt moderation and we don't need to do anything.
1179 */
1180 if (time_after(next_update, rc->next_update))
1181 goto clear_counts;
1182
1183 /* If itr_countdown is set it means we programmed an ITR within
1184 * the last 4 interrupt cycles. This has a side effect of us
1185 * potentially firing an early interrupt. In order to work around
1186 * this we need to throw out any data received for a few
1187 * interrupts following the update.
1188 */
1189 if (q_vector->itr_countdown) {
1190 itr = rc->target_itr;
1191 goto clear_counts;
1192 }
1193
1194 packets = rc->total_packets;
1195 bytes = rc->total_bytes;
1196
1197 if (i40e_container_is_rx(q_vector, rc)) {
1198 /* If Rx there are 1 to 4 packets and bytes are less than
1199 * 9000 assume insufficient data to use bulk rate limiting
1200 * approach unless Tx is already in bulk rate limiting. We
1201 * are likely latency driven.
1202 */
1203 if (packets && packets < 4 && bytes < 9000 &&
1204 (q_vector->tx.target_itr & I40E_ITR_ADAPTIVE_LATENCY)) {
1205 itr = I40E_ITR_ADAPTIVE_LATENCY;
1206 goto adjust_by_size;
1207 }
1208 } else if (packets < 4) {
1209 /* If we have Tx and Rx ITR maxed and Tx ITR is running in
1210 * bulk mode and we are receiving 4 or fewer packets just
1211 * reset the ITR_ADAPTIVE_LATENCY bit for latency mode so
1212 * that the Rx can relax.
1213 */
1214 if (rc->target_itr == I40E_ITR_ADAPTIVE_MAX_USECS &&
1215 (q_vector->rx.target_itr & I40E_ITR_MASK) ==
1216 I40E_ITR_ADAPTIVE_MAX_USECS)
1217 goto clear_counts;
1218 } else if (packets > 32) {
1219 /* If we have processed over 32 packets in a single interrupt
1220 * for Tx assume we need to switch over to "bulk" mode.
1221 */
1222 rc->target_itr &= ~I40E_ITR_ADAPTIVE_LATENCY;
1223 }
1224
1225 /* We have no packets to actually measure against. This means
1226 * either one of the other queues on this vector is active or
1227 * we are a Tx queue doing TSO with too high of an interrupt rate.
1228 *
1229 * Between 4 and 56 we can assume that our current interrupt delay
1230 * is only slightly too low. As such we should increase it by a small
1231 * fixed amount.
1232 */
1233 if (packets < 56) {
1234 itr = rc->target_itr + I40E_ITR_ADAPTIVE_MIN_INC;
1235 if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) {
1236 itr &= I40E_ITR_ADAPTIVE_LATENCY;
1237 itr += I40E_ITR_ADAPTIVE_MAX_USECS;
1238 }
1239 goto clear_counts;
1240 }
1241
1242 if (packets <= 256) {
1243 itr = min(q_vector->tx.current_itr, q_vector->rx.current_itr);
1244 itr &= I40E_ITR_MASK;
1245
1246 /* Between 56 and 112 is our "goldilocks" zone where we are
1247 * working out "just right". Just report that our current
1248 * ITR is good for us.
1249 */
1250 if (packets <= 112)
1251 goto clear_counts;
1252
1253 /* If packet count is 128 or greater we are likely looking
1254 * at a slight overrun of the delay we want. Try halving
1255 * our delay to see if that will cut the number of packets
1256 * in half per interrupt.
1257 */
1258 itr /= 2;
1259 itr &= I40E_ITR_MASK;
1260 if (itr < I40E_ITR_ADAPTIVE_MIN_USECS)
1261 itr = I40E_ITR_ADAPTIVE_MIN_USECS;
1262
1263 goto clear_counts;
1264 }
1265
1266 /* The paths below assume we are dealing with a bulk ITR since
1267 * number of packets is greater than 256. We are just going to have
1268 * to compute a value and try to bring the count under control,
1269 * though for smaller packet sizes there isn't much we can do as
1270 * NAPI polling will likely be kicking in sooner rather than later.
1271 */
1272 itr = I40E_ITR_ADAPTIVE_BULK;
1273
1274 adjust_by_size:
1275 /* If packet counts are 256 or greater we can assume we have a gross
1276 * overestimation of what the rate should be. Instead of trying to fine
1277 * tune it just use the formula below to try and dial in an exact value
1278 * give the current packet size of the frame.
1279 */
1280 avg_wire_size = bytes / packets;
1281
1282 /* The following is a crude approximation of:
1283 * wmem_default / (size + overhead) = desired_pkts_per_int
1284 * rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
1285 * (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
1286 *
1287 * Assuming wmem_default is 212992 and overhead is 640 bytes per
1288 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
1289 * formula down to
1290 *
1291 * (170 * (size + 24)) / (size + 640) = ITR
1292 *
1293 * We first do some math on the packet size and then finally bitshift
1294 * by 8 after rounding up. We also have to account for PCIe link speed
1295 * difference as ITR scales based on this.
1296 */
1297 if (avg_wire_size <= 60) {
1298 /* Start at 250k ints/sec */
1299 avg_wire_size = 4096;
1300 } else if (avg_wire_size <= 380) {
1301 /* 250K ints/sec to 60K ints/sec */
1302 avg_wire_size *= 40;
1303 avg_wire_size += 1696;
1304 } else if (avg_wire_size <= 1084) {
1305 /* 60K ints/sec to 36K ints/sec */
1306 avg_wire_size *= 15;
1307 avg_wire_size += 11452;
1308 } else if (avg_wire_size <= 1980) {
1309 /* 36K ints/sec to 30K ints/sec */
1310 avg_wire_size *= 5;
1311 avg_wire_size += 22420;
1312 } else {
1313 /* plateau at a limit of 30K ints/sec */
1314 avg_wire_size = 32256;
1315 }
1316
1317 /* If we are in low latency mode halve our delay which doubles the
1318 * rate to somewhere between 100K to 16K ints/sec
1319 */
1320 if (itr & I40E_ITR_ADAPTIVE_LATENCY)
1321 avg_wire_size /= 2;
1322
1323 /* Resultant value is 256 times larger than it needs to be. This
1324 * gives us room to adjust the value as needed to either increase
1325 * or decrease the value based on link speeds of 10G, 2.5G, 1G, etc.
1326 *
1327 * Use addition as we have already recorded the new latency flag
1328 * for the ITR value.
1329 */
1330 itr += DIV_ROUND_UP(avg_wire_size, i40e_itr_divisor(q_vector)) *
1331 I40E_ITR_ADAPTIVE_MIN_INC;
1332
1333 if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) {
1334 itr &= I40E_ITR_ADAPTIVE_LATENCY;
1335 itr += I40E_ITR_ADAPTIVE_MAX_USECS;
1336 }
1337
1338 clear_counts:
1339 /* write back value */
1340 rc->target_itr = itr;
1341
1342 /* next update should occur within next jiffy */
1343 rc->next_update = next_update + 1;
1344
1345 rc->total_bytes = 0;
1346 rc->total_packets = 0;
1347 }
1348
i40e_rx_bi(struct i40e_ring * rx_ring,u32 idx)1349 static struct i40e_rx_buffer *i40e_rx_bi(struct i40e_ring *rx_ring, u32 idx)
1350 {
1351 return &rx_ring->rx_bi[idx];
1352 }
1353
1354 /**
1355 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1356 * @rx_ring: rx descriptor ring to store buffers on
1357 * @old_buff: donor buffer to have page reused
1358 *
1359 * Synchronizes page for reuse by the adapter
1360 **/
i40e_reuse_rx_page(struct i40e_ring * rx_ring,struct i40e_rx_buffer * old_buff)1361 static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1362 struct i40e_rx_buffer *old_buff)
1363 {
1364 struct i40e_rx_buffer *new_buff;
1365 u16 nta = rx_ring->next_to_alloc;
1366
1367 new_buff = i40e_rx_bi(rx_ring, nta);
1368
1369 /* update, and store next to alloc */
1370 nta++;
1371 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1372
1373 /* transfer page from old buffer to new buffer */
1374 new_buff->dma = old_buff->dma;
1375 new_buff->page = old_buff->page;
1376 new_buff->page_offset = old_buff->page_offset;
1377 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
1378
1379 /* clear contents of buffer_info */
1380 old_buff->page = NULL;
1381 }
1382
1383 /**
1384 * i40e_clean_programming_status - clean the programming status descriptor
1385 * @rx_ring: the rx ring that has this descriptor
1386 * @qword0_raw: qword0
1387 * @qword1: qword1 representing status_error_len in CPU ordering
1388 *
1389 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1390 * status being successful or not and take actions accordingly. FCoE should
1391 * handle its context/filter programming/invalidation status and take actions.
1392 *
1393 * Returns an i40e_rx_buffer to reuse if the cleanup occurred, otherwise NULL.
1394 **/
i40e_clean_programming_status(struct i40e_ring * rx_ring,u64 qword0_raw,u64 qword1)1395 void i40e_clean_programming_status(struct i40e_ring *rx_ring, u64 qword0_raw,
1396 u64 qword1)
1397 {
1398 u8 id;
1399
1400 id = FIELD_GET(I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK, qword1);
1401
1402 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
1403 i40e_fd_handle_status(rx_ring, qword0_raw, qword1, id);
1404 }
1405
1406 /**
1407 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1408 * @tx_ring: the tx ring to set up
1409 *
1410 * Return 0 on success, negative on error
1411 **/
i40e_setup_tx_descriptors(struct i40e_ring * tx_ring)1412 int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1413 {
1414 struct device *dev = tx_ring->dev;
1415 int bi_size;
1416
1417 if (!dev)
1418 return -ENOMEM;
1419
1420 /* warn if we are about to overwrite the pointer */
1421 WARN_ON(tx_ring->tx_bi);
1422 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1423 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1424 if (!tx_ring->tx_bi)
1425 goto err;
1426
1427 u64_stats_init(&tx_ring->syncp);
1428
1429 /* round up to nearest 4K */
1430 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
1431 /* add u32 for head writeback, align after this takes care of
1432 * guaranteeing this is at least one cache line in size
1433 */
1434 tx_ring->size += sizeof(u32);
1435 tx_ring->size = ALIGN(tx_ring->size, 4096);
1436 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1437 &tx_ring->dma, GFP_KERNEL);
1438 if (!tx_ring->desc) {
1439 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1440 tx_ring->size);
1441 goto err;
1442 }
1443
1444 tx_ring->next_to_use = 0;
1445 tx_ring->next_to_clean = 0;
1446 tx_ring->tx_stats.prev_pkt_ctr = -1;
1447 return 0;
1448
1449 err:
1450 kfree(tx_ring->tx_bi);
1451 tx_ring->tx_bi = NULL;
1452 return -ENOMEM;
1453 }
1454
i40e_clear_rx_bi(struct i40e_ring * rx_ring)1455 static void i40e_clear_rx_bi(struct i40e_ring *rx_ring)
1456 {
1457 memset(rx_ring->rx_bi, 0, sizeof(*rx_ring->rx_bi) * rx_ring->count);
1458 }
1459
1460 /**
1461 * i40e_clean_rx_ring - Free Rx buffers
1462 * @rx_ring: ring to be cleaned
1463 **/
i40e_clean_rx_ring(struct i40e_ring * rx_ring)1464 void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1465 {
1466 u16 i;
1467
1468 /* ring already cleared, nothing to do */
1469 if (!rx_ring->rx_bi)
1470 return;
1471
1472 if (rx_ring->xsk_pool) {
1473 i40e_xsk_clean_rx_ring(rx_ring);
1474 goto skip_free;
1475 }
1476
1477 /* Free all the Rx ring sk_buffs */
1478 for (i = 0; i < rx_ring->count; i++) {
1479 struct i40e_rx_buffer *rx_bi = i40e_rx_bi(rx_ring, i);
1480
1481 if (!rx_bi->page)
1482 continue;
1483
1484 /* Invalidate cache lines that may have been written to by
1485 * device so that we avoid corrupting memory.
1486 */
1487 dma_sync_single_range_for_cpu(rx_ring->dev,
1488 rx_bi->dma,
1489 rx_bi->page_offset,
1490 rx_ring->rx_buf_len,
1491 DMA_FROM_DEVICE);
1492
1493 /* free resources associated with mapping */
1494 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
1495 i40e_rx_pg_size(rx_ring),
1496 DMA_FROM_DEVICE,
1497 I40E_RX_DMA_ATTR);
1498
1499 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
1500
1501 rx_bi->page = NULL;
1502 rx_bi->page_offset = 0;
1503 }
1504
1505 skip_free:
1506 if (rx_ring->xsk_pool)
1507 i40e_clear_rx_bi_zc(rx_ring);
1508 else
1509 i40e_clear_rx_bi(rx_ring);
1510
1511 /* Zero out the descriptor ring */
1512 memset(rx_ring->desc, 0, rx_ring->size);
1513
1514 rx_ring->next_to_alloc = 0;
1515 rx_ring->next_to_clean = 0;
1516 rx_ring->next_to_process = 0;
1517 rx_ring->next_to_use = 0;
1518 }
1519
1520 /**
1521 * i40e_free_rx_resources - Free Rx resources
1522 * @rx_ring: ring to clean the resources from
1523 *
1524 * Free all receive software resources
1525 **/
i40e_free_rx_resources(struct i40e_ring * rx_ring)1526 void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1527 {
1528 i40e_clean_rx_ring(rx_ring);
1529 if (rx_ring->vsi->type == I40E_VSI_MAIN)
1530 xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
1531 rx_ring->xdp_prog = NULL;
1532 kfree(rx_ring->rx_bi);
1533 rx_ring->rx_bi = NULL;
1534
1535 if (rx_ring->desc) {
1536 dma_free_coherent(rx_ring->dev, rx_ring->size,
1537 rx_ring->desc, rx_ring->dma);
1538 rx_ring->desc = NULL;
1539 }
1540 }
1541
1542 /**
1543 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1544 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1545 *
1546 * Returns 0 on success, negative on failure
1547 **/
i40e_setup_rx_descriptors(struct i40e_ring * rx_ring)1548 int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1549 {
1550 struct device *dev = rx_ring->dev;
1551
1552 u64_stats_init(&rx_ring->syncp);
1553
1554 /* Round up to nearest 4K */
1555 rx_ring->size = rx_ring->count * sizeof(union i40e_rx_desc);
1556 rx_ring->size = ALIGN(rx_ring->size, 4096);
1557 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1558 &rx_ring->dma, GFP_KERNEL);
1559
1560 if (!rx_ring->desc) {
1561 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1562 rx_ring->size);
1563 return -ENOMEM;
1564 }
1565
1566 rx_ring->next_to_alloc = 0;
1567 rx_ring->next_to_clean = 0;
1568 rx_ring->next_to_process = 0;
1569 rx_ring->next_to_use = 0;
1570
1571 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1572
1573 rx_ring->rx_bi =
1574 kcalloc(rx_ring->count, sizeof(*rx_ring->rx_bi), GFP_KERNEL);
1575 if (!rx_ring->rx_bi)
1576 return -ENOMEM;
1577
1578 return 0;
1579 }
1580
1581 /**
1582 * i40e_release_rx_desc - Store the new tail and head values
1583 * @rx_ring: ring to bump
1584 * @val: new head index
1585 **/
i40e_release_rx_desc(struct i40e_ring * rx_ring,u32 val)1586 void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1587 {
1588 rx_ring->next_to_use = val;
1589
1590 /* update next to alloc since we have filled the ring */
1591 rx_ring->next_to_alloc = val;
1592
1593 /* Force memory writes to complete before letting h/w
1594 * know there are new descriptors to fetch. (Only
1595 * applicable for weak-ordered memory model archs,
1596 * such as IA-64).
1597 */
1598 wmb();
1599 writel(val, rx_ring->tail);
1600 }
1601
1602 #if (PAGE_SIZE >= 8192)
i40e_rx_frame_truesize(struct i40e_ring * rx_ring,unsigned int size)1603 static unsigned int i40e_rx_frame_truesize(struct i40e_ring *rx_ring,
1604 unsigned int size)
1605 {
1606 unsigned int truesize;
1607
1608 truesize = rx_ring->rx_offset ?
1609 SKB_DATA_ALIGN(size + rx_ring->rx_offset) +
1610 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) :
1611 SKB_DATA_ALIGN(size);
1612 return truesize;
1613 }
1614 #endif
1615
1616 /**
1617 * i40e_alloc_mapped_page - recycle or make a new page
1618 * @rx_ring: ring to use
1619 * @bi: rx_buffer struct to modify
1620 *
1621 * Returns true if the page was successfully allocated or
1622 * reused.
1623 **/
i40e_alloc_mapped_page(struct i40e_ring * rx_ring,struct i40e_rx_buffer * bi)1624 static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1625 struct i40e_rx_buffer *bi)
1626 {
1627 struct page *page = bi->page;
1628 dma_addr_t dma;
1629
1630 /* since we are recycling buffers we should seldom need to alloc */
1631 if (likely(page)) {
1632 rx_ring->rx_stats.page_reuse_count++;
1633 return true;
1634 }
1635
1636 /* alloc new page for storage */
1637 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
1638 if (unlikely(!page)) {
1639 rx_ring->rx_stats.alloc_page_failed++;
1640 return false;
1641 }
1642
1643 rx_ring->rx_stats.page_alloc_count++;
1644
1645 /* map page for use */
1646 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
1647 i40e_rx_pg_size(rx_ring),
1648 DMA_FROM_DEVICE,
1649 I40E_RX_DMA_ATTR);
1650
1651 /* if mapping failed free memory back to system since
1652 * there isn't much point in holding memory we can't use
1653 */
1654 if (dma_mapping_error(rx_ring->dev, dma)) {
1655 __free_pages(page, i40e_rx_pg_order(rx_ring));
1656 rx_ring->rx_stats.alloc_page_failed++;
1657 return false;
1658 }
1659
1660 bi->dma = dma;
1661 bi->page = page;
1662 bi->page_offset = rx_ring->rx_offset;
1663 page_ref_add(page, USHRT_MAX - 1);
1664 bi->pagecnt_bias = USHRT_MAX;
1665
1666 return true;
1667 }
1668
1669 /**
1670 * i40e_alloc_rx_buffers - Replace used receive buffers
1671 * @rx_ring: ring to place buffers on
1672 * @cleaned_count: number of buffers to replace
1673 *
1674 * Returns false if all allocations were successful, true if any fail
1675 **/
i40e_alloc_rx_buffers(struct i40e_ring * rx_ring,u16 cleaned_count)1676 bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1677 {
1678 u16 ntu = rx_ring->next_to_use;
1679 union i40e_rx_desc *rx_desc;
1680 struct i40e_rx_buffer *bi;
1681
1682 /* do nothing if no valid netdev defined */
1683 if (!rx_ring->netdev || !cleaned_count)
1684 return false;
1685
1686 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1687 bi = i40e_rx_bi(rx_ring, ntu);
1688
1689 do {
1690 if (!i40e_alloc_mapped_page(rx_ring, bi))
1691 goto no_buffers;
1692
1693 /* sync the buffer for use by the device */
1694 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1695 bi->page_offset,
1696 rx_ring->rx_buf_len,
1697 DMA_FROM_DEVICE);
1698
1699 /* Refresh the desc even if buffer_addrs didn't change
1700 * because each write-back erases this info.
1701 */
1702 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1703
1704 rx_desc++;
1705 bi++;
1706 ntu++;
1707 if (unlikely(ntu == rx_ring->count)) {
1708 rx_desc = I40E_RX_DESC(rx_ring, 0);
1709 bi = i40e_rx_bi(rx_ring, 0);
1710 ntu = 0;
1711 }
1712
1713 /* clear the status bits for the next_to_use descriptor */
1714 rx_desc->wb.qword1.status_error_len = 0;
1715
1716 cleaned_count--;
1717 } while (cleaned_count);
1718
1719 if (rx_ring->next_to_use != ntu)
1720 i40e_release_rx_desc(rx_ring, ntu);
1721
1722 return false;
1723
1724 no_buffers:
1725 if (rx_ring->next_to_use != ntu)
1726 i40e_release_rx_desc(rx_ring, ntu);
1727
1728 /* make sure to come back via polling to try again after
1729 * allocation failure
1730 */
1731 return true;
1732 }
1733
1734 /**
1735 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1736 * @vsi: the VSI we care about
1737 * @skb: skb currently being received and modified
1738 * @rx_desc: the receive descriptor
1739 **/
i40e_rx_checksum(struct i40e_vsi * vsi,struct sk_buff * skb,union i40e_rx_desc * rx_desc)1740 static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1741 struct sk_buff *skb,
1742 union i40e_rx_desc *rx_desc)
1743 {
1744 struct libeth_rx_pt decoded;
1745 u32 rx_error, rx_status;
1746 bool ipv4, ipv6;
1747 u8 ptype;
1748 u64 qword;
1749
1750 skb->ip_summed = CHECKSUM_NONE;
1751
1752 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1753 ptype = FIELD_GET(I40E_RXD_QW1_PTYPE_MASK, qword);
1754
1755 decoded = libie_rx_pt_parse(ptype);
1756 if (!libeth_rx_pt_has_checksum(vsi->netdev, decoded))
1757 return;
1758
1759 rx_error = FIELD_GET(I40E_RXD_QW1_ERROR_MASK, qword);
1760 rx_status = FIELD_GET(I40E_RXD_QW1_STATUS_MASK, qword);
1761
1762 /* did the hardware decode the packet and checksum? */
1763 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1764 return;
1765
1766 ipv4 = libeth_rx_pt_get_ip_ver(decoded) == LIBETH_RX_PT_OUTER_IPV4;
1767 ipv6 = libeth_rx_pt_get_ip_ver(decoded) == LIBETH_RX_PT_OUTER_IPV6;
1768
1769 if (ipv4 &&
1770 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1771 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1772 goto checksum_fail;
1773
1774 /* likely incorrect csum if alternate IP extension headers found */
1775 if (ipv6 &&
1776 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1777 /* don't increment checksum err here, non-fatal err */
1778 return;
1779
1780 /* there was some L4 error, count error and punt packet to the stack */
1781 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
1782 goto checksum_fail;
1783
1784 /* handle packets that were not able to be checksummed due
1785 * to arrival speed, in this case the stack can compute
1786 * the csum.
1787 */
1788 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
1789 return;
1790
1791 /* If there is an outer header present that might contain a checksum
1792 * we need to bump the checksum level by 1 to reflect the fact that
1793 * we are indicating we validated the inner checksum.
1794 */
1795 if (decoded.tunnel_type >= LIBETH_RX_PT_TUNNEL_IP_GRENAT)
1796 skb->csum_level = 1;
1797
1798 skb->ip_summed = CHECKSUM_UNNECESSARY;
1799 return;
1800
1801 checksum_fail:
1802 vsi->back->hw_csum_rx_error++;
1803 }
1804
1805 /**
1806 * i40e_rx_hash - set the hash value in the skb
1807 * @ring: descriptor ring
1808 * @rx_desc: specific descriptor
1809 * @skb: skb currently being received and modified
1810 * @rx_ptype: Rx packet type
1811 **/
i40e_rx_hash(struct i40e_ring * ring,union i40e_rx_desc * rx_desc,struct sk_buff * skb,u8 rx_ptype)1812 static inline void i40e_rx_hash(struct i40e_ring *ring,
1813 union i40e_rx_desc *rx_desc,
1814 struct sk_buff *skb,
1815 u8 rx_ptype)
1816 {
1817 struct libeth_rx_pt decoded;
1818 u32 hash;
1819 const __le64 rss_mask =
1820 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1821 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1822
1823 decoded = libie_rx_pt_parse(rx_ptype);
1824 if (!libeth_rx_pt_has_hash(ring->netdev, decoded))
1825 return;
1826
1827 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1828 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1829 libeth_rx_pt_set_hash(skb, hash, decoded);
1830 }
1831 }
1832
1833 /**
1834 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1835 * @rx_ring: rx descriptor ring packet is being transacted on
1836 * @rx_desc: pointer to the EOP Rx descriptor
1837 * @skb: pointer to current skb being populated
1838 *
1839 * This function checks the ring, descriptor, and packet information in
1840 * order to populate the hash, checksum, VLAN, protocol, and
1841 * other fields within the skb.
1842 **/
i40e_process_skb_fields(struct i40e_ring * rx_ring,union i40e_rx_desc * rx_desc,struct sk_buff * skb)1843 void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1844 union i40e_rx_desc *rx_desc, struct sk_buff *skb)
1845 {
1846 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1847 u32 rx_status = FIELD_GET(I40E_RXD_QW1_STATUS_MASK, qword);
1848 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1849 u32 tsyn = FIELD_GET(I40E_RXD_QW1_STATUS_TSYNINDX_MASK, rx_status);
1850 u8 rx_ptype = FIELD_GET(I40E_RXD_QW1_PTYPE_MASK, qword);
1851
1852 if (unlikely(tsynvalid))
1853 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
1854
1855 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1856
1857 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1858
1859 skb_record_rx_queue(skb, rx_ring->queue_index);
1860
1861 if (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) {
1862 __le16 vlan_tag = rx_desc->wb.qword0.lo_dword.l2tag1;
1863
1864 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1865 le16_to_cpu(vlan_tag));
1866 }
1867
1868 /* modifies the skb - consumes the enet header */
1869 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1870 }
1871
1872 /**
1873 * i40e_cleanup_headers - Correct empty headers
1874 * @rx_ring: rx descriptor ring packet is being transacted on
1875 * @skb: pointer to current skb being fixed
1876 * @rx_desc: pointer to the EOP Rx descriptor
1877 *
1878 * In addition if skb is not at least 60 bytes we need to pad it so that
1879 * it is large enough to qualify as a valid Ethernet frame.
1880 *
1881 * Returns true if an error was encountered and skb was freed.
1882 **/
i40e_cleanup_headers(struct i40e_ring * rx_ring,struct sk_buff * skb,union i40e_rx_desc * rx_desc)1883 static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1884 union i40e_rx_desc *rx_desc)
1885
1886 {
1887 /* ERR_MASK will only have valid bits if EOP set, and
1888 * what we are doing here is actually checking
1889 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1890 * the error field
1891 */
1892 if (unlikely(i40e_test_staterr(rx_desc,
1893 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1894 dev_kfree_skb_any(skb);
1895 return true;
1896 }
1897
1898 /* if eth_skb_pad returns an error the skb was freed */
1899 if (eth_skb_pad(skb))
1900 return true;
1901
1902 return false;
1903 }
1904
1905 /**
1906 * i40e_can_reuse_rx_page - Determine if page can be reused for another Rx
1907 * @rx_buffer: buffer containing the page
1908 * @rx_stats: rx stats structure for the rx ring
1909 *
1910 * If page is reusable, we have a green light for calling i40e_reuse_rx_page,
1911 * which will assign the current buffer to the buffer that next_to_alloc is
1912 * pointing to; otherwise, the DMA mapping needs to be destroyed and
1913 * page freed.
1914 *
1915 * rx_stats will be updated to indicate whether the page was waived
1916 * or busy if it could not be reused.
1917 */
i40e_can_reuse_rx_page(struct i40e_rx_buffer * rx_buffer,struct i40e_rx_queue_stats * rx_stats)1918 static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1919 struct i40e_rx_queue_stats *rx_stats)
1920 {
1921 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1922 struct page *page = rx_buffer->page;
1923
1924 /* Is any reuse possible? */
1925 if (!dev_page_is_reusable(page)) {
1926 rx_stats->page_waive_count++;
1927 return false;
1928 }
1929
1930 #if (PAGE_SIZE < 8192)
1931 /* if we are only owner of page we can reuse it */
1932 if (unlikely((rx_buffer->page_count - pagecnt_bias) > 1)) {
1933 rx_stats->page_busy_count++;
1934 return false;
1935 }
1936 #else
1937 #define I40E_LAST_OFFSET \
1938 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1939 if (rx_buffer->page_offset > I40E_LAST_OFFSET) {
1940 rx_stats->page_busy_count++;
1941 return false;
1942 }
1943 #endif
1944
1945 /* If we have drained the page fragment pool we need to update
1946 * the pagecnt_bias and page count so that we fully restock the
1947 * number of references the driver holds.
1948 */
1949 if (unlikely(pagecnt_bias == 1)) {
1950 page_ref_add(page, USHRT_MAX - 1);
1951 rx_buffer->pagecnt_bias = USHRT_MAX;
1952 }
1953
1954 return true;
1955 }
1956
1957 /**
1958 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
1959 * @rx_buffer: Rx buffer to adjust
1960 * @truesize: Size of adjustment
1961 **/
i40e_rx_buffer_flip(struct i40e_rx_buffer * rx_buffer,unsigned int truesize)1962 static void i40e_rx_buffer_flip(struct i40e_rx_buffer *rx_buffer,
1963 unsigned int truesize)
1964 {
1965 #if (PAGE_SIZE < 8192)
1966 rx_buffer->page_offset ^= truesize;
1967 #else
1968 rx_buffer->page_offset += truesize;
1969 #endif
1970 }
1971
1972 /**
1973 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1974 * @rx_ring: rx descriptor ring to transact packets on
1975 * @size: size of buffer to add to skb
1976 *
1977 * This function will pull an Rx buffer from the ring and synchronize it
1978 * for use by the CPU.
1979 */
i40e_get_rx_buffer(struct i40e_ring * rx_ring,const unsigned int size)1980 static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1981 const unsigned int size)
1982 {
1983 struct i40e_rx_buffer *rx_buffer;
1984
1985 rx_buffer = i40e_rx_bi(rx_ring, rx_ring->next_to_process);
1986 rx_buffer->page_count =
1987 #if (PAGE_SIZE < 8192)
1988 page_count(rx_buffer->page);
1989 #else
1990 0;
1991 #endif
1992 prefetch_page_address(rx_buffer->page);
1993
1994 /* we are reusing so sync this buffer for CPU use */
1995 dma_sync_single_range_for_cpu(rx_ring->dev,
1996 rx_buffer->dma,
1997 rx_buffer->page_offset,
1998 size,
1999 DMA_FROM_DEVICE);
2000
2001 /* We have pulled a buffer for use, so decrement pagecnt_bias */
2002 rx_buffer->pagecnt_bias--;
2003
2004 return rx_buffer;
2005 }
2006
2007 /**
2008 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
2009 * @rx_ring: rx descriptor ring to transact packets on
2010 * @rx_buffer: rx buffer to pull data from
2011 *
2012 * This function will clean up the contents of the rx_buffer. It will
2013 * either recycle the buffer or unmap it and free the associated resources.
2014 */
i40e_put_rx_buffer(struct i40e_ring * rx_ring,struct i40e_rx_buffer * rx_buffer)2015 static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
2016 struct i40e_rx_buffer *rx_buffer)
2017 {
2018 if (i40e_can_reuse_rx_page(rx_buffer, &rx_ring->rx_stats)) {
2019 /* hand second half of page back to the ring */
2020 i40e_reuse_rx_page(rx_ring, rx_buffer);
2021 } else {
2022 /* we are not reusing the buffer so unmap it */
2023 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
2024 i40e_rx_pg_size(rx_ring),
2025 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
2026 __page_frag_cache_drain(rx_buffer->page,
2027 rx_buffer->pagecnt_bias);
2028 /* clear contents of buffer_info */
2029 rx_buffer->page = NULL;
2030 }
2031 }
2032
2033 /**
2034 * i40e_process_rx_buffs- Processing of buffers post XDP prog or on error
2035 * @rx_ring: Rx descriptor ring to transact packets on
2036 * @xdp_res: Result of the XDP program
2037 * @xdp: xdp_buff pointing to the data
2038 **/
i40e_process_rx_buffs(struct i40e_ring * rx_ring,int xdp_res,struct xdp_buff * xdp)2039 static void i40e_process_rx_buffs(struct i40e_ring *rx_ring, int xdp_res,
2040 struct xdp_buff *xdp)
2041 {
2042 u32 nr_frags = xdp_get_shared_info_from_buff(xdp)->nr_frags;
2043 u32 next = rx_ring->next_to_clean, i = 0;
2044 struct i40e_rx_buffer *rx_buffer;
2045
2046 xdp->flags = 0;
2047
2048 while (1) {
2049 rx_buffer = i40e_rx_bi(rx_ring, next);
2050 if (++next == rx_ring->count)
2051 next = 0;
2052
2053 if (!rx_buffer->page)
2054 continue;
2055
2056 if (xdp_res != I40E_XDP_CONSUMED)
2057 i40e_rx_buffer_flip(rx_buffer, xdp->frame_sz);
2058 else if (i++ <= nr_frags)
2059 rx_buffer->pagecnt_bias++;
2060
2061 /* EOP buffer will be put in i40e_clean_rx_irq() */
2062 if (next == rx_ring->next_to_process)
2063 return;
2064
2065 i40e_put_rx_buffer(rx_ring, rx_buffer);
2066 }
2067 }
2068
2069 /**
2070 * i40e_construct_skb - Allocate skb and populate it
2071 * @rx_ring: rx descriptor ring to transact packets on
2072 * @xdp: xdp_buff pointing to the data
2073 *
2074 * This function allocates an skb. It then populates it with the page
2075 * data from the current receive descriptor, taking care to set up the
2076 * skb correctly.
2077 */
i40e_construct_skb(struct i40e_ring * rx_ring,struct xdp_buff * xdp)2078 static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
2079 struct xdp_buff *xdp)
2080 {
2081 unsigned int size = xdp->data_end - xdp->data;
2082 struct i40e_rx_buffer *rx_buffer;
2083 struct skb_shared_info *sinfo;
2084 unsigned int headlen;
2085 struct sk_buff *skb;
2086 u32 nr_frags = 0;
2087
2088 /* prefetch first cache line of first page */
2089 net_prefetch(xdp->data);
2090
2091 /* Note, we get here by enabling legacy-rx via:
2092 *
2093 * ethtool --set-priv-flags <dev> legacy-rx on
2094 *
2095 * In this mode, we currently get 0 extra XDP headroom as
2096 * opposed to having legacy-rx off, where we process XDP
2097 * packets going to stack via i40e_build_skb(). The latter
2098 * provides us currently with 192 bytes of headroom.
2099 *
2100 * For i40e_construct_skb() mode it means that the
2101 * xdp->data_meta will always point to xdp->data, since
2102 * the helper cannot expand the head. Should this ever
2103 * change in future for legacy-rx mode on, then lets also
2104 * add xdp->data_meta handling here.
2105 */
2106
2107 /* allocate a skb to store the frags */
2108 skb = napi_alloc_skb(&rx_ring->q_vector->napi, I40E_RX_HDR_SIZE);
2109 if (unlikely(!skb))
2110 return NULL;
2111
2112 /* Determine available headroom for copy */
2113 headlen = size;
2114 if (headlen > I40E_RX_HDR_SIZE)
2115 headlen = eth_get_headlen(skb->dev, xdp->data,
2116 I40E_RX_HDR_SIZE);
2117
2118 /* align pull length to size of long to optimize memcpy performance */
2119 memcpy(__skb_put(skb, headlen), xdp->data,
2120 ALIGN(headlen, sizeof(long)));
2121
2122 if (unlikely(xdp_buff_has_frags(xdp))) {
2123 sinfo = xdp_get_shared_info_from_buff(xdp);
2124 nr_frags = sinfo->nr_frags;
2125 }
2126 rx_buffer = i40e_rx_bi(rx_ring, rx_ring->next_to_clean);
2127 /* update all of the pointers */
2128 size -= headlen;
2129 if (size) {
2130 if (unlikely(nr_frags >= MAX_SKB_FRAGS)) {
2131 dev_kfree_skb(skb);
2132 return NULL;
2133 }
2134 skb_add_rx_frag(skb, 0, rx_buffer->page,
2135 rx_buffer->page_offset + headlen,
2136 size, xdp->frame_sz);
2137 /* buffer is used by skb, update page_offset */
2138 i40e_rx_buffer_flip(rx_buffer, xdp->frame_sz);
2139 } else {
2140 /* buffer is unused, reset bias back to rx_buffer */
2141 rx_buffer->pagecnt_bias++;
2142 }
2143
2144 if (unlikely(xdp_buff_has_frags(xdp))) {
2145 struct skb_shared_info *skinfo = skb_shinfo(skb);
2146
2147 memcpy(&skinfo->frags[skinfo->nr_frags], &sinfo->frags[0],
2148 sizeof(skb_frag_t) * nr_frags);
2149
2150 xdp_update_skb_shared_info(skb, skinfo->nr_frags + nr_frags,
2151 sinfo->xdp_frags_size,
2152 nr_frags * xdp->frame_sz,
2153 xdp_buff_is_frag_pfmemalloc(xdp));
2154
2155 /* First buffer has already been processed, so bump ntc */
2156 if (++rx_ring->next_to_clean == rx_ring->count)
2157 rx_ring->next_to_clean = 0;
2158
2159 i40e_process_rx_buffs(rx_ring, I40E_XDP_PASS, xdp);
2160 }
2161
2162 return skb;
2163 }
2164
2165 /**
2166 * i40e_build_skb - Build skb around an existing buffer
2167 * @rx_ring: Rx descriptor ring to transact packets on
2168 * @xdp: xdp_buff pointing to the data
2169 *
2170 * This function builds an skb around an existing Rx buffer, taking care
2171 * to set up the skb correctly and avoid any memcpy overhead.
2172 */
i40e_build_skb(struct i40e_ring * rx_ring,struct xdp_buff * xdp)2173 static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
2174 struct xdp_buff *xdp)
2175 {
2176 unsigned int metasize = xdp->data - xdp->data_meta;
2177 struct skb_shared_info *sinfo;
2178 struct sk_buff *skb;
2179 u32 nr_frags;
2180
2181 /* Prefetch first cache line of first page. If xdp->data_meta
2182 * is unused, this points exactly as xdp->data, otherwise we
2183 * likely have a consumer accessing first few bytes of meta
2184 * data, and then actual data.
2185 */
2186 net_prefetch(xdp->data_meta);
2187
2188 if (unlikely(xdp_buff_has_frags(xdp))) {
2189 sinfo = xdp_get_shared_info_from_buff(xdp);
2190 nr_frags = sinfo->nr_frags;
2191 }
2192
2193 /* build an skb around the page buffer */
2194 skb = napi_build_skb(xdp->data_hard_start, xdp->frame_sz);
2195 if (unlikely(!skb))
2196 return NULL;
2197
2198 /* update pointers within the skb to store the data */
2199 skb_reserve(skb, xdp->data - xdp->data_hard_start);
2200 __skb_put(skb, xdp->data_end - xdp->data);
2201 if (metasize)
2202 skb_metadata_set(skb, metasize);
2203
2204 if (unlikely(xdp_buff_has_frags(xdp))) {
2205 xdp_update_skb_shared_info(skb, nr_frags,
2206 sinfo->xdp_frags_size,
2207 nr_frags * xdp->frame_sz,
2208 xdp_buff_is_frag_pfmemalloc(xdp));
2209
2210 i40e_process_rx_buffs(rx_ring, I40E_XDP_PASS, xdp);
2211 } else {
2212 struct i40e_rx_buffer *rx_buffer;
2213
2214 rx_buffer = i40e_rx_bi(rx_ring, rx_ring->next_to_clean);
2215 /* buffer is used by skb, update page_offset */
2216 i40e_rx_buffer_flip(rx_buffer, xdp->frame_sz);
2217 }
2218
2219 return skb;
2220 }
2221
2222 /**
2223 * i40e_is_non_eop - process handling of non-EOP buffers
2224 * @rx_ring: Rx ring being processed
2225 * @rx_desc: Rx descriptor for current buffer
2226 *
2227 * If the buffer is an EOP buffer, this function exits returning false,
2228 * otherwise return true indicating that this is in fact a non-EOP buffer.
2229 */
i40e_is_non_eop(struct i40e_ring * rx_ring,union i40e_rx_desc * rx_desc)2230 bool i40e_is_non_eop(struct i40e_ring *rx_ring,
2231 union i40e_rx_desc *rx_desc)
2232 {
2233 /* if we are the last buffer then there is nothing else to do */
2234 #define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
2235 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
2236 return false;
2237
2238 rx_ring->rx_stats.non_eop_descs++;
2239
2240 return true;
2241 }
2242
2243 static int i40e_xmit_xdp_ring(struct xdp_frame *xdpf,
2244 struct i40e_ring *xdp_ring);
2245
i40e_xmit_xdp_tx_ring(struct xdp_buff * xdp,struct i40e_ring * xdp_ring)2246 int i40e_xmit_xdp_tx_ring(struct xdp_buff *xdp, struct i40e_ring *xdp_ring)
2247 {
2248 struct xdp_frame *xdpf = xdp_convert_buff_to_frame(xdp);
2249
2250 if (unlikely(!xdpf))
2251 return I40E_XDP_CONSUMED;
2252
2253 return i40e_xmit_xdp_ring(xdpf, xdp_ring);
2254 }
2255
2256 /**
2257 * i40e_run_xdp - run an XDP program
2258 * @rx_ring: Rx ring being processed
2259 * @xdp: XDP buffer containing the frame
2260 * @xdp_prog: XDP program to run
2261 **/
i40e_run_xdp(struct i40e_ring * rx_ring,struct xdp_buff * xdp,struct bpf_prog * xdp_prog)2262 static int i40e_run_xdp(struct i40e_ring *rx_ring, struct xdp_buff *xdp, struct bpf_prog *xdp_prog)
2263 {
2264 int err, result = I40E_XDP_PASS;
2265 struct i40e_ring *xdp_ring;
2266 u32 act;
2267
2268 if (!xdp_prog)
2269 goto xdp_out;
2270
2271 prefetchw(xdp->data_hard_start); /* xdp_frame write */
2272
2273 act = bpf_prog_run_xdp(xdp_prog, xdp);
2274 switch (act) {
2275 case XDP_PASS:
2276 break;
2277 case XDP_TX:
2278 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2279 result = i40e_xmit_xdp_tx_ring(xdp, xdp_ring);
2280 if (result == I40E_XDP_CONSUMED)
2281 goto out_failure;
2282 break;
2283 case XDP_REDIRECT:
2284 err = xdp_do_redirect(rx_ring->netdev, xdp, xdp_prog);
2285 if (err)
2286 goto out_failure;
2287 result = I40E_XDP_REDIR;
2288 break;
2289 default:
2290 bpf_warn_invalid_xdp_action(rx_ring->netdev, xdp_prog, act);
2291 fallthrough;
2292 case XDP_ABORTED:
2293 out_failure:
2294 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2295 fallthrough; /* handle aborts by dropping packet */
2296 case XDP_DROP:
2297 result = I40E_XDP_CONSUMED;
2298 break;
2299 }
2300 xdp_out:
2301 return result;
2302 }
2303
2304 /**
2305 * i40e_xdp_ring_update_tail - Updates the XDP Tx ring tail register
2306 * @xdp_ring: XDP Tx ring
2307 *
2308 * This function updates the XDP Tx ring tail register.
2309 **/
i40e_xdp_ring_update_tail(struct i40e_ring * xdp_ring)2310 void i40e_xdp_ring_update_tail(struct i40e_ring *xdp_ring)
2311 {
2312 /* Force memory writes to complete before letting h/w
2313 * know there are new descriptors to fetch.
2314 */
2315 wmb();
2316 writel_relaxed(xdp_ring->next_to_use, xdp_ring->tail);
2317 }
2318
2319 /**
2320 * i40e_update_rx_stats - Update Rx ring statistics
2321 * @rx_ring: rx descriptor ring
2322 * @total_rx_bytes: number of bytes received
2323 * @total_rx_packets: number of packets received
2324 *
2325 * This function updates the Rx ring statistics.
2326 **/
i40e_update_rx_stats(struct i40e_ring * rx_ring,unsigned int total_rx_bytes,unsigned int total_rx_packets)2327 void i40e_update_rx_stats(struct i40e_ring *rx_ring,
2328 unsigned int total_rx_bytes,
2329 unsigned int total_rx_packets)
2330 {
2331 u64_stats_update_begin(&rx_ring->syncp);
2332 rx_ring->stats.packets += total_rx_packets;
2333 rx_ring->stats.bytes += total_rx_bytes;
2334 u64_stats_update_end(&rx_ring->syncp);
2335 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2336 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2337 }
2338
2339 /**
2340 * i40e_finalize_xdp_rx - Bump XDP Tx tail and/or flush redirect map
2341 * @rx_ring: Rx ring
2342 * @xdp_res: Result of the receive batch
2343 *
2344 * This function bumps XDP Tx tail and/or flush redirect map, and
2345 * should be called when a batch of packets has been processed in the
2346 * napi loop.
2347 **/
i40e_finalize_xdp_rx(struct i40e_ring * rx_ring,unsigned int xdp_res)2348 void i40e_finalize_xdp_rx(struct i40e_ring *rx_ring, unsigned int xdp_res)
2349 {
2350 if (xdp_res & I40E_XDP_REDIR)
2351 xdp_do_flush();
2352
2353 if (xdp_res & I40E_XDP_TX) {
2354 struct i40e_ring *xdp_ring =
2355 rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2356
2357 i40e_xdp_ring_update_tail(xdp_ring);
2358 }
2359 }
2360
2361 /**
2362 * i40e_inc_ntp: Advance the next_to_process index
2363 * @rx_ring: Rx ring
2364 **/
i40e_inc_ntp(struct i40e_ring * rx_ring)2365 static void i40e_inc_ntp(struct i40e_ring *rx_ring)
2366 {
2367 u32 ntp = rx_ring->next_to_process + 1;
2368
2369 ntp = (ntp < rx_ring->count) ? ntp : 0;
2370 rx_ring->next_to_process = ntp;
2371 prefetch(I40E_RX_DESC(rx_ring, ntp));
2372 }
2373
2374 /**
2375 * i40e_add_xdp_frag: Add a frag to xdp_buff
2376 * @xdp: xdp_buff pointing to the data
2377 * @nr_frags: return number of buffers for the packet
2378 * @rx_buffer: rx_buffer holding data of the current frag
2379 * @size: size of data of current frag
2380 */
i40e_add_xdp_frag(struct xdp_buff * xdp,u32 * nr_frags,struct i40e_rx_buffer * rx_buffer,u32 size)2381 static int i40e_add_xdp_frag(struct xdp_buff *xdp, u32 *nr_frags,
2382 struct i40e_rx_buffer *rx_buffer, u32 size)
2383 {
2384 struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2385
2386 if (!xdp_buff_has_frags(xdp)) {
2387 sinfo->nr_frags = 0;
2388 sinfo->xdp_frags_size = 0;
2389 xdp_buff_set_frags_flag(xdp);
2390 } else if (unlikely(sinfo->nr_frags >= MAX_SKB_FRAGS)) {
2391 /* Overflowing packet: All frags need to be dropped */
2392 return -ENOMEM;
2393 }
2394
2395 __skb_fill_page_desc_noacc(sinfo, sinfo->nr_frags++, rx_buffer->page,
2396 rx_buffer->page_offset, size);
2397
2398 sinfo->xdp_frags_size += size;
2399
2400 if (page_is_pfmemalloc(rx_buffer->page))
2401 xdp_buff_set_frag_pfmemalloc(xdp);
2402 *nr_frags = sinfo->nr_frags;
2403
2404 return 0;
2405 }
2406
2407 /**
2408 * i40e_consume_xdp_buff - Consume all the buffers of the packet and update ntc
2409 * @rx_ring: rx descriptor ring to transact packets on
2410 * @xdp: xdp_buff pointing to the data
2411 * @rx_buffer: rx_buffer of eop desc
2412 */
i40e_consume_xdp_buff(struct i40e_ring * rx_ring,struct xdp_buff * xdp,struct i40e_rx_buffer * rx_buffer)2413 static void i40e_consume_xdp_buff(struct i40e_ring *rx_ring,
2414 struct xdp_buff *xdp,
2415 struct i40e_rx_buffer *rx_buffer)
2416 {
2417 i40e_process_rx_buffs(rx_ring, I40E_XDP_CONSUMED, xdp);
2418 i40e_put_rx_buffer(rx_ring, rx_buffer);
2419 rx_ring->next_to_clean = rx_ring->next_to_process;
2420 xdp->data = NULL;
2421 }
2422
2423 /**
2424 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2425 * @rx_ring: rx descriptor ring to transact packets on
2426 * @budget: Total limit on number of packets to process
2427 * @rx_cleaned: Out parameter of the number of packets processed
2428 *
2429 * This function provides a "bounce buffer" approach to Rx interrupt
2430 * processing. The advantage to this is that on systems that have
2431 * expensive overhead for IOMMU access this provides a means of avoiding
2432 * it by maintaining the mapping of the page to the system.
2433 *
2434 * Returns amount of work completed
2435 **/
i40e_clean_rx_irq(struct i40e_ring * rx_ring,int budget,unsigned int * rx_cleaned)2436 static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget,
2437 unsigned int *rx_cleaned)
2438 {
2439 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
2440 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
2441 u16 clean_threshold = rx_ring->count / 2;
2442 unsigned int offset = rx_ring->rx_offset;
2443 struct xdp_buff *xdp = &rx_ring->xdp;
2444 unsigned int xdp_xmit = 0;
2445 struct bpf_prog *xdp_prog;
2446 bool failure = false;
2447 int xdp_res = 0;
2448
2449 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
2450
2451 while (likely(total_rx_packets < (unsigned int)budget)) {
2452 u16 ntp = rx_ring->next_to_process;
2453 struct i40e_rx_buffer *rx_buffer;
2454 union i40e_rx_desc *rx_desc;
2455 struct sk_buff *skb;
2456 unsigned int size;
2457 u32 nfrags = 0;
2458 bool neop;
2459 u64 qword;
2460
2461 /* return some buffers to hardware, one at a time is too slow */
2462 if (cleaned_count >= clean_threshold) {
2463 failure = failure ||
2464 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
2465 cleaned_count = 0;
2466 }
2467
2468 rx_desc = I40E_RX_DESC(rx_ring, ntp);
2469
2470 /* status_error_len will always be zero for unused descriptors
2471 * because it's cleared in cleanup, and overlaps with hdr_addr
2472 * which is always zero because packet split isn't used, if the
2473 * hardware wrote DD then the length will be non-zero
2474 */
2475 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2476
2477 /* This memory barrier is needed to keep us from reading
2478 * any other fields out of the rx_desc until we have
2479 * verified the descriptor has been written back.
2480 */
2481 dma_rmb();
2482
2483 if (i40e_rx_is_programming_status(qword)) {
2484 i40e_clean_programming_status(rx_ring,
2485 rx_desc->raw.qword[0],
2486 qword);
2487 rx_buffer = i40e_rx_bi(rx_ring, ntp);
2488 i40e_inc_ntp(rx_ring);
2489 i40e_reuse_rx_page(rx_ring, rx_buffer);
2490 /* Update ntc and bump cleaned count if not in the
2491 * middle of mb packet.
2492 */
2493 if (rx_ring->next_to_clean == ntp) {
2494 rx_ring->next_to_clean =
2495 rx_ring->next_to_process;
2496 cleaned_count++;
2497 }
2498 continue;
2499 }
2500
2501 size = FIELD_GET(I40E_RXD_QW1_LENGTH_PBUF_MASK, qword);
2502 if (!size)
2503 break;
2504
2505 i40e_trace(clean_rx_irq, rx_ring, rx_desc, xdp);
2506 /* retrieve a buffer from the ring */
2507 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2508
2509 neop = i40e_is_non_eop(rx_ring, rx_desc);
2510 i40e_inc_ntp(rx_ring);
2511
2512 if (!xdp->data) {
2513 unsigned char *hard_start;
2514
2515 hard_start = page_address(rx_buffer->page) +
2516 rx_buffer->page_offset - offset;
2517 xdp_prepare_buff(xdp, hard_start, offset, size, true);
2518 #if (PAGE_SIZE > 4096)
2519 /* At larger PAGE_SIZE, frame_sz depend on len size */
2520 xdp->frame_sz = i40e_rx_frame_truesize(rx_ring, size);
2521 #endif
2522 } else if (i40e_add_xdp_frag(xdp, &nfrags, rx_buffer, size) &&
2523 !neop) {
2524 /* Overflowing packet: Drop all frags on EOP */
2525 i40e_consume_xdp_buff(rx_ring, xdp, rx_buffer);
2526 break;
2527 }
2528
2529 if (neop)
2530 continue;
2531
2532 xdp_res = i40e_run_xdp(rx_ring, xdp, xdp_prog);
2533
2534 if (xdp_res) {
2535 xdp_xmit |= xdp_res & (I40E_XDP_TX | I40E_XDP_REDIR);
2536
2537 if (unlikely(xdp_buff_has_frags(xdp))) {
2538 i40e_process_rx_buffs(rx_ring, xdp_res, xdp);
2539 size = xdp_get_buff_len(xdp);
2540 } else if (xdp_res & (I40E_XDP_TX | I40E_XDP_REDIR)) {
2541 i40e_rx_buffer_flip(rx_buffer, xdp->frame_sz);
2542 } else {
2543 rx_buffer->pagecnt_bias++;
2544 }
2545 total_rx_bytes += size;
2546 } else {
2547 if (ring_uses_build_skb(rx_ring))
2548 skb = i40e_build_skb(rx_ring, xdp);
2549 else
2550 skb = i40e_construct_skb(rx_ring, xdp);
2551
2552 /* drop if we failed to retrieve a buffer */
2553 if (!skb) {
2554 rx_ring->rx_stats.alloc_buff_failed++;
2555 i40e_consume_xdp_buff(rx_ring, xdp, rx_buffer);
2556 break;
2557 }
2558
2559 if (i40e_cleanup_headers(rx_ring, skb, rx_desc))
2560 goto process_next;
2561
2562 /* probably a little skewed due to removing CRC */
2563 total_rx_bytes += skb->len;
2564
2565 /* populate checksum, VLAN, and protocol */
2566 i40e_process_skb_fields(rx_ring, rx_desc, skb);
2567
2568 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, xdp);
2569 napi_gro_receive(&rx_ring->q_vector->napi, skb);
2570 }
2571
2572 /* update budget accounting */
2573 total_rx_packets++;
2574 process_next:
2575 cleaned_count += nfrags + 1;
2576 i40e_put_rx_buffer(rx_ring, rx_buffer);
2577 rx_ring->next_to_clean = rx_ring->next_to_process;
2578
2579 xdp->data = NULL;
2580 }
2581
2582 i40e_finalize_xdp_rx(rx_ring, xdp_xmit);
2583
2584 i40e_update_rx_stats(rx_ring, total_rx_bytes, total_rx_packets);
2585
2586 *rx_cleaned = total_rx_packets;
2587
2588 /* guarantee a trip back through this routine if there was a failure */
2589 return failure ? budget : (int)total_rx_packets;
2590 }
2591
2592 /**
2593 * i40e_buildreg_itr - build a value for writing to I40E_PFINT_DYN_CTLN register
2594 * @itr_idx: interrupt throttling index
2595 * @interval: interrupt throttling interval value in usecs
2596 * @force_swint: force software interrupt
2597 *
2598 * The function builds a value for I40E_PFINT_DYN_CTLN register that
2599 * is used to update interrupt throttling interval for specified ITR index
2600 * and optionally enforces a software interrupt. If the @itr_idx is equal
2601 * to I40E_ITR_NONE then no interval change is applied and only @force_swint
2602 * parameter is taken into account. If the interval change and enforced
2603 * software interrupt are not requested then the built value just enables
2604 * appropriate vector interrupt.
2605 **/
i40e_buildreg_itr(enum i40e_dyn_idx itr_idx,u16 interval,bool force_swint)2606 static u32 i40e_buildreg_itr(enum i40e_dyn_idx itr_idx, u16 interval,
2607 bool force_swint)
2608 {
2609 u32 val;
2610
2611 /* We don't bother with setting the CLEARPBA bit as the data sheet
2612 * points out doing so is "meaningless since it was already
2613 * auto-cleared". The auto-clearing happens when the interrupt is
2614 * asserted.
2615 *
2616 * Hardware errata 28 for also indicates that writing to a
2617 * xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear
2618 * an event in the PBA anyway so we need to rely on the automask
2619 * to hold pending events for us until the interrupt is re-enabled
2620 *
2621 * We have to shift the given value as it is reported in microseconds
2622 * and the register value is recorded in 2 microsecond units.
2623 */
2624 interval >>= 1;
2625
2626 /* 1. Enable vector interrupt
2627 * 2. Update the interval for the specified ITR index
2628 * (I40E_ITR_NONE in the register is used to indicate that
2629 * no interval update is requested)
2630 */
2631 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
2632 FIELD_PREP(I40E_PFINT_DYN_CTLN_ITR_INDX_MASK, itr_idx) |
2633 FIELD_PREP(I40E_PFINT_DYN_CTLN_INTERVAL_MASK, interval);
2634
2635 /* 3. Enforce software interrupt trigger if requested
2636 * (These software interrupts rate is limited by ITR2 that is
2637 * set to 20K interrupts per second)
2638 */
2639 if (force_swint)
2640 val |= I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
2641 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK |
2642 FIELD_PREP(I40E_PFINT_DYN_CTLN_SW_ITR_INDX_MASK,
2643 I40E_SW_ITR);
2644
2645 return val;
2646 }
2647
2648 /* The act of updating the ITR will cause it to immediately trigger. In order
2649 * to prevent this from throwing off adaptive update statistics we defer the
2650 * update so that it can only happen so often. So after either Tx or Rx are
2651 * updated we make the adaptive scheme wait until either the ITR completely
2652 * expires via the next_update expiration or we have been through at least
2653 * 3 interrupts.
2654 */
2655 #define ITR_COUNTDOWN_START 3
2656
2657 /**
2658 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2659 * @vsi: the VSI we care about
2660 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2661 *
2662 **/
i40e_update_enable_itr(struct i40e_vsi * vsi,struct i40e_q_vector * q_vector)2663 static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2664 struct i40e_q_vector *q_vector)
2665 {
2666 enum i40e_dyn_idx itr_idx = I40E_ITR_NONE;
2667 struct i40e_hw *hw = &vsi->back->hw;
2668 u16 interval = 0;
2669 u32 itr_val;
2670
2671 /* If we don't have MSIX, then we only need to re-enable icr0 */
2672 if (!test_bit(I40E_FLAG_MSIX_ENA, vsi->back->flags)) {
2673 i40e_irq_dynamic_enable_icr0(vsi->back);
2674 return;
2675 }
2676
2677 /* These will do nothing if dynamic updates are not enabled */
2678 i40e_update_itr(q_vector, &q_vector->tx);
2679 i40e_update_itr(q_vector, &q_vector->rx);
2680
2681 /* This block of logic allows us to get away with only updating
2682 * one ITR value with each interrupt. The idea is to perform a
2683 * pseudo-lazy update with the following criteria.
2684 *
2685 * 1. Rx is given higher priority than Tx if both are in same state
2686 * 2. If we must reduce an ITR that is given highest priority.
2687 * 3. We then give priority to increasing ITR based on amount.
2688 */
2689 if (q_vector->rx.target_itr < q_vector->rx.current_itr) {
2690 /* Rx ITR needs to be reduced, this is highest priority */
2691 itr_idx = I40E_RX_ITR;
2692 interval = q_vector->rx.target_itr;
2693 q_vector->rx.current_itr = q_vector->rx.target_itr;
2694 q_vector->itr_countdown = ITR_COUNTDOWN_START;
2695 } else if ((q_vector->tx.target_itr < q_vector->tx.current_itr) ||
2696 ((q_vector->rx.target_itr - q_vector->rx.current_itr) <
2697 (q_vector->tx.target_itr - q_vector->tx.current_itr))) {
2698 /* Tx ITR needs to be reduced, this is second priority
2699 * Tx ITR needs to be increased more than Rx, fourth priority
2700 */
2701 itr_idx = I40E_TX_ITR;
2702 interval = q_vector->tx.target_itr;
2703 q_vector->tx.current_itr = q_vector->tx.target_itr;
2704 q_vector->itr_countdown = ITR_COUNTDOWN_START;
2705 } else if (q_vector->rx.current_itr != q_vector->rx.target_itr) {
2706 /* Rx ITR needs to be increased, third priority */
2707 itr_idx = I40E_RX_ITR;
2708 interval = q_vector->rx.target_itr;
2709 q_vector->rx.current_itr = q_vector->rx.target_itr;
2710 q_vector->itr_countdown = ITR_COUNTDOWN_START;
2711 } else {
2712 /* No ITR update, lowest priority */
2713 if (q_vector->itr_countdown)
2714 q_vector->itr_countdown--;
2715 }
2716
2717 /* Do not update interrupt control register if VSI is down */
2718 if (test_bit(__I40E_VSI_DOWN, vsi->state))
2719 return;
2720
2721 /* Update ITR interval if necessary and enforce software interrupt
2722 * if we are exiting busy poll.
2723 */
2724 if (q_vector->in_busy_poll) {
2725 itr_val = i40e_buildreg_itr(itr_idx, interval, true);
2726 q_vector->in_busy_poll = false;
2727 } else {
2728 itr_val = i40e_buildreg_itr(itr_idx, interval, false);
2729 }
2730 wr32(hw, I40E_PFINT_DYN_CTLN(q_vector->reg_idx), itr_val);
2731 }
2732
2733 /**
2734 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2735 * @napi: napi struct with our devices info in it
2736 * @budget: amount of work driver is allowed to do this pass, in packets
2737 *
2738 * This function will clean all queues associated with a q_vector.
2739 *
2740 * Returns the amount of work done
2741 **/
i40e_napi_poll(struct napi_struct * napi,int budget)2742 int i40e_napi_poll(struct napi_struct *napi, int budget)
2743 {
2744 struct i40e_q_vector *q_vector =
2745 container_of(napi, struct i40e_q_vector, napi);
2746 struct i40e_vsi *vsi = q_vector->vsi;
2747 struct i40e_ring *ring;
2748 bool tx_clean_complete = true;
2749 bool rx_clean_complete = true;
2750 unsigned int tx_cleaned = 0;
2751 unsigned int rx_cleaned = 0;
2752 bool clean_complete = true;
2753 bool arm_wb = false;
2754 int budget_per_ring;
2755 int work_done = 0;
2756
2757 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
2758 napi_complete(napi);
2759 return 0;
2760 }
2761
2762 /* Since the actual Tx work is minimal, we can give the Tx a larger
2763 * budget and be more aggressive about cleaning up the Tx descriptors.
2764 */
2765 i40e_for_each_ring(ring, q_vector->tx) {
2766 bool wd = ring->xsk_pool ?
2767 i40e_clean_xdp_tx_irq(vsi, ring) :
2768 i40e_clean_tx_irq(vsi, ring, budget, &tx_cleaned);
2769
2770 if (!wd) {
2771 clean_complete = tx_clean_complete = false;
2772 continue;
2773 }
2774 arm_wb |= ring->arm_wb;
2775 ring->arm_wb = false;
2776 }
2777
2778 /* Handle case where we are called by netpoll with a budget of 0 */
2779 if (budget <= 0)
2780 goto tx_only;
2781
2782 /* normally we have 1 Rx ring per q_vector */
2783 if (unlikely(q_vector->num_ringpairs > 1))
2784 /* We attempt to distribute budget to each Rx queue fairly, but
2785 * don't allow the budget to go below 1 because that would exit
2786 * polling early.
2787 */
2788 budget_per_ring = max_t(int, budget / q_vector->num_ringpairs, 1);
2789 else
2790 /* Max of 1 Rx ring in this q_vector so give it the budget */
2791 budget_per_ring = budget;
2792
2793 i40e_for_each_ring(ring, q_vector->rx) {
2794 int cleaned = ring->xsk_pool ?
2795 i40e_clean_rx_irq_zc(ring, budget_per_ring) :
2796 i40e_clean_rx_irq(ring, budget_per_ring, &rx_cleaned);
2797
2798 work_done += cleaned;
2799 /* if we clean as many as budgeted, we must not be done */
2800 if (cleaned >= budget_per_ring)
2801 clean_complete = rx_clean_complete = false;
2802 }
2803
2804 if (!i40e_enabled_xdp_vsi(vsi))
2805 trace_i40e_napi_poll(napi, q_vector, budget, budget_per_ring, rx_cleaned,
2806 tx_cleaned, rx_clean_complete, tx_clean_complete);
2807
2808 /* If work not completed, return budget and polling will return */
2809 if (!clean_complete) {
2810 int cpu_id = smp_processor_id();
2811
2812 /* It is possible that the interrupt affinity has changed but,
2813 * if the cpu is pegged at 100%, polling will never exit while
2814 * traffic continues and the interrupt will be stuck on this
2815 * cpu. We check to make sure affinity is correct before we
2816 * continue to poll, otherwise we must stop polling so the
2817 * interrupt can move to the correct cpu.
2818 */
2819 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2820 /* Tell napi that we are done polling */
2821 napi_complete_done(napi, work_done);
2822
2823 /* Force an interrupt */
2824 i40e_force_wb(vsi, q_vector);
2825
2826 /* Return budget-1 so that polling stops */
2827 return budget - 1;
2828 }
2829 tx_only:
2830 if (arm_wb) {
2831 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2832 i40e_enable_wb_on_itr(vsi, q_vector);
2833 }
2834 return budget;
2835 }
2836
2837 if (q_vector->tx.ring[0].flags & I40E_TXR_FLAGS_WB_ON_ITR)
2838 q_vector->arm_wb_state = false;
2839
2840 /* Exit the polling mode, but don't re-enable interrupts if stack might
2841 * poll us due to busy-polling
2842 */
2843 if (likely(napi_complete_done(napi, work_done)))
2844 i40e_update_enable_itr(vsi, q_vector);
2845 else
2846 q_vector->in_busy_poll = true;
2847
2848 return min(work_done, budget - 1);
2849 }
2850
2851 /**
2852 * i40e_atr - Add a Flow Director ATR filter
2853 * @tx_ring: ring to add programming descriptor to
2854 * @skb: send buffer
2855 * @tx_flags: send tx flags
2856 **/
i40e_atr(struct i40e_ring * tx_ring,struct sk_buff * skb,u32 tx_flags)2857 static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
2858 u32 tx_flags)
2859 {
2860 struct i40e_filter_program_desc *fdir_desc;
2861 struct i40e_pf *pf = tx_ring->vsi->back;
2862 union {
2863 unsigned char *network;
2864 struct iphdr *ipv4;
2865 struct ipv6hdr *ipv6;
2866 } hdr;
2867 struct tcphdr *th;
2868 unsigned int hlen;
2869 u32 flex_ptype, dtype_cmd;
2870 int l4_proto;
2871 u16 i;
2872
2873 /* make sure ATR is enabled */
2874 if (!test_bit(I40E_FLAG_FD_ATR_ENA, pf->flags))
2875 return;
2876
2877 if (test_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state))
2878 return;
2879
2880 /* if sampling is disabled do nothing */
2881 if (!tx_ring->atr_sample_rate)
2882 return;
2883
2884 /* Currently only IPv4/IPv6 with TCP is supported */
2885 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
2886 return;
2887
2888 /* snag network header to get L4 type and address */
2889 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2890 skb_inner_network_header(skb) : skb_network_header(skb);
2891
2892 /* Note: tx_flags gets modified to reflect inner protocols in
2893 * tx_enable_csum function if encap is enabled.
2894 */
2895 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2896 /* access ihl as u8 to avoid unaligned access on ia64 */
2897 hlen = (hdr.network[0] & 0x0F) << 2;
2898 l4_proto = hdr.ipv4->protocol;
2899 } else {
2900 /* find the start of the innermost ipv6 header */
2901 unsigned int inner_hlen = hdr.network - skb->data;
2902 unsigned int h_offset = inner_hlen;
2903
2904 /* this function updates h_offset to the end of the header */
2905 l4_proto =
2906 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2907 /* hlen will contain our best estimate of the tcp header */
2908 hlen = h_offset - inner_hlen;
2909 }
2910
2911 if (l4_proto != IPPROTO_TCP)
2912 return;
2913
2914 th = (struct tcphdr *)(hdr.network + hlen);
2915
2916 /* Due to lack of space, no more new filters can be programmed */
2917 if (th->syn && test_bit(__I40E_FD_ATR_AUTO_DISABLED, pf->state))
2918 return;
2919 if (test_bit(I40E_FLAG_HW_ATR_EVICT_ENA, pf->flags)) {
2920 /* HW ATR eviction will take care of removing filters on FIN
2921 * and RST packets.
2922 */
2923 if (th->fin || th->rst)
2924 return;
2925 }
2926
2927 tx_ring->atr_count++;
2928
2929 /* sample on all syn/fin/rst packets or once every atr sample rate */
2930 if (!th->fin &&
2931 !th->syn &&
2932 !th->rst &&
2933 (tx_ring->atr_count < tx_ring->atr_sample_rate))
2934 return;
2935
2936 tx_ring->atr_count = 0;
2937
2938 /* grab the next descriptor */
2939 i = tx_ring->next_to_use;
2940 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2941
2942 i++;
2943 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2944
2945 flex_ptype = FIELD_PREP(I40E_TXD_FLTR_QW0_QINDEX_MASK,
2946 tx_ring->queue_index);
2947 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
2948 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2949 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2950 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2951 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2952
2953 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2954
2955 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2956
2957 dtype_cmd |= (th->fin || th->rst) ?
2958 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2959 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2960 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2961 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2962
2963 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2964 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2965
2966 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2967 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2968
2969 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
2970 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
2971 dtype_cmd |=
2972 FIELD_PREP(I40E_TXD_FLTR_QW1_CNTINDEX_MASK,
2973 I40E_FD_ATR_STAT_IDX(pf->hw.pf_id));
2974 else
2975 dtype_cmd |=
2976 FIELD_PREP(I40E_TXD_FLTR_QW1_CNTINDEX_MASK,
2977 I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id));
2978
2979 if (test_bit(I40E_FLAG_HW_ATR_EVICT_ENA, pf->flags))
2980 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2981
2982 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
2983 fdir_desc->rsvd = cpu_to_le32(0);
2984 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
2985 fdir_desc->fd_id = cpu_to_le32(0);
2986 }
2987
2988 /**
2989 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2990 * @skb: send buffer
2991 * @tx_ring: ring to send buffer on
2992 * @flags: the tx flags to be set
2993 *
2994 * Checks the skb and set up correspondingly several generic transmit flags
2995 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2996 *
2997 * Returns error code indicate the frame should be dropped upon error and the
2998 * otherwise returns 0 to indicate the flags has been set properly.
2999 **/
i40e_tx_prepare_vlan_flags(struct sk_buff * skb,struct i40e_ring * tx_ring,u32 * flags)3000 static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
3001 struct i40e_ring *tx_ring,
3002 u32 *flags)
3003 {
3004 __be16 protocol = skb->protocol;
3005 u32 tx_flags = 0;
3006
3007 if (protocol == htons(ETH_P_8021Q) &&
3008 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
3009 /* When HW VLAN acceleration is turned off by the user the
3010 * stack sets the protocol to 8021q so that the driver
3011 * can take any steps required to support the SW only
3012 * VLAN handling. In our case the driver doesn't need
3013 * to take any further steps so just set the protocol
3014 * to the encapsulated ethertype.
3015 */
3016 skb->protocol = vlan_get_protocol(skb);
3017 goto out;
3018 }
3019
3020 /* if we have a HW VLAN tag being added, default to the HW one */
3021 if (skb_vlan_tag_present(skb)) {
3022 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
3023 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
3024 /* else if it is a SW VLAN, check the next protocol and store the tag */
3025 } else if (protocol == htons(ETH_P_8021Q)) {
3026 struct vlan_hdr *vhdr, _vhdr;
3027
3028 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
3029 if (!vhdr)
3030 return -EINVAL;
3031
3032 protocol = vhdr->h_vlan_encapsulated_proto;
3033 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
3034 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
3035 }
3036
3037 if (!test_bit(I40E_FLAG_DCB_ENA, tx_ring->vsi->back->flags))
3038 goto out;
3039
3040 /* Insert 802.1p priority into VLAN header */
3041 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
3042 (skb->priority != TC_PRIO_CONTROL)) {
3043 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
3044 tx_flags |= (skb->priority & 0x7) <<
3045 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
3046 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
3047 struct vlan_ethhdr *vhdr;
3048 int rc;
3049
3050 rc = skb_cow_head(skb, 0);
3051 if (rc < 0)
3052 return rc;
3053 vhdr = skb_vlan_eth_hdr(skb);
3054 vhdr->h_vlan_TCI = htons(tx_flags >>
3055 I40E_TX_FLAGS_VLAN_SHIFT);
3056 } else {
3057 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
3058 }
3059 }
3060
3061 out:
3062 *flags = tx_flags;
3063 return 0;
3064 }
3065
3066 /**
3067 * i40e_tso - set up the tso context descriptor
3068 * @first: pointer to first Tx buffer for xmit
3069 * @hdr_len: ptr to the size of the packet header
3070 * @cd_type_cmd_tso_mss: Quad Word 1
3071 *
3072 * Returns 0 if no TSO can happen, 1 if tso is going, or error
3073 **/
i40e_tso(struct i40e_tx_buffer * first,u8 * hdr_len,u64 * cd_type_cmd_tso_mss)3074 static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
3075 u64 *cd_type_cmd_tso_mss)
3076 {
3077 struct sk_buff *skb = first->skb;
3078 u64 cd_cmd, cd_tso_len, cd_mss;
3079 __be16 protocol;
3080 union {
3081 struct iphdr *v4;
3082 struct ipv6hdr *v6;
3083 unsigned char *hdr;
3084 } ip;
3085 union {
3086 struct tcphdr *tcp;
3087 struct udphdr *udp;
3088 unsigned char *hdr;
3089 } l4;
3090 u32 paylen, l4_offset;
3091 u16 gso_size;
3092 int err;
3093
3094 if (skb->ip_summed != CHECKSUM_PARTIAL)
3095 return 0;
3096
3097 if (!skb_is_gso(skb))
3098 return 0;
3099
3100 err = skb_cow_head(skb, 0);
3101 if (err < 0)
3102 return err;
3103
3104 protocol = vlan_get_protocol(skb);
3105
3106 if (eth_p_mpls(protocol))
3107 ip.hdr = skb_inner_network_header(skb);
3108 else
3109 ip.hdr = skb_network_header(skb);
3110 l4.hdr = skb_checksum_start(skb);
3111
3112 /* initialize outer IP header fields */
3113 if (ip.v4->version == 4) {
3114 ip.v4->tot_len = 0;
3115 ip.v4->check = 0;
3116
3117 first->tx_flags |= I40E_TX_FLAGS_TSO;
3118 } else {
3119 ip.v6->payload_len = 0;
3120 first->tx_flags |= I40E_TX_FLAGS_TSO;
3121 }
3122
3123 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
3124 SKB_GSO_GRE_CSUM |
3125 SKB_GSO_IPXIP4 |
3126 SKB_GSO_IPXIP6 |
3127 SKB_GSO_UDP_TUNNEL |
3128 SKB_GSO_UDP_TUNNEL_CSUM)) {
3129 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
3130 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
3131 l4.udp->len = 0;
3132
3133 /* determine offset of outer transport header */
3134 l4_offset = l4.hdr - skb->data;
3135
3136 /* remove payload length from outer checksum */
3137 paylen = skb->len - l4_offset;
3138 csum_replace_by_diff(&l4.udp->check,
3139 (__force __wsum)htonl(paylen));
3140 }
3141
3142 /* reset pointers to inner headers */
3143 ip.hdr = skb_inner_network_header(skb);
3144 l4.hdr = skb_inner_transport_header(skb);
3145
3146 /* initialize inner IP header fields */
3147 if (ip.v4->version == 4) {
3148 ip.v4->tot_len = 0;
3149 ip.v4->check = 0;
3150 } else {
3151 ip.v6->payload_len = 0;
3152 }
3153 }
3154
3155 /* determine offset of inner transport header */
3156 l4_offset = l4.hdr - skb->data;
3157
3158 /* remove payload length from inner checksum */
3159 paylen = skb->len - l4_offset;
3160
3161 if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
3162 csum_replace_by_diff(&l4.udp->check, (__force __wsum)htonl(paylen));
3163 /* compute length of segmentation header */
3164 *hdr_len = sizeof(*l4.udp) + l4_offset;
3165 } else {
3166 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
3167 /* compute length of segmentation header */
3168 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
3169 }
3170
3171 /* pull values out of skb_shinfo */
3172 gso_size = skb_shinfo(skb)->gso_size;
3173
3174 /* update GSO size and bytecount with header size */
3175 first->gso_segs = skb_shinfo(skb)->gso_segs;
3176 first->bytecount += (first->gso_segs - 1) * *hdr_len;
3177
3178 /* find the field values */
3179 cd_cmd = I40E_TX_CTX_DESC_TSO;
3180 cd_tso_len = skb->len - *hdr_len;
3181 cd_mss = gso_size;
3182 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
3183 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
3184 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
3185 return 1;
3186 }
3187
3188 /**
3189 * i40e_tsyn - set up the tsyn context descriptor
3190 * @tx_ring: ptr to the ring to send
3191 * @skb: ptr to the skb we're sending
3192 * @tx_flags: the collected send information
3193 * @cd_type_cmd_tso_mss: Quad Word 1
3194 *
3195 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
3196 **/
i40e_tsyn(struct i40e_ring * tx_ring,struct sk_buff * skb,u32 tx_flags,u64 * cd_type_cmd_tso_mss)3197 static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
3198 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
3199 {
3200 struct i40e_pf *pf;
3201
3202 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
3203 return 0;
3204
3205 /* Tx timestamps cannot be sampled when doing TSO */
3206 if (tx_flags & I40E_TX_FLAGS_TSO)
3207 return 0;
3208
3209 /* only timestamp the outbound packet if the user has requested it and
3210 * we are not already transmitting a packet to be timestamped
3211 */
3212 pf = i40e_netdev_to_pf(tx_ring->netdev);
3213 if (!test_bit(I40E_FLAG_PTP_ENA, pf->flags))
3214 return 0;
3215
3216 if (pf->ptp_tx &&
3217 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
3218 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3219 pf->ptp_tx_start = jiffies;
3220 pf->ptp_tx_skb = skb_get(skb);
3221 } else {
3222 pf->tx_hwtstamp_skipped++;
3223 return 0;
3224 }
3225
3226 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
3227 I40E_TXD_CTX_QW1_CMD_SHIFT;
3228
3229 return 1;
3230 }
3231
3232 /**
3233 * i40e_tx_enable_csum - Enable Tx checksum offloads
3234 * @skb: send buffer
3235 * @tx_flags: pointer to Tx flags currently set
3236 * @td_cmd: Tx descriptor command bits to set
3237 * @td_offset: Tx descriptor header offsets to set
3238 * @tx_ring: Tx descriptor ring
3239 * @cd_tunneling: ptr to context desc bits
3240 **/
i40e_tx_enable_csum(struct sk_buff * skb,u32 * tx_flags,u32 * td_cmd,u32 * td_offset,struct i40e_ring * tx_ring,u32 * cd_tunneling)3241 static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
3242 u32 *td_cmd, u32 *td_offset,
3243 struct i40e_ring *tx_ring,
3244 u32 *cd_tunneling)
3245 {
3246 union {
3247 struct iphdr *v4;
3248 struct ipv6hdr *v6;
3249 unsigned char *hdr;
3250 } ip;
3251 union {
3252 struct tcphdr *tcp;
3253 struct udphdr *udp;
3254 unsigned char *hdr;
3255 } l4;
3256 unsigned char *exthdr;
3257 u32 offset, cmd = 0;
3258 __be16 frag_off;
3259 __be16 protocol;
3260 u8 l4_proto = 0;
3261
3262 if (skb->ip_summed != CHECKSUM_PARTIAL)
3263 return 0;
3264
3265 protocol = vlan_get_protocol(skb);
3266
3267 if (eth_p_mpls(protocol)) {
3268 ip.hdr = skb_inner_network_header(skb);
3269 l4.hdr = skb_checksum_start(skb);
3270 } else {
3271 ip.hdr = skb_network_header(skb);
3272 l4.hdr = skb_transport_header(skb);
3273 }
3274
3275 /* set the tx_flags to indicate the IP protocol type. this is
3276 * required so that checksum header computation below is accurate.
3277 */
3278 if (ip.v4->version == 4)
3279 *tx_flags |= I40E_TX_FLAGS_IPV4;
3280 else
3281 *tx_flags |= I40E_TX_FLAGS_IPV6;
3282
3283 /* compute outer L2 header size */
3284 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
3285
3286 if (skb->encapsulation) {
3287 u32 tunnel = 0;
3288 /* define outer network header type */
3289 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
3290 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
3291 I40E_TX_CTX_EXT_IP_IPV4 :
3292 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
3293
3294 l4_proto = ip.v4->protocol;
3295 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
3296 int ret;
3297
3298 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
3299
3300 exthdr = ip.hdr + sizeof(*ip.v6);
3301 l4_proto = ip.v6->nexthdr;
3302 ret = ipv6_skip_exthdr(skb, exthdr - skb->data,
3303 &l4_proto, &frag_off);
3304 if (ret < 0)
3305 return -1;
3306 }
3307
3308 /* define outer transport */
3309 switch (l4_proto) {
3310 case IPPROTO_UDP:
3311 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
3312 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
3313 break;
3314 case IPPROTO_GRE:
3315 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
3316 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
3317 break;
3318 case IPPROTO_IPIP:
3319 case IPPROTO_IPV6:
3320 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
3321 l4.hdr = skb_inner_network_header(skb);
3322 break;
3323 default:
3324 if (*tx_flags & I40E_TX_FLAGS_TSO)
3325 return -1;
3326
3327 skb_checksum_help(skb);
3328 return 0;
3329 }
3330
3331 /* compute outer L3 header size */
3332 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
3333 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
3334
3335 /* switch IP header pointer from outer to inner header */
3336 ip.hdr = skb_inner_network_header(skb);
3337
3338 /* compute tunnel header size */
3339 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
3340 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
3341
3342 /* indicate if we need to offload outer UDP header */
3343 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
3344 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
3345 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
3346 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
3347
3348 /* record tunnel offload values */
3349 *cd_tunneling |= tunnel;
3350
3351 /* switch L4 header pointer from outer to inner */
3352 l4.hdr = skb_inner_transport_header(skb);
3353 l4_proto = 0;
3354
3355 /* reset type as we transition from outer to inner headers */
3356 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
3357 if (ip.v4->version == 4)
3358 *tx_flags |= I40E_TX_FLAGS_IPV4;
3359 if (ip.v6->version == 6)
3360 *tx_flags |= I40E_TX_FLAGS_IPV6;
3361 }
3362
3363 /* Enable IP checksum offloads */
3364 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
3365 l4_proto = ip.v4->protocol;
3366 /* the stack computes the IP header already, the only time we
3367 * need the hardware to recompute it is in the case of TSO.
3368 */
3369 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
3370 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
3371 I40E_TX_DESC_CMD_IIPT_IPV4;
3372 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
3373 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
3374
3375 exthdr = ip.hdr + sizeof(*ip.v6);
3376 l4_proto = ip.v6->nexthdr;
3377 if (l4.hdr != exthdr)
3378 ipv6_skip_exthdr(skb, exthdr - skb->data,
3379 &l4_proto, &frag_off);
3380 }
3381
3382 /* compute inner L3 header size */
3383 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
3384
3385 /* Enable L4 checksum offloads */
3386 switch (l4_proto) {
3387 case IPPROTO_TCP:
3388 /* enable checksum offloads */
3389 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
3390 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
3391 break;
3392 case IPPROTO_SCTP:
3393 /* enable SCTP checksum offload */
3394 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
3395 offset |= (sizeof(struct sctphdr) >> 2) <<
3396 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
3397 break;
3398 case IPPROTO_UDP:
3399 /* enable UDP checksum offload */
3400 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
3401 offset |= (sizeof(struct udphdr) >> 2) <<
3402 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
3403 break;
3404 default:
3405 if (*tx_flags & I40E_TX_FLAGS_TSO)
3406 return -1;
3407 skb_checksum_help(skb);
3408 return 0;
3409 }
3410
3411 *td_cmd |= cmd;
3412 *td_offset |= offset;
3413
3414 return 1;
3415 }
3416
3417 /**
3418 * i40e_create_tx_ctx - Build the Tx context descriptor
3419 * @tx_ring: ring to create the descriptor on
3420 * @cd_type_cmd_tso_mss: Quad Word 1
3421 * @cd_tunneling: Quad Word 0 - bits 0-31
3422 * @cd_l2tag2: Quad Word 0 - bits 32-63
3423 **/
i40e_create_tx_ctx(struct i40e_ring * tx_ring,const u64 cd_type_cmd_tso_mss,const u32 cd_tunneling,const u32 cd_l2tag2)3424 static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
3425 const u64 cd_type_cmd_tso_mss,
3426 const u32 cd_tunneling, const u32 cd_l2tag2)
3427 {
3428 struct i40e_tx_context_desc *context_desc;
3429 int i = tx_ring->next_to_use;
3430
3431 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
3432 !cd_tunneling && !cd_l2tag2)
3433 return;
3434
3435 /* grab the next descriptor */
3436 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
3437
3438 i++;
3439 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
3440
3441 /* cpu_to_le32 and assign to struct fields */
3442 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
3443 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
3444 context_desc->rsvd = cpu_to_le16(0);
3445 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
3446 }
3447
3448 /**
3449 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
3450 * @tx_ring: the ring to be checked
3451 * @size: the size buffer we want to assure is available
3452 *
3453 * Returns -EBUSY if a stop is needed, else 0
3454 **/
__i40e_maybe_stop_tx(struct i40e_ring * tx_ring,int size)3455 int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
3456 {
3457 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
3458 /* Memory barrier before checking head and tail */
3459 smp_mb();
3460
3461 ++tx_ring->tx_stats.tx_stopped;
3462
3463 /* Check again in a case another CPU has just made room available. */
3464 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
3465 return -EBUSY;
3466
3467 /* A reprieve! - use start_queue because it doesn't call schedule */
3468 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
3469 ++tx_ring->tx_stats.restart_queue;
3470 return 0;
3471 }
3472
3473 /**
3474 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
3475 * @skb: send buffer
3476 *
3477 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
3478 * and so we need to figure out the cases where we need to linearize the skb.
3479 *
3480 * For TSO we need to count the TSO header and segment payload separately.
3481 * As such we need to check cases where we have 7 fragments or more as we
3482 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
3483 * the segment payload in the first descriptor, and another 7 for the
3484 * fragments.
3485 **/
__i40e_chk_linearize(struct sk_buff * skb)3486 bool __i40e_chk_linearize(struct sk_buff *skb)
3487 {
3488 const skb_frag_t *frag, *stale;
3489 int nr_frags, sum;
3490
3491 /* no need to check if number of frags is less than 7 */
3492 nr_frags = skb_shinfo(skb)->nr_frags;
3493 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
3494 return false;
3495
3496 /* We need to walk through the list and validate that each group
3497 * of 6 fragments totals at least gso_size.
3498 */
3499 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
3500 frag = &skb_shinfo(skb)->frags[0];
3501
3502 /* Initialize size to the negative value of gso_size minus 1. We
3503 * use this as the worst case scenerio in which the frag ahead
3504 * of us only provides one byte which is why we are limited to 6
3505 * descriptors for a single transmit as the header and previous
3506 * fragment are already consuming 2 descriptors.
3507 */
3508 sum = 1 - skb_shinfo(skb)->gso_size;
3509
3510 /* Add size of frags 0 through 4 to create our initial sum */
3511 sum += skb_frag_size(frag++);
3512 sum += skb_frag_size(frag++);
3513 sum += skb_frag_size(frag++);
3514 sum += skb_frag_size(frag++);
3515 sum += skb_frag_size(frag++);
3516
3517 /* Walk through fragments adding latest fragment, testing it, and
3518 * then removing stale fragments from the sum.
3519 */
3520 for (stale = &skb_shinfo(skb)->frags[0];; stale++) {
3521 int stale_size = skb_frag_size(stale);
3522
3523 sum += skb_frag_size(frag++);
3524
3525 /* The stale fragment may present us with a smaller
3526 * descriptor than the actual fragment size. To account
3527 * for that we need to remove all the data on the front and
3528 * figure out what the remainder would be in the last
3529 * descriptor associated with the fragment.
3530 */
3531 if (stale_size > I40E_MAX_DATA_PER_TXD) {
3532 int align_pad = -(skb_frag_off(stale)) &
3533 (I40E_MAX_READ_REQ_SIZE - 1);
3534
3535 sum -= align_pad;
3536 stale_size -= align_pad;
3537
3538 do {
3539 sum -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3540 stale_size -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3541 } while (stale_size > I40E_MAX_DATA_PER_TXD);
3542 }
3543
3544 /* if sum is negative we failed to make sufficient progress */
3545 if (sum < 0)
3546 return true;
3547
3548 if (!nr_frags--)
3549 break;
3550
3551 sum -= stale_size;
3552 }
3553
3554 return false;
3555 }
3556
3557 /**
3558 * i40e_tx_map - Build the Tx descriptor
3559 * @tx_ring: ring to send buffer on
3560 * @skb: send buffer
3561 * @first: first buffer info buffer to use
3562 * @tx_flags: collected send information
3563 * @hdr_len: size of the packet header
3564 * @td_cmd: the command field in the descriptor
3565 * @td_offset: offset for checksum or crc
3566 *
3567 * Returns 0 on success, -1 on failure to DMA
3568 **/
i40e_tx_map(struct i40e_ring * tx_ring,struct sk_buff * skb,struct i40e_tx_buffer * first,u32 tx_flags,const u8 hdr_len,u32 td_cmd,u32 td_offset)3569 static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3570 struct i40e_tx_buffer *first, u32 tx_flags,
3571 const u8 hdr_len, u32 td_cmd, u32 td_offset)
3572 {
3573 unsigned int data_len = skb->data_len;
3574 unsigned int size = skb_headlen(skb);
3575 skb_frag_t *frag;
3576 struct i40e_tx_buffer *tx_bi;
3577 struct i40e_tx_desc *tx_desc;
3578 u16 i = tx_ring->next_to_use;
3579 u32 td_tag = 0;
3580 dma_addr_t dma;
3581 u16 desc_count = 1;
3582
3583 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3584 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3585 td_tag = FIELD_GET(I40E_TX_FLAGS_VLAN_MASK, tx_flags);
3586 }
3587
3588 first->tx_flags = tx_flags;
3589
3590 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3591
3592 tx_desc = I40E_TX_DESC(tx_ring, i);
3593 tx_bi = first;
3594
3595 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
3596 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3597
3598 if (dma_mapping_error(tx_ring->dev, dma))
3599 goto dma_error;
3600
3601 /* record length, and DMA address */
3602 dma_unmap_len_set(tx_bi, len, size);
3603 dma_unmap_addr_set(tx_bi, dma, dma);
3604
3605 /* align size to end of page */
3606 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
3607 tx_desc->buffer_addr = cpu_to_le64(dma);
3608
3609 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
3610 tx_desc->cmd_type_offset_bsz =
3611 build_ctob(td_cmd, td_offset,
3612 max_data, td_tag);
3613
3614 tx_desc++;
3615 i++;
3616 desc_count++;
3617
3618 if (i == tx_ring->count) {
3619 tx_desc = I40E_TX_DESC(tx_ring, 0);
3620 i = 0;
3621 }
3622
3623 dma += max_data;
3624 size -= max_data;
3625
3626 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3627 tx_desc->buffer_addr = cpu_to_le64(dma);
3628 }
3629
3630 if (likely(!data_len))
3631 break;
3632
3633 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3634 size, td_tag);
3635
3636 tx_desc++;
3637 i++;
3638 desc_count++;
3639
3640 if (i == tx_ring->count) {
3641 tx_desc = I40E_TX_DESC(tx_ring, 0);
3642 i = 0;
3643 }
3644
3645 size = skb_frag_size(frag);
3646 data_len -= size;
3647
3648 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3649 DMA_TO_DEVICE);
3650
3651 tx_bi = &tx_ring->tx_bi[i];
3652 }
3653
3654 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
3655
3656 i++;
3657 if (i == tx_ring->count)
3658 i = 0;
3659
3660 tx_ring->next_to_use = i;
3661
3662 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
3663
3664 /* write last descriptor with EOP bit */
3665 td_cmd |= I40E_TX_DESC_CMD_EOP;
3666
3667 /* We OR these values together to check both against 4 (WB_STRIDE)
3668 * below. This is safe since we don't re-use desc_count afterwards.
3669 */
3670 desc_count |= ++tx_ring->packet_stride;
3671
3672 if (desc_count >= WB_STRIDE) {
3673 /* write last descriptor with RS bit set */
3674 td_cmd |= I40E_TX_DESC_CMD_RS;
3675 tx_ring->packet_stride = 0;
3676 }
3677
3678 tx_desc->cmd_type_offset_bsz =
3679 build_ctob(td_cmd, td_offset, size, td_tag);
3680
3681 skb_tx_timestamp(skb);
3682
3683 /* Force memory writes to complete before letting h/w know there
3684 * are new descriptors to fetch.
3685 *
3686 * We also use this memory barrier to make certain all of the
3687 * status bits have been updated before next_to_watch is written.
3688 */
3689 wmb();
3690
3691 /* set next_to_watch value indicating a packet is present */
3692 first->next_to_watch = tx_desc;
3693
3694 /* notify HW of packet */
3695 if (netif_xmit_stopped(txring_txq(tx_ring)) || !netdev_xmit_more()) {
3696 writel(i, tx_ring->tail);
3697 }
3698
3699 return 0;
3700
3701 dma_error:
3702 dev_info(tx_ring->dev, "TX DMA map failed\n");
3703
3704 /* clear dma mappings for failed tx_bi map */
3705 for (;;) {
3706 tx_bi = &tx_ring->tx_bi[i];
3707 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
3708 if (tx_bi == first)
3709 break;
3710 if (i == 0)
3711 i = tx_ring->count;
3712 i--;
3713 }
3714
3715 tx_ring->next_to_use = i;
3716
3717 return -1;
3718 }
3719
i40e_swdcb_skb_tx_hash(struct net_device * dev,const struct sk_buff * skb,u16 num_tx_queues)3720 static u16 i40e_swdcb_skb_tx_hash(struct net_device *dev,
3721 const struct sk_buff *skb,
3722 u16 num_tx_queues)
3723 {
3724 u32 jhash_initval_salt = 0xd631614b;
3725 u32 hash;
3726
3727 if (skb->sk && skb->sk->sk_hash)
3728 hash = skb->sk->sk_hash;
3729 else
3730 hash = (__force u16)skb->protocol ^ skb->hash;
3731
3732 hash = jhash_1word(hash, jhash_initval_salt);
3733
3734 return (u16)(((u64)hash * num_tx_queues) >> 32);
3735 }
3736
i40e_lan_select_queue(struct net_device * netdev,struct sk_buff * skb,struct net_device __always_unused * sb_dev)3737 u16 i40e_lan_select_queue(struct net_device *netdev,
3738 struct sk_buff *skb,
3739 struct net_device __always_unused *sb_dev)
3740 {
3741 struct i40e_netdev_priv *np = netdev_priv(netdev);
3742 struct i40e_vsi *vsi = np->vsi;
3743 struct i40e_hw *hw;
3744 u16 qoffset;
3745 u16 qcount;
3746 u8 tclass;
3747 u16 hash;
3748 u8 prio;
3749
3750 /* is DCB enabled at all? */
3751 if (vsi->tc_config.numtc == 1 ||
3752 i40e_is_tc_mqprio_enabled(vsi->back))
3753 return netdev_pick_tx(netdev, skb, sb_dev);
3754
3755 prio = skb->priority;
3756 hw = &vsi->back->hw;
3757 tclass = hw->local_dcbx_config.etscfg.prioritytable[prio];
3758 /* sanity check */
3759 if (unlikely(!(vsi->tc_config.enabled_tc & BIT(tclass))))
3760 tclass = 0;
3761
3762 /* select a queue assigned for the given TC */
3763 qcount = vsi->tc_config.tc_info[tclass].qcount;
3764 hash = i40e_swdcb_skb_tx_hash(netdev, skb, qcount);
3765
3766 qoffset = vsi->tc_config.tc_info[tclass].qoffset;
3767 return qoffset + hash;
3768 }
3769
3770 /**
3771 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3772 * @xdpf: data to transmit
3773 * @xdp_ring: XDP Tx ring
3774 **/
i40e_xmit_xdp_ring(struct xdp_frame * xdpf,struct i40e_ring * xdp_ring)3775 static int i40e_xmit_xdp_ring(struct xdp_frame *xdpf,
3776 struct i40e_ring *xdp_ring)
3777 {
3778 struct skb_shared_info *sinfo = xdp_get_shared_info_from_frame(xdpf);
3779 u8 nr_frags = unlikely(xdp_frame_has_frags(xdpf)) ? sinfo->nr_frags : 0;
3780 u16 i = 0, index = xdp_ring->next_to_use;
3781 struct i40e_tx_buffer *tx_head = &xdp_ring->tx_bi[index];
3782 struct i40e_tx_buffer *tx_bi = tx_head;
3783 struct i40e_tx_desc *tx_desc = I40E_TX_DESC(xdp_ring, index);
3784 void *data = xdpf->data;
3785 u32 size = xdpf->len;
3786
3787 if (unlikely(I40E_DESC_UNUSED(xdp_ring) < 1 + nr_frags)) {
3788 xdp_ring->tx_stats.tx_busy++;
3789 return I40E_XDP_CONSUMED;
3790 }
3791
3792 tx_head->bytecount = xdp_get_frame_len(xdpf);
3793 tx_head->gso_segs = 1;
3794 tx_head->xdpf = xdpf;
3795
3796 for (;;) {
3797 dma_addr_t dma;
3798
3799 dma = dma_map_single(xdp_ring->dev, data, size, DMA_TO_DEVICE);
3800 if (dma_mapping_error(xdp_ring->dev, dma))
3801 goto unmap;
3802
3803 /* record length, and DMA address */
3804 dma_unmap_len_set(tx_bi, len, size);
3805 dma_unmap_addr_set(tx_bi, dma, dma);
3806
3807 tx_desc->buffer_addr = cpu_to_le64(dma);
3808 tx_desc->cmd_type_offset_bsz =
3809 build_ctob(I40E_TX_DESC_CMD_ICRC, 0, size, 0);
3810
3811 if (++index == xdp_ring->count)
3812 index = 0;
3813
3814 if (i == nr_frags)
3815 break;
3816
3817 tx_bi = &xdp_ring->tx_bi[index];
3818 tx_desc = I40E_TX_DESC(xdp_ring, index);
3819
3820 data = skb_frag_address(&sinfo->frags[i]);
3821 size = skb_frag_size(&sinfo->frags[i]);
3822 i++;
3823 }
3824
3825 tx_desc->cmd_type_offset_bsz |=
3826 cpu_to_le64(I40E_TXD_CMD << I40E_TXD_QW1_CMD_SHIFT);
3827
3828 /* Make certain all of the status bits have been updated
3829 * before next_to_watch is written.
3830 */
3831 smp_wmb();
3832
3833 xdp_ring->xdp_tx_active++;
3834
3835 tx_head->next_to_watch = tx_desc;
3836 xdp_ring->next_to_use = index;
3837
3838 return I40E_XDP_TX;
3839
3840 unmap:
3841 for (;;) {
3842 tx_bi = &xdp_ring->tx_bi[index];
3843 if (dma_unmap_len(tx_bi, len))
3844 dma_unmap_page(xdp_ring->dev,
3845 dma_unmap_addr(tx_bi, dma),
3846 dma_unmap_len(tx_bi, len),
3847 DMA_TO_DEVICE);
3848 dma_unmap_len_set(tx_bi, len, 0);
3849 if (tx_bi == tx_head)
3850 break;
3851
3852 if (!index)
3853 index += xdp_ring->count;
3854 index--;
3855 }
3856
3857 return I40E_XDP_CONSUMED;
3858 }
3859
3860 /**
3861 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3862 * @skb: send buffer
3863 * @tx_ring: ring to send buffer on
3864 *
3865 * Returns NETDEV_TX_OK if sent, else an error code
3866 **/
i40e_xmit_frame_ring(struct sk_buff * skb,struct i40e_ring * tx_ring)3867 static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3868 struct i40e_ring *tx_ring)
3869 {
3870 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3871 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3872 struct i40e_tx_buffer *first;
3873 u32 td_offset = 0;
3874 u32 tx_flags = 0;
3875 u32 td_cmd = 0;
3876 u8 hdr_len = 0;
3877 int tso, count;
3878 int tsyn;
3879
3880 /* prefetch the data, we'll need it later */
3881 prefetch(skb->data);
3882
3883 i40e_trace(xmit_frame_ring, skb, tx_ring);
3884
3885 count = i40e_xmit_descriptor_count(skb);
3886 if (i40e_chk_linearize(skb, count)) {
3887 if (__skb_linearize(skb)) {
3888 dev_kfree_skb_any(skb);
3889 return NETDEV_TX_OK;
3890 }
3891 count = i40e_txd_use_count(skb->len);
3892 tx_ring->tx_stats.tx_linearize++;
3893 }
3894
3895 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3896 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3897 * + 4 desc gap to avoid the cache line where head is,
3898 * + 1 desc for context descriptor,
3899 * otherwise try next time
3900 */
3901 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3902 tx_ring->tx_stats.tx_busy++;
3903 return NETDEV_TX_BUSY;
3904 }
3905
3906 /* record the location of the first descriptor for this packet */
3907 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3908 first->skb = skb;
3909 first->bytecount = skb->len;
3910 first->gso_segs = 1;
3911
3912 /* prepare the xmit flags */
3913 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3914 goto out_drop;
3915
3916 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
3917
3918 if (tso < 0)
3919 goto out_drop;
3920 else if (tso)
3921 tx_flags |= I40E_TX_FLAGS_TSO;
3922
3923 /* Always offload the checksum, since it's in the data descriptor */
3924 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3925 tx_ring, &cd_tunneling);
3926 if (tso < 0)
3927 goto out_drop;
3928
3929 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3930
3931 if (tsyn)
3932 tx_flags |= I40E_TX_FLAGS_TSYN;
3933
3934 /* always enable CRC insertion offload */
3935 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3936
3937 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3938 cd_tunneling, cd_l2tag2);
3939
3940 /* Add Flow Director ATR if it's enabled.
3941 *
3942 * NOTE: this must always be directly before the data descriptor.
3943 */
3944 i40e_atr(tx_ring, skb, tx_flags);
3945
3946 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3947 td_cmd, td_offset))
3948 goto cleanup_tx_tstamp;
3949
3950 return NETDEV_TX_OK;
3951
3952 out_drop:
3953 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
3954 dev_kfree_skb_any(first->skb);
3955 first->skb = NULL;
3956 cleanup_tx_tstamp:
3957 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3958 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3959
3960 dev_kfree_skb_any(pf->ptp_tx_skb);
3961 pf->ptp_tx_skb = NULL;
3962 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3963 }
3964
3965 return NETDEV_TX_OK;
3966 }
3967
3968 /**
3969 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3970 * @skb: send buffer
3971 * @netdev: network interface device structure
3972 *
3973 * Returns NETDEV_TX_OK if sent, else an error code
3974 **/
i40e_lan_xmit_frame(struct sk_buff * skb,struct net_device * netdev)3975 netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3976 {
3977 struct i40e_netdev_priv *np = netdev_priv(netdev);
3978 struct i40e_vsi *vsi = np->vsi;
3979 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
3980
3981 /* hardware can't handle really short frames, hardware padding works
3982 * beyond this point
3983 */
3984 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3985 return NETDEV_TX_OK;
3986
3987 return i40e_xmit_frame_ring(skb, tx_ring);
3988 }
3989
3990 /**
3991 * i40e_xdp_xmit - Implements ndo_xdp_xmit
3992 * @dev: netdev
3993 * @n: number of frames
3994 * @frames: array of XDP buffer pointers
3995 * @flags: XDP extra info
3996 *
3997 * Returns number of frames successfully sent. Failed frames
3998 * will be free'ed by XDP core.
3999 *
4000 * For error cases, a negative errno code is returned and no-frames
4001 * are transmitted (caller must handle freeing frames).
4002 **/
i40e_xdp_xmit(struct net_device * dev,int n,struct xdp_frame ** frames,u32 flags)4003 int i40e_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames,
4004 u32 flags)
4005 {
4006 struct i40e_netdev_priv *np = netdev_priv(dev);
4007 unsigned int queue_index = smp_processor_id();
4008 struct i40e_vsi *vsi = np->vsi;
4009 struct i40e_pf *pf = vsi->back;
4010 struct i40e_ring *xdp_ring;
4011 int nxmit = 0;
4012 int i;
4013
4014 if (test_bit(__I40E_VSI_DOWN, vsi->state))
4015 return -ENETDOWN;
4016
4017 if (!i40e_enabled_xdp_vsi(vsi) || queue_index >= vsi->num_queue_pairs ||
4018 test_bit(__I40E_CONFIG_BUSY, pf->state))
4019 return -ENXIO;
4020
4021 if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
4022 return -EINVAL;
4023
4024 xdp_ring = vsi->xdp_rings[queue_index];
4025
4026 for (i = 0; i < n; i++) {
4027 struct xdp_frame *xdpf = frames[i];
4028 int err;
4029
4030 err = i40e_xmit_xdp_ring(xdpf, xdp_ring);
4031 if (err != I40E_XDP_TX)
4032 break;
4033 nxmit++;
4034 }
4035
4036 if (unlikely(flags & XDP_XMIT_FLUSH))
4037 i40e_xdp_ring_update_tail(xdp_ring);
4038
4039 return nxmit;
4040 }
4041