1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9 #ifndef MTK_ETH_H
10 #define MTK_ETH_H
11
12 #include <linux/dma-mapping.h>
13 #include <linux/netdevice.h>
14 #include <linux/of_net.h>
15 #include <linux/u64_stats_sync.h>
16 #include <linux/refcount.h>
17 #include <linux/phylink.h>
18 #include <linux/rhashtable.h>
19 #include <linux/dim.h>
20 #include <linux/bitfield.h>
21 #include <net/page_pool/types.h>
22 #include <linux/bpf_trace.h>
23 #include "mtk_ppe.h"
24
25 #define MTK_MAX_DSA_PORTS 7
26 #define MTK_DSA_PORT_MASK GENMASK(2, 0)
27
28 #define MTK_QDMA_NUM_QUEUES 16
29 #define MTK_QDMA_PAGE_SIZE 2048
30 #define MTK_MAX_RX_LENGTH 1536
31 #define MTK_MAX_RX_LENGTH_2K 2048
32 #define MTK_TX_DMA_BUF_LEN 0x3fff
33 #define MTK_TX_DMA_BUF_LEN_V2 0xffff
34 #define MTK_QDMA_RING_SIZE 2048
35 #define MTK_DMA_SIZE(x) (SZ_##x)
36 #define MTK_FQ_DMA_HEAD 32
37 #define MTK_FQ_DMA_LENGTH 2048
38 #define MTK_RX_ETH_HLEN (ETH_HLEN + ETH_FCS_LEN)
39 #define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
40 #define MTK_DMA_DUMMY_DESC 0xffffffff
41 #define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
42 NETIF_MSG_PROBE | \
43 NETIF_MSG_LINK | \
44 NETIF_MSG_TIMER | \
45 NETIF_MSG_IFDOWN | \
46 NETIF_MSG_IFUP | \
47 NETIF_MSG_RX_ERR | \
48 NETIF_MSG_TX_ERR)
49 #define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
50 NETIF_F_RXCSUM | \
51 NETIF_F_HW_VLAN_CTAG_TX | \
52 NETIF_F_SG | NETIF_F_TSO | \
53 NETIF_F_TSO6 | \
54 NETIF_F_IPV6_CSUM |\
55 NETIF_F_HW_TC)
56 #define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
57 #define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
58
59 #define MTK_PP_HEADROOM XDP_PACKET_HEADROOM
60 #define MTK_PP_PAD (MTK_PP_HEADROOM + \
61 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
62 #define MTK_PP_MAX_BUF_SIZE (PAGE_SIZE - MTK_PP_PAD)
63
64 #define MTK_QRX_OFFSET 0x10
65
66 #define MTK_MAX_RX_RING_NUM 4
67 #define MTK_HW_LRO_DMA_SIZE 8
68
69 #define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
70 #define MTK_MAX_LRO_IP_CNT 2
71 #define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
72 #define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
73 #define MTK_HW_LRO_AGG_TIME 10 /* 200us */
74 #define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
75 #define MTK_HW_LRO_MAX_AGG_CNT 64
76 #define MTK_HW_LRO_BW_THRE 3000
77 #define MTK_HW_LRO_REPLACE_DELTA 1000
78 #define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
79
80 /* Frame Engine Global Configuration */
81 #define MTK_FE_GLO_CFG(x) (((x) == MTK_GMAC3_ID) ? 0x24 : 0x00)
82 #define MTK_FE_LINK_DOWN_P(x) BIT(((x) + 8) % 16)
83
84 /* Frame Engine Global Reset Register */
85 #define MTK_RST_GL 0x04
86 #define RST_GL_PSE BIT(0)
87
88 /* Frame Engine Interrupt Status Register */
89 #define MTK_INT_STATUS2 0x08
90 #define MTK_FE_INT_ENABLE 0x0c
91 #define MTK_FE_INT_FQ_EMPTY BIT(8)
92 #define MTK_FE_INT_TSO_FAIL BIT(12)
93 #define MTK_FE_INT_TSO_ILLEGAL BIT(13)
94 #define MTK_FE_INT_TSO_ALIGN BIT(14)
95 #define MTK_FE_INT_RFIFO_OV BIT(18)
96 #define MTK_FE_INT_RFIFO_UF BIT(19)
97 #define MTK_GDM1_AF BIT(28)
98 #define MTK_GDM2_AF BIT(29)
99
100 /* PDMA HW LRO Alter Flow Timer Register */
101 #define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
102
103 /* Frame Engine Interrupt Grouping Register */
104 #define MTK_FE_INT_GRP 0x20
105
106 /* CDMP Ingress Control Register */
107 #define MTK_CDMQ_IG_CTRL 0x1400
108 #define MTK_CDMQ_STAG_EN BIT(0)
109
110 /* CDMQ Exgress Control Register */
111 #define MTK_CDMQ_EG_CTRL 0x1404
112
113 /* CDMP Ingress Control Register */
114 #define MTK_CDMP_IG_CTRL 0x400
115 #define MTK_CDMP_STAG_EN BIT(0)
116
117 /* CDMP Exgress Control Register */
118 #define MTK_CDMP_EG_CTRL 0x404
119
120 /* GDM Exgress Control Register */
121 #define MTK_GDMA_FWD_CFG(x) ({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ? \
122 0x540 : 0x500 + (_x * 0x1000); })
123 #define MTK_GDMA_SPECIAL_TAG BIT(24)
124 #define MTK_GDMA_ICS_EN BIT(22)
125 #define MTK_GDMA_TCS_EN BIT(21)
126 #define MTK_GDMA_UCS_EN BIT(20)
127 #define MTK_GDMA_STRP_CRC BIT(16)
128 #define MTK_GDMA_TO_PDMA 0x0
129 #define MTK_GDMA_DROP_ALL 0x7777
130
131 /* GDM Egress Control Register */
132 #define MTK_GDMA_EG_CTRL(x) ({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ? \
133 0x544 : 0x504 + (_x * 0x1000); })
134 #define MTK_GDMA_XGDM_SEL BIT(31)
135
136 /* Unicast Filter MAC Address Register - Low */
137 #define MTK_GDMA_MAC_ADRL(x) ({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ? \
138 0x548 : 0x508 + (_x * 0x1000); })
139
140 /* Unicast Filter MAC Address Register - High */
141 #define MTK_GDMA_MAC_ADRH(x) ({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ? \
142 0x54C : 0x50C + (_x * 0x1000); })
143
144 /* Internal SRAM offset */
145 #define MTK_ETH_SRAM_OFFSET 0x40000
146
147 /* FE global misc reg*/
148 #define MTK_FE_GLO_MISC 0x124
149
150 /* PSE Free Queue Flow Control */
151 #define PSE_FQFC_CFG1 0x100
152 #define PSE_FQFC_CFG2 0x104
153 #define PSE_DROP_CFG 0x108
154 #define PSE_PPE_DROP(x) (0x110 + ((x) * 0x4))
155
156 /* PSE Last FreeQ Page Request Control */
157 #define PSE_DUMY_REQ 0x10C
158 /* PSE_DUMY_REQ is not a typo but actually called like that also in
159 * MediaTek's datasheet
160 */
161 #define PSE_DUMMY_WORK_GDM(x) BIT(16 + (x))
162 #define DUMMY_PAGE_THR 0x1
163
164 /* PSE Input Queue Reservation Register*/
165 #define PSE_IQ_REV(x) (0x140 + (((x) - 1) << 2))
166
167 /* PSE Output Queue Threshold Register*/
168 #define PSE_OQ_TH(x) (0x160 + (((x) - 1) << 2))
169
170 /* GDM and CDM Threshold */
171 #define MTK_GDM2_THRES 0x1530
172 #define MTK_CDMW0_THRES 0x164c
173 #define MTK_CDMW1_THRES 0x1650
174 #define MTK_CDME0_THRES 0x1654
175 #define MTK_CDME1_THRES 0x1658
176 #define MTK_CDMM_THRES 0x165c
177
178 /* PDMA HW LRO Control Registers */
179 #define MTK_PDMA_LRO_CTRL_DW0 0x980
180 #define MTK_LRO_EN BIT(0)
181 #define MTK_L3_CKS_UPD_EN BIT(7)
182 #define MTK_L3_CKS_UPD_EN_V2 BIT(19)
183 #define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
184 #define MTK_LRO_RING_RELINQUISH_REQ (0x7 << 26)
185 #define MTK_LRO_RING_RELINQUISH_REQ_V2 (0xf << 24)
186 #define MTK_LRO_RING_RELINQUISH_DONE (0x7 << 29)
187 #define MTK_LRO_RING_RELINQUISH_DONE_V2 (0xf << 28)
188
189 #define MTK_PDMA_LRO_CTRL_DW1 0x984
190 #define MTK_PDMA_LRO_CTRL_DW2 0x988
191 #define MTK_PDMA_LRO_CTRL_DW3 0x98c
192 #define MTK_ADMA_MODE BIT(15)
193 #define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
194
195 #define MTK_RX_DMA_LRO_EN BIT(8)
196 #define MTK_MULTI_EN BIT(10)
197 #define MTK_PDMA_SIZE_8DWORDS (1 << 4)
198
199 /* PDMA Global Configuration Register */
200 #define MTK_PDMA_LRO_SDL 0x3000
201 #define MTK_RX_CFG_SDL_OFFSET 16
202
203 /* PDMA Reset Index Register */
204 #define MTK_PST_DRX_IDX0 BIT(16)
205 #define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
206
207 /* PDMA Delay Interrupt Register */
208 #define MTK_PDMA_DELAY_RX_MASK GENMASK(15, 0)
209 #define MTK_PDMA_DELAY_RX_EN BIT(15)
210 #define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
211 #define MTK_PDMA_DELAY_RX_PTIME_SHIFT 0
212
213 #define MTK_PDMA_DELAY_TX_MASK GENMASK(31, 16)
214 #define MTK_PDMA_DELAY_TX_EN BIT(31)
215 #define MTK_PDMA_DELAY_TX_PINT_SHIFT 24
216 #define MTK_PDMA_DELAY_TX_PTIME_SHIFT 16
217
218 #define MTK_PDMA_DELAY_PINT_MASK 0x7f
219 #define MTK_PDMA_DELAY_PTIME_MASK 0xff
220
221 /* PDMA HW LRO Alter Flow Delta Register */
222 #define MTK_PDMA_LRO_ALT_SCORE_DELTA 0xa4c
223
224 /* PDMA HW LRO IP Setting Registers */
225 #define MTK_LRO_RX_RING0_DIP_DW0 0xb04
226 #define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
227 #define MTK_RING_MYIP_VLD BIT(9)
228
229 /* PDMA HW LRO Ring Control Registers */
230 #define MTK_LRO_RX_RING0_CTRL_DW1 0xb28
231 #define MTK_LRO_RX_RING0_CTRL_DW2 0xb2c
232 #define MTK_LRO_RX_RING0_CTRL_DW3 0xb30
233 #define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
234 #define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
235 #define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
236 #define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
237 #define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
238 #define MTK_RING_AUTO_LERAN_MODE (3 << 6)
239 #define MTK_RING_VLD BIT(8)
240 #define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
241 #define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
242 #define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
243
244 /* QDMA TX Queue Configuration Registers */
245 #define MTK_QTX_OFFSET 0x10
246 #define QDMA_RES_THRES 4
247
248 /* QDMA Tx Queue Scheduler Configuration Registers */
249 #define MTK_QTX_SCH_TX_SEL BIT(31)
250 #define MTK_QTX_SCH_TX_SEL_V2 GENMASK(31, 30)
251
252 #define MTK_QTX_SCH_LEAKY_BUCKET_EN BIT(30)
253 #define MTK_QTX_SCH_LEAKY_BUCKET_SIZE GENMASK(29, 28)
254 #define MTK_QTX_SCH_MIN_RATE_EN BIT(27)
255 #define MTK_QTX_SCH_MIN_RATE_MAN GENMASK(26, 20)
256 #define MTK_QTX_SCH_MIN_RATE_EXP GENMASK(19, 16)
257 #define MTK_QTX_SCH_MAX_RATE_WEIGHT GENMASK(15, 12)
258 #define MTK_QTX_SCH_MAX_RATE_EN BIT(11)
259 #define MTK_QTX_SCH_MAX_RATE_MAN GENMASK(10, 4)
260 #define MTK_QTX_SCH_MAX_RATE_EXP GENMASK(3, 0)
261
262 /* QDMA TX Scheduler Rate Control Register */
263 #define MTK_QDMA_TX_SCH_MAX_WFQ BIT(15)
264
265 /* QDMA Global Configuration Register */
266 #define MTK_RX_2B_OFFSET BIT(31)
267 #define MTK_RX_BT_32DWORDS (3 << 11)
268 #define MTK_NDP_CO_PRO BIT(10)
269 #define MTK_TX_WB_DDONE BIT(6)
270 #define MTK_TX_BT_32DWORDS (3 << 4)
271 #define MTK_RX_DMA_BUSY BIT(3)
272 #define MTK_TX_DMA_BUSY BIT(1)
273 #define MTK_RX_DMA_EN BIT(2)
274 #define MTK_TX_DMA_EN BIT(0)
275 #define MTK_DMA_BUSY_TIMEOUT_US 1000000
276
277 /* QDMA V2 Global Configuration Register */
278 #define MTK_CHK_DDONE_EN BIT(28)
279 #define MTK_DMAD_WR_WDONE BIT(26)
280 #define MTK_WCOMP_EN BIT(24)
281 #define MTK_RESV_BUF (0x40 << 16)
282 #define MTK_MUTLI_CNT (0x4 << 12)
283 #define MTK_LEAKY_BUCKET_EN BIT(11)
284
285 /* QDMA Flow Control Register */
286 #define FC_THRES_DROP_MODE BIT(20)
287 #define FC_THRES_DROP_EN (7 << 16)
288 #define FC_THRES_MIN 0x4444
289
290 /* QDMA Interrupt Status Register */
291 #define MTK_RX_DONE_DLY BIT(30)
292 #define MTK_TX_DONE_DLY BIT(28)
293 #define MTK_RX_DONE_INT3 BIT(19)
294 #define MTK_RX_DONE_INT2 BIT(18)
295 #define MTK_RX_DONE_INT1 BIT(17)
296 #define MTK_RX_DONE_INT0 BIT(16)
297 #define MTK_TX_DONE_INT3 BIT(3)
298 #define MTK_TX_DONE_INT2 BIT(2)
299 #define MTK_TX_DONE_INT1 BIT(1)
300 #define MTK_TX_DONE_INT0 BIT(0)
301 #define MTK_RX_DONE_INT MTK_RX_DONE_DLY
302 #define MTK_TX_DONE_INT MTK_TX_DONE_DLY
303
304 #define MTK_RX_DONE_INT_V2 BIT(14)
305
306 #define MTK_CDM_TXFIFO_RDY BIT(7)
307
308 /* QDMA Interrupt grouping registers */
309 #define MTK_RLS_DONE_INT BIT(0)
310
311 /* QDMA TX NUM */
312 #define QID_BITS_V2(x) (((x) & 0x3f) << 16)
313 #define MTK_QDMA_GMAC2_QID 8
314
315 #define MTK_TX_DMA_BUF_SHIFT 8
316
317 /* QDMA V2 descriptor txd6 */
318 #define TX_DMA_INS_VLAN_V2 BIT(16)
319 /* QDMA V2 descriptor txd5 */
320 #define TX_DMA_CHKSUM_V2 (0x7 << 28)
321 #define TX_DMA_TSO_V2 BIT(31)
322
323 #define TX_DMA_SPTAG_V3 BIT(27)
324
325 /* QDMA V2 descriptor txd4 */
326 #define TX_DMA_FPORT_SHIFT_V2 8
327 #define TX_DMA_FPORT_MASK_V2 0xf
328 #define TX_DMA_SWC_V2 BIT(30)
329
330 /* QDMA descriptor txd4 */
331 #define TX_DMA_CHKSUM (0x7 << 29)
332 #define TX_DMA_TSO BIT(28)
333 #define TX_DMA_FPORT_SHIFT 25
334 #define TX_DMA_FPORT_MASK 0x7
335 #define TX_DMA_INS_VLAN BIT(16)
336
337 /* QDMA descriptor txd3 */
338 #define TX_DMA_OWNER_CPU BIT(31)
339 #define TX_DMA_LS0 BIT(30)
340 #define TX_DMA_PLEN0(x) (((x) & eth->soc->tx.dma_max_len) << eth->soc->tx.dma_len_offset)
341 #define TX_DMA_PLEN1(x) ((x) & eth->soc->tx.dma_max_len)
342 #define TX_DMA_SWC BIT(14)
343 #define TX_DMA_PQID GENMASK(3, 0)
344 #define TX_DMA_ADDR64_MASK GENMASK(3, 0)
345 #if IS_ENABLED(CONFIG_64BIT)
346 # define TX_DMA_GET_ADDR64(x) (((u64)FIELD_GET(TX_DMA_ADDR64_MASK, (x))) << 32)
347 # define TX_DMA_PREP_ADDR64(x) FIELD_PREP(TX_DMA_ADDR64_MASK, ((x) >> 32))
348 #else
349 # define TX_DMA_GET_ADDR64(x) (0)
350 # define TX_DMA_PREP_ADDR64(x) (0)
351 #endif
352
353 /* PDMA on MT7628 */
354 #define TX_DMA_DONE BIT(31)
355 #define TX_DMA_LS1 BIT(14)
356 #define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
357
358 /* QDMA descriptor rxd2 */
359 #define RX_DMA_DONE BIT(31)
360 #define RX_DMA_LSO BIT(30)
361 #define RX_DMA_PREP_PLEN0(x) (((x) & eth->soc->rx.dma_max_len) << eth->soc->rx.dma_len_offset)
362 #define RX_DMA_GET_PLEN0(x) (((x) >> eth->soc->rx.dma_len_offset) & eth->soc->rx.dma_max_len)
363 #define RX_DMA_VTAG BIT(15)
364 #define RX_DMA_ADDR64_MASK GENMASK(3, 0)
365 #if IS_ENABLED(CONFIG_64BIT)
366 # define RX_DMA_GET_ADDR64(x) (((u64)FIELD_GET(RX_DMA_ADDR64_MASK, (x))) << 32)
367 # define RX_DMA_PREP_ADDR64(x) FIELD_PREP(RX_DMA_ADDR64_MASK, ((x) >> 32))
368 #else
369 # define RX_DMA_GET_ADDR64(x) (0)
370 # define RX_DMA_PREP_ADDR64(x) (0)
371 #endif
372
373 /* QDMA descriptor rxd3 */
374 #define RX_DMA_VID(x) ((x) & VLAN_VID_MASK)
375 #define RX_DMA_TCI(x) ((x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
376 #define RX_DMA_VPID(x) (((x) >> 16) & 0xffff)
377
378 /* QDMA descriptor rxd4 */
379 #define MTK_RXD4_FOE_ENTRY GENMASK(13, 0)
380 #define MTK_RXD4_PPE_CPU_REASON GENMASK(18, 14)
381 #define MTK_RXD4_SRC_PORT GENMASK(21, 19)
382 #define MTK_RXD4_ALG GENMASK(31, 22)
383
384 /* QDMA descriptor rxd4 */
385 #define RX_DMA_L4_VALID BIT(24)
386 #define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
387 #define RX_DMA_SPECIAL_TAG BIT(22)
388
389 /* PDMA descriptor rxd5 */
390 #define MTK_RXD5_FOE_ENTRY GENMASK(14, 0)
391 #define MTK_RXD5_PPE_CPU_REASON GENMASK(22, 18)
392 #define MTK_RXD5_SRC_PORT GENMASK(29, 26)
393
394 #define RX_DMA_GET_SPORT(x) (((x) >> 19) & 0x7)
395 #define RX_DMA_GET_SPORT_V2(x) (((x) >> 26) & 0xf)
396
397 /* PDMA V2 descriptor rxd3 */
398 #define RX_DMA_VTAG_V2 BIT(0)
399 #define RX_DMA_L4_VALID_V2 BIT(2)
400
401 /* PHY Polling and SMI Master Control registers */
402 #define MTK_PPSC 0x10000
403 #define PPSC_MDC_CFG GENMASK(29, 24)
404 #define PPSC_MDC_TURBO BIT(20)
405 #define MDC_MAX_FREQ 25000000
406 #define MDC_MAX_DIVIDER 63
407
408 /* PHY Indirect Access Control registers */
409 #define MTK_PHY_IAC 0x10004
410 #define PHY_IAC_ACCESS BIT(31)
411 #define PHY_IAC_REG_MASK GENMASK(29, 25)
412 #define PHY_IAC_REG(x) FIELD_PREP(PHY_IAC_REG_MASK, (x))
413 #define PHY_IAC_ADDR_MASK GENMASK(24, 20)
414 #define PHY_IAC_ADDR(x) FIELD_PREP(PHY_IAC_ADDR_MASK, (x))
415 #define PHY_IAC_CMD_MASK GENMASK(19, 18)
416 #define PHY_IAC_CMD_C45_ADDR FIELD_PREP(PHY_IAC_CMD_MASK, 0)
417 #define PHY_IAC_CMD_WRITE FIELD_PREP(PHY_IAC_CMD_MASK, 1)
418 #define PHY_IAC_CMD_C22_READ FIELD_PREP(PHY_IAC_CMD_MASK, 2)
419 #define PHY_IAC_CMD_C45_READ FIELD_PREP(PHY_IAC_CMD_MASK, 3)
420 #define PHY_IAC_START_MASK GENMASK(17, 16)
421 #define PHY_IAC_START_C45 FIELD_PREP(PHY_IAC_START_MASK, 0)
422 #define PHY_IAC_START_C22 FIELD_PREP(PHY_IAC_START_MASK, 1)
423 #define PHY_IAC_DATA_MASK GENMASK(15, 0)
424 #define PHY_IAC_DATA(x) FIELD_PREP(PHY_IAC_DATA_MASK, (x))
425 #define PHY_IAC_TIMEOUT HZ
426
427 #define MTK_MAC_MISC 0x1000c
428 #define MTK_MAC_MISC_V3 0x10010
429 #define MTK_MUX_TO_ESW BIT(0)
430 #define MISC_MDC_TURBO BIT(4)
431
432 /* XMAC status registers */
433 #define MTK_XGMAC_STS(x) (((x) == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
434 #define MTK_XGMAC_FORCE_LINK(x) (((x) == MTK_GMAC2_ID) ? BIT(31) : BIT(15))
435 #define MTK_USXGMII_PCS_LINK BIT(8)
436 #define MTK_XGMAC_RX_FC BIT(5)
437 #define MTK_XGMAC_TX_FC BIT(4)
438 #define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
439 #define MTK_XGMAC_LINK_STS BIT(0)
440
441 /* GSW bridge registers */
442 #define MTK_GSW_CFG (0x10080)
443 #define GSWTX_IPG_MASK GENMASK(19, 16)
444 #define GSWTX_IPG_SHIFT 16
445 #define GSWRX_IPG_MASK GENMASK(3, 0)
446 #define GSWRX_IPG_SHIFT 0
447 #define GSW_IPG_11 11
448
449 /* Mac control registers */
450 #define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
451 #define MAC_MCR_MAX_RX_MASK GENMASK(25, 24)
452 #define MAC_MCR_MAX_RX(_x) (MAC_MCR_MAX_RX_MASK & ((_x) << 24))
453 #define MAC_MCR_MAX_RX_1518 0x0
454 #define MAC_MCR_MAX_RX_1536 0x1
455 #define MAC_MCR_MAX_RX_1552 0x2
456 #define MAC_MCR_MAX_RX_2048 0x3
457 #define MAC_MCR_IPG_CFG (BIT(18) | BIT(16))
458 #define MAC_MCR_FORCE_MODE BIT(15)
459 #define MAC_MCR_TX_EN BIT(14)
460 #define MAC_MCR_RX_EN BIT(13)
461 #define MAC_MCR_RX_FIFO_CLR_DIS BIT(12)
462 #define MAC_MCR_BACKOFF_EN BIT(9)
463 #define MAC_MCR_BACKPR_EN BIT(8)
464 #define MAC_MCR_FORCE_RX_FC BIT(5)
465 #define MAC_MCR_FORCE_TX_FC BIT(4)
466 #define MAC_MCR_SPEED_1000 BIT(3)
467 #define MAC_MCR_SPEED_100 BIT(2)
468 #define MAC_MCR_FORCE_DPX BIT(1)
469 #define MAC_MCR_FORCE_LINK BIT(0)
470 #define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
471
472 /* Mac status registers */
473 #define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
474 #define MAC_MSR_EEE1G BIT(7)
475 #define MAC_MSR_EEE100M BIT(6)
476 #define MAC_MSR_RX_FC BIT(5)
477 #define MAC_MSR_TX_FC BIT(4)
478 #define MAC_MSR_SPEED_1000 BIT(3)
479 #define MAC_MSR_SPEED_100 BIT(2)
480 #define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
481 #define MAC_MSR_DPX BIT(1)
482 #define MAC_MSR_LINK BIT(0)
483
484 /* TRGMII RXC control register */
485 #define TRGMII_RCK_CTRL 0x10300
486 #define DQSI0(x) ((x << 0) & GENMASK(6, 0))
487 #define DQSI1(x) ((x << 8) & GENMASK(14, 8))
488 #define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
489 #define RXC_RST BIT(31)
490 #define RXC_DQSISEL BIT(30)
491 #define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
492 #define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
493
494 #define NUM_TRGMII_CTRL 5
495
496 /* TRGMII RXC control register */
497 #define TRGMII_TCK_CTRL 0x10340
498 #define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
499 #define TXC_INV BIT(30)
500 #define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
501 #define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
502
503 /* TRGMII TX Drive Strength */
504 #define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
505 #define TD_DM_DRVP(x) ((x) & 0xf)
506 #define TD_DM_DRVN(x) (((x) & 0xf) << 4)
507
508 /* TRGMII Interface mode register */
509 #define INTF_MODE 0x10390
510 #define TRGMII_INTF_DIS BIT(0)
511 #define TRGMII_MODE BIT(1)
512 #define TRGMII_CENTRAL_ALIGNED BIT(2)
513 #define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
514 #define INTF_MODE_RGMII_10_100 0
515
516 /* GPIO port control registers for GMAC 2*/
517 #define GPIO_OD33_CTRL8 0x4c0
518 #define GPIO_BIAS_CTRL 0xed0
519 #define GPIO_DRV_SEL10 0xf00
520
521 /* ethernet subsystem chip id register */
522 #define ETHSYS_CHIPID0_3 0x0
523 #define ETHSYS_CHIPID4_7 0x4
524 #define MT7623_ETH 7623
525 #define MT7622_ETH 7622
526 #define MT7621_ETH 7621
527
528 /* ethernet system control register */
529 #define ETHSYS_SYSCFG 0x10
530 #define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
531
532 /* ethernet subsystem config register */
533 #define ETHSYS_SYSCFG0 0x14
534 #define SYSCFG0_GE_MASK 0x3
535 #define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
536 #define SYSCFG0_SGMII_MASK GENMASK(9, 7)
537 #define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
538 #define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
539 #define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
540 #define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
541
542
543 /* ethernet subsystem clock register */
544 #define ETHSYS_CLKCFG0 0x2c
545 #define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
546 #define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
547 #define ETHSYS_TRGMII_MT7621_APLL BIT(6)
548 #define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
549
550 /* ethernet reset control register */
551 #define ETHSYS_RSTCTRL 0x34
552 #define RSTCTRL_FE BIT(6)
553 #define RSTCTRL_WDMA0 BIT(24)
554 #define RSTCTRL_WDMA1 BIT(25)
555 #define RSTCTRL_WDMA2 BIT(26)
556 #define RSTCTRL_PPE0 BIT(31)
557 #define RSTCTRL_PPE0_V2 BIT(30)
558 #define RSTCTRL_PPE1 BIT(31)
559 #define RSTCTRL_PPE0_V3 BIT(29)
560 #define RSTCTRL_PPE1_V3 BIT(30)
561 #define RSTCTRL_PPE2 BIT(31)
562 #define RSTCTRL_ETH BIT(23)
563
564 /* ethernet reset check idle register */
565 #define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
566
567 /* ethernet dma channel agent map */
568 #define ETHSYS_DMA_AG_MAP 0x408
569 #define ETHSYS_DMA_AG_MAP_PDMA BIT(0)
570 #define ETHSYS_DMA_AG_MAP_QDMA BIT(1)
571 #define ETHSYS_DMA_AG_MAP_PPE BIT(2)
572
573 /* Infrasys subsystem config registers */
574 #define INFRA_MISC2 0x70c
575 #define CO_QPHY_SEL BIT(0)
576 #define GEPHY_MAC_SEL BIT(1)
577
578 /* Top misc registers */
579 #define USB_PHY_SWITCH_REG 0x218
580 #define QPHY_SEL_MASK GENMASK(1, 0)
581 #define SGMII_QPHY_SEL 0x2
582
583 /* MT7628/88 specific stuff */
584 #define MT7628_PDMA_OFFSET 0x0800
585 #define MT7628_SDM_OFFSET 0x0c00
586
587 #define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
588 #define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
589 #define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
590 #define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
591 #define MT7628_PST_DTX_IDX0 BIT(0)
592
593 #define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
594 #define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
595
596 /* Counter / stat register */
597 #define MT7628_SDM_TPCNT (MT7628_SDM_OFFSET + 0x100)
598 #define MT7628_SDM_TBCNT (MT7628_SDM_OFFSET + 0x104)
599 #define MT7628_SDM_RPCNT (MT7628_SDM_OFFSET + 0x108)
600 #define MT7628_SDM_RBCNT (MT7628_SDM_OFFSET + 0x10c)
601 #define MT7628_SDM_CS_ERR (MT7628_SDM_OFFSET + 0x110)
602
603 #define MTK_FE_CDM1_FSM 0x220
604 #define MTK_FE_CDM2_FSM 0x224
605 #define MTK_FE_CDM3_FSM 0x238
606 #define MTK_FE_CDM4_FSM 0x298
607 #define MTK_FE_CDM5_FSM 0x318
608 #define MTK_FE_CDM6_FSM 0x328
609 #define MTK_FE_GDM1_FSM 0x228
610 #define MTK_FE_GDM2_FSM 0x22C
611
612 #define MTK_MAC_FSM(x) (0x1010C + ((x) * 0x100))
613
614 struct mtk_rx_dma {
615 unsigned int rxd1;
616 unsigned int rxd2;
617 unsigned int rxd3;
618 unsigned int rxd4;
619 } __packed __aligned(4);
620
621 struct mtk_rx_dma_v2 {
622 unsigned int rxd1;
623 unsigned int rxd2;
624 unsigned int rxd3;
625 unsigned int rxd4;
626 unsigned int rxd5;
627 unsigned int rxd6;
628 unsigned int rxd7;
629 unsigned int rxd8;
630 } __packed __aligned(4);
631
632 struct mtk_tx_dma {
633 unsigned int txd1;
634 unsigned int txd2;
635 unsigned int txd3;
636 unsigned int txd4;
637 } __packed __aligned(4);
638
639 struct mtk_tx_dma_v2 {
640 unsigned int txd1;
641 unsigned int txd2;
642 unsigned int txd3;
643 unsigned int txd4;
644 unsigned int txd5;
645 unsigned int txd6;
646 unsigned int txd7;
647 unsigned int txd8;
648 } __packed __aligned(4);
649
650 struct mtk_eth;
651 struct mtk_mac;
652
653 struct mtk_xdp_stats {
654 u64 rx_xdp_redirect;
655 u64 rx_xdp_pass;
656 u64 rx_xdp_drop;
657 u64 rx_xdp_tx;
658 u64 rx_xdp_tx_errors;
659 u64 tx_xdp_xmit;
660 u64 tx_xdp_xmit_errors;
661 };
662
663 /* struct mtk_hw_stats - the structure that holds the traffic statistics.
664 * @stats_lock: make sure that stats operations are atomic
665 * @reg_offset: the status register offset of the SoC
666 * @syncp: the refcount
667 *
668 * All of the supported SoCs have hardware counters for traffic statistics.
669 * Whenever the status IRQ triggers we can read the latest stats from these
670 * counters and store them in this struct.
671 */
672 struct mtk_hw_stats {
673 u64 tx_bytes;
674 u64 tx_packets;
675 u64 tx_skip;
676 u64 tx_collisions;
677 u64 rx_bytes;
678 u64 rx_packets;
679 u64 rx_overflow;
680 u64 rx_fcs_errors;
681 u64 rx_short_errors;
682 u64 rx_long_errors;
683 u64 rx_checksum_errors;
684 u64 rx_flow_control_packets;
685
686 struct mtk_xdp_stats xdp_stats;
687
688 spinlock_t stats_lock;
689 u32 reg_offset;
690 struct u64_stats_sync syncp;
691 };
692
693 enum mtk_tx_flags {
694 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
695 * track how memory was allocated so that it can be freed properly.
696 */
697 MTK_TX_FLAGS_SINGLE0 = 0x01,
698 MTK_TX_FLAGS_PAGE0 = 0x02,
699 };
700
701 /* This enum allows us to identify how the clock is defined on the array of the
702 * clock in the order
703 */
704 enum mtk_clks_map {
705 MTK_CLK_ETHIF,
706 MTK_CLK_SGMIITOP,
707 MTK_CLK_ESW,
708 MTK_CLK_GP0,
709 MTK_CLK_GP1,
710 MTK_CLK_GP2,
711 MTK_CLK_GP3,
712 MTK_CLK_XGP1,
713 MTK_CLK_XGP2,
714 MTK_CLK_XGP3,
715 MTK_CLK_CRYPTO,
716 MTK_CLK_FE,
717 MTK_CLK_TRGPLL,
718 MTK_CLK_SGMII_TX_250M,
719 MTK_CLK_SGMII_RX_250M,
720 MTK_CLK_SGMII_CDR_REF,
721 MTK_CLK_SGMII_CDR_FB,
722 MTK_CLK_SGMII2_TX_250M,
723 MTK_CLK_SGMII2_RX_250M,
724 MTK_CLK_SGMII2_CDR_REF,
725 MTK_CLK_SGMII2_CDR_FB,
726 MTK_CLK_SGMII_CK,
727 MTK_CLK_ETH2PLL,
728 MTK_CLK_WOCPU0,
729 MTK_CLK_WOCPU1,
730 MTK_CLK_NETSYS0,
731 MTK_CLK_NETSYS1,
732 MTK_CLK_ETHWARP_WOCPU2,
733 MTK_CLK_ETHWARP_WOCPU1,
734 MTK_CLK_ETHWARP_WOCPU0,
735 MTK_CLK_TOP_SGM_0_SEL,
736 MTK_CLK_TOP_SGM_1_SEL,
737 MTK_CLK_TOP_ETH_GMII_SEL,
738 MTK_CLK_TOP_ETH_REFCK_50M_SEL,
739 MTK_CLK_TOP_ETH_SYS_200M_SEL,
740 MTK_CLK_TOP_ETH_SYS_SEL,
741 MTK_CLK_TOP_ETH_XGMII_SEL,
742 MTK_CLK_TOP_ETH_MII_SEL,
743 MTK_CLK_TOP_NETSYS_SEL,
744 MTK_CLK_TOP_NETSYS_500M_SEL,
745 MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
746 MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
747 MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
748 MTK_CLK_TOP_NETSYS_WARP_SEL,
749 MTK_CLK_MAX
750 };
751
752 #define MT7623_CLKS_BITMAP (BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) | \
753 BIT_ULL(MTK_CLK_GP1) | BIT_ULL(MTK_CLK_GP2) | \
754 BIT_ULL(MTK_CLK_TRGPLL))
755 #define MT7622_CLKS_BITMAP (BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) | \
756 BIT_ULL(MTK_CLK_GP0) | BIT_ULL(MTK_CLK_GP1) | \
757 BIT_ULL(MTK_CLK_GP2) | \
758 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
759 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
760 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
761 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
762 BIT_ULL(MTK_CLK_SGMII_CK) | \
763 BIT_ULL(MTK_CLK_ETH2PLL))
764 #define MT7621_CLKS_BITMAP (0)
765 #define MT7628_CLKS_BITMAP (0)
766 #define MT7629_CLKS_BITMAP (BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) | \
767 BIT_ULL(MTK_CLK_GP0) | BIT_ULL(MTK_CLK_GP1) | \
768 BIT_ULL(MTK_CLK_GP2) | BIT_ULL(MTK_CLK_FE) | \
769 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
770 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
771 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
772 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
773 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
774 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
775 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
776 BIT_ULL(MTK_CLK_SGMII2_CDR_FB) | \
777 BIT_ULL(MTK_CLK_SGMII_CK) | \
778 BIT_ULL(MTK_CLK_ETH2PLL) | BIT_ULL(MTK_CLK_SGMIITOP))
779 #define MT7981_CLKS_BITMAP (BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_GP2) | \
780 BIT_ULL(MTK_CLK_GP1) | \
781 BIT_ULL(MTK_CLK_WOCPU0) | \
782 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
783 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
784 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
785 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
786 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
787 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
788 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
789 BIT_ULL(MTK_CLK_SGMII2_CDR_FB) | \
790 BIT_ULL(MTK_CLK_SGMII_CK))
791 #define MT7986_CLKS_BITMAP (BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_GP2) | \
792 BIT_ULL(MTK_CLK_GP1) | \
793 BIT_ULL(MTK_CLK_WOCPU1) | BIT_ULL(MTK_CLK_WOCPU0) | \
794 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
795 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
796 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
797 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
798 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
799 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
800 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
801 BIT_ULL(MTK_CLK_SGMII2_CDR_FB))
802 #define MT7988_CLKS_BITMAP (BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_ESW) | \
803 BIT_ULL(MTK_CLK_GP1) | BIT_ULL(MTK_CLK_GP2) | \
804 BIT_ULL(MTK_CLK_GP3) | BIT_ULL(MTK_CLK_XGP1) | \
805 BIT_ULL(MTK_CLK_XGP2) | BIT_ULL(MTK_CLK_XGP3) | \
806 BIT_ULL(MTK_CLK_CRYPTO) | \
807 BIT_ULL(MTK_CLK_ETHWARP_WOCPU2) | \
808 BIT_ULL(MTK_CLK_ETHWARP_WOCPU1) | \
809 BIT_ULL(MTK_CLK_ETHWARP_WOCPU0) | \
810 BIT_ULL(MTK_CLK_TOP_ETH_GMII_SEL) | \
811 BIT_ULL(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
812 BIT_ULL(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
813 BIT_ULL(MTK_CLK_TOP_ETH_SYS_SEL) | \
814 BIT_ULL(MTK_CLK_TOP_ETH_XGMII_SEL) | \
815 BIT_ULL(MTK_CLK_TOP_ETH_MII_SEL) | \
816 BIT_ULL(MTK_CLK_TOP_NETSYS_SEL) | \
817 BIT_ULL(MTK_CLK_TOP_NETSYS_500M_SEL) | \
818 BIT_ULL(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
819 BIT_ULL(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
820 BIT_ULL(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
821 BIT_ULL(MTK_CLK_TOP_NETSYS_WARP_SEL))
822
823 enum mtk_dev_state {
824 MTK_HW_INIT,
825 MTK_RESETTING
826 };
827
828 /* PSE Port Definition */
829 enum mtk_pse_port {
830 PSE_ADMA_PORT = 0,
831 PSE_GDM1_PORT,
832 PSE_GDM2_PORT,
833 PSE_PPE0_PORT,
834 PSE_PPE1_PORT,
835 PSE_QDMA_TX_PORT,
836 PSE_QDMA_RX_PORT,
837 PSE_DROP_PORT,
838 PSE_WDMA0_PORT,
839 PSE_WDMA1_PORT,
840 PSE_TDMA_PORT,
841 PSE_NONE_PORT,
842 PSE_PPE2_PORT,
843 PSE_WDMA2_PORT,
844 PSE_EIP197_PORT,
845 PSE_GDM3_PORT,
846 PSE_PORT_MAX
847 };
848
849 /* GMAC Identifier */
850 enum mtk_gmac_id {
851 MTK_GMAC1_ID = 0,
852 MTK_GMAC2_ID,
853 MTK_GMAC3_ID,
854 MTK_GMAC_ID_MAX
855 };
856
857 enum mtk_tx_buf_type {
858 MTK_TYPE_SKB,
859 MTK_TYPE_XDP_TX,
860 MTK_TYPE_XDP_NDO,
861 };
862
863 /* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
864 * by the TX descriptor s
865 * @skb: The SKB pointer of the packet being sent
866 * @dma_addr0: The base addr of the first segment
867 * @dma_len0: The length of the first segment
868 * @dma_addr1: The base addr of the second segment
869 * @dma_len1: The length of the second segment
870 */
871 struct mtk_tx_buf {
872 enum mtk_tx_buf_type type;
873 void *data;
874
875 u16 mac_id;
876 u16 flags;
877 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
878 DEFINE_DMA_UNMAP_LEN(dma_len0);
879 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
880 DEFINE_DMA_UNMAP_LEN(dma_len1);
881 };
882
883 /* struct mtk_tx_ring - This struct holds info describing a TX ring
884 * @dma: The descriptor ring
885 * @buf: The memory pointed at by the ring
886 * @phys: The physical addr of tx_buf
887 * @next_free: Pointer to the next free descriptor
888 * @last_free: Pointer to the last free descriptor
889 * @last_free_ptr: Hardware pointer value of the last free descriptor
890 * @thresh: The threshold of minimum amount of free descriptors
891 * @free_count: QDMA uses a linked list. Track how many free descriptors
892 * are present
893 */
894 struct mtk_tx_ring {
895 void *dma;
896 struct mtk_tx_buf *buf;
897 dma_addr_t phys;
898 struct mtk_tx_dma *next_free;
899 struct mtk_tx_dma *last_free;
900 u32 last_free_ptr;
901 u16 thresh;
902 atomic_t free_count;
903 int dma_size;
904 struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */
905 dma_addr_t phys_pdma;
906 int cpu_idx;
907 };
908
909 /* PDMA rx ring mode */
910 enum mtk_rx_flags {
911 MTK_RX_FLAGS_NORMAL = 0,
912 MTK_RX_FLAGS_HWLRO,
913 MTK_RX_FLAGS_QDMA,
914 };
915
916 /* struct mtk_rx_ring - This struct holds info describing a RX ring
917 * @dma: The descriptor ring
918 * @data: The memory pointed at by the ring
919 * @phys: The physical addr of rx_buf
920 * @frag_size: How big can each fragment be
921 * @buf_size: The size of each packet buffer
922 * @calc_idx: The current head of ring
923 */
924 struct mtk_rx_ring {
925 void *dma;
926 u8 **data;
927 dma_addr_t phys;
928 u16 frag_size;
929 u16 buf_size;
930 u16 dma_size;
931 bool calc_idx_update;
932 u16 calc_idx;
933 u32 crx_idx_reg;
934 /* page_pool */
935 struct page_pool *page_pool;
936 struct xdp_rxq_info xdp_q;
937 };
938
939 enum mkt_eth_capabilities {
940 MTK_RGMII_BIT = 0,
941 MTK_TRGMII_BIT,
942 MTK_SGMII_BIT,
943 MTK_ESW_BIT,
944 MTK_GEPHY_BIT,
945 MTK_MUX_BIT,
946 MTK_INFRA_BIT,
947 MTK_SHARED_SGMII_BIT,
948 MTK_HWLRO_BIT,
949 MTK_SHARED_INT_BIT,
950 MTK_TRGMII_MT7621_CLK_BIT,
951 MTK_QDMA_BIT,
952 MTK_SOC_MT7628_BIT,
953 MTK_RSTCTRL_PPE1_BIT,
954 MTK_RSTCTRL_PPE2_BIT,
955 MTK_U3_COPHY_V2_BIT,
956 MTK_SRAM_BIT,
957 MTK_36BIT_DMA_BIT,
958
959 /* MUX BITS*/
960 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
961 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
962 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
963 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
964 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
965
966 /* PATH BITS */
967 MTK_ETH_PATH_GMAC1_RGMII_BIT,
968 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
969 MTK_ETH_PATH_GMAC1_SGMII_BIT,
970 MTK_ETH_PATH_GMAC2_RGMII_BIT,
971 MTK_ETH_PATH_GMAC2_SGMII_BIT,
972 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
973 MTK_ETH_PATH_GDM1_ESW_BIT,
974 };
975
976 /* Supported hardware group on SoCs */
977 #define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
978 #define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
979 #define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
980 #define MTK_ESW BIT_ULL(MTK_ESW_BIT)
981 #define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
982 #define MTK_MUX BIT_ULL(MTK_MUX_BIT)
983 #define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
984 #define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
985 #define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
986 #define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
987 #define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
988 #define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
989 #define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
990 #define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
991 #define MTK_RSTCTRL_PPE2 BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
992 #define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
993 #define MTK_SRAM BIT_ULL(MTK_SRAM_BIT)
994 #define MTK_36BIT_DMA BIT_ULL(MTK_36BIT_DMA_BIT)
995
996 #define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
997 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
998 #define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
999 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
1000 #define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
1001 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
1002 #define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1003 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
1004 #define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
1005 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
1006
1007 /* Supported path present on SoCs */
1008 #define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1009 #define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1010 #define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1011 #define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1012 #define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
1013 #define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1014 #define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1015
1016 #define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1017 #define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1018 #define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1019 #define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1020 #define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
1021 #define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
1022 #define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
1023
1024 /* MUXes present on SoCs */
1025 /* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1026 #define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1027
1028 /* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1029 #define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1030 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1031
1032 /* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1033 #define MTK_MUX_U3_GMAC2_TO_QPHY \
1034 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1035
1036 /* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1037 #define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1038 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1039 MTK_SHARED_SGMII)
1040
1041 /* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1042 #define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1043 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1044
1045 #define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1046
1047 #define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1048 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
1049 MTK_TRGMII_MT7621_CLK | MTK_QDMA)
1050
1051 #define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1052 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
1053 MTK_MUX_GDM1_TO_GMAC1_ESW | \
1054 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1055
1056 #define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
1057 MTK_QDMA)
1058
1059 #define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628)
1060
1061 #define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1062 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1063 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
1064 MTK_MUX_U3_GMAC2_TO_QPHY | \
1065 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1066
1067 #define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1068 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1069 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1070 MTK_RSTCTRL_PPE1 | MTK_SRAM)
1071
1072 #define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1073 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1074 MTK_RSTCTRL_PPE1 | MTK_SRAM)
1075
1076 #define MT7988_CAPS (MTK_36BIT_DMA | MTK_GDM1_ESW | MTK_QDMA | \
1077 MTK_RSTCTRL_PPE1 | MTK_RSTCTRL_PPE2 | MTK_SRAM)
1078
1079 struct mtk_tx_dma_desc_info {
1080 dma_addr_t addr;
1081 u32 size;
1082 u16 vlan_tci;
1083 u16 qid;
1084 u8 gso:1;
1085 u8 csum:1;
1086 u8 vlan:1;
1087 u8 first:1;
1088 u8 last:1;
1089 };
1090
1091 struct mtk_reg_map {
1092 u32 tx_irq_mask;
1093 u32 tx_irq_status;
1094 struct {
1095 u32 rx_ptr; /* rx base pointer */
1096 u32 rx_cnt_cfg; /* rx max count configuration */
1097 u32 pcrx_ptr; /* rx cpu pointer */
1098 u32 glo_cfg; /* global configuration */
1099 u32 rst_idx; /* reset index */
1100 u32 delay_irq; /* delay interrupt */
1101 u32 irq_status; /* interrupt status */
1102 u32 irq_mask; /* interrupt mask */
1103 u32 adma_rx_dbg0;
1104 u32 int_grp;
1105 } pdma;
1106 struct {
1107 u32 qtx_cfg; /* tx queue configuration */
1108 u32 qtx_sch; /* tx queue scheduler configuration */
1109 u32 rx_ptr; /* rx base pointer */
1110 u32 rx_cnt_cfg; /* rx max count configuration */
1111 u32 qcrx_ptr; /* rx cpu pointer */
1112 u32 glo_cfg; /* global configuration */
1113 u32 rst_idx; /* reset index */
1114 u32 delay_irq; /* delay interrupt */
1115 u32 fc_th; /* flow control */
1116 u32 int_grp;
1117 u32 hred; /* interrupt mask */
1118 u32 ctx_ptr; /* tx acquire cpu pointer */
1119 u32 dtx_ptr; /* tx acquire dma pointer */
1120 u32 crx_ptr; /* tx release cpu pointer */
1121 u32 drx_ptr; /* tx release dma pointer */
1122 u32 fq_head; /* fq head pointer */
1123 u32 fq_tail; /* fq tail pointer */
1124 u32 fq_count; /* fq free page count */
1125 u32 fq_blen; /* fq free page buffer length */
1126 u32 tx_sch_rate; /* tx scheduler rate control registers */
1127 } qdma;
1128 u32 gdm1_cnt;
1129 u32 gdma_to_ppe[3];
1130 u32 ppe_base;
1131 u32 wdma_base[3];
1132 u32 pse_iq_sta;
1133 u32 pse_oq_sta;
1134 };
1135
1136 /* struct mtk_eth_data - This is the structure holding all differences
1137 * among various plaforms
1138 * @reg_map Soc register map.
1139 * @ana_rgc3: The offset for register ANA_RGC3 related to
1140 * sgmiisys syscon
1141 * @caps Flags shown the extra capability for the SoC
1142 * @hw_features Flags shown HW features
1143 * @required_clks Flags shown the bitmap for required clocks on
1144 * the target SoC
1145 * @required_pctl A bool value to show whether the SoC requires
1146 * the extra setup for those pins used by GMAC.
1147 * @hash_offset Flow table hash offset.
1148 * @version SoC version.
1149 * @foe_entry_size Foe table entry size.
1150 * @has_accounting Bool indicating support for accounting of
1151 * offloaded flows.
1152 * @desc_size Tx/Rx DMA descriptor size.
1153 * @irq_done_mask Rx irq done register mask.
1154 * @dma_l4_valid Rx DMA valid register mask.
1155 * @dma_max_len Max DMA tx/rx buffer length.
1156 * @dma_len_offset Tx/Rx DMA length field offset.
1157 */
1158 struct mtk_soc_data {
1159 const struct mtk_reg_map *reg_map;
1160 u32 ana_rgc3;
1161 u64 caps;
1162 u64 required_clks;
1163 bool required_pctl;
1164 u8 offload_version;
1165 u8 hash_offset;
1166 u8 version;
1167 u8 ppe_num;
1168 u16 foe_entry_size;
1169 netdev_features_t hw_features;
1170 bool has_accounting;
1171 bool disable_pll_modes;
1172 struct {
1173 u32 desc_size;
1174 u32 dma_max_len;
1175 u32 dma_len_offset;
1176 u32 dma_size;
1177 u32 fq_dma_size;
1178 } tx;
1179 struct {
1180 u32 desc_size;
1181 u32 irq_done_mask;
1182 u32 dma_l4_valid;
1183 u32 dma_max_len;
1184 u32 dma_len_offset;
1185 u32 dma_size;
1186 } rx;
1187 };
1188
1189 #define MTK_DMA_MONITOR_TIMEOUT msecs_to_jiffies(1000)
1190
1191 /* currently no SoC has more than 3 macs */
1192 #define MTK_MAX_DEVS 3
1193
1194 /* struct mtk_eth - This is the main datasructure for holding the state
1195 * of the driver
1196 * @dev: The device pointer
1197 * @dev: The device pointer used for dma mapping/alloc
1198 * @base: The mapped register i/o base
1199 * @page_lock: Make sure that register operations are atomic
1200 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1201 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1202 * @dim_lock: Make sure that Net DIM operations are atomic
1203 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1204 * dummy for NAPI to work
1205 * @netdev: The netdev instances
1206 * @mac: Each netdev is linked to a physical MAC
1207 * @irq: The IRQ that we are using
1208 * @msg_enable: Ethtool msg level
1209 * @ethsys: The register map pointing at the range used to setup
1210 * MII modes
1211 * @infra: The register map pointing at the range used to setup
1212 * SGMII and GePHY path
1213 * @sgmii_pcs: Pointers to mtk-pcs-lynxi phylink_pcs instances
1214 * @pctl: The register map pointing at the range used to setup
1215 * GMAC port drive/slew values
1216 * @dma_refcnt: track how many netdevs are using the DMA engine
1217 * @tx_ring: Pointer to the memory holding info about the TX ring
1218 * @rx_ring: Pointer to the memory holding info about the RX ring
1219 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1220 * @tx_napi: The TX NAPI struct
1221 * @rx_napi: The RX NAPI struct
1222 * @rx_events: Net DIM RX event counter
1223 * @rx_packets: Net DIM RX packet counter
1224 * @rx_bytes: Net DIM RX byte counter
1225 * @rx_dim: Net DIM RX context
1226 * @tx_events: Net DIM TX event counter
1227 * @tx_packets: Net DIM TX packet counter
1228 * @tx_bytes: Net DIM TX byte counter
1229 * @tx_dim: Net DIM TX context
1230 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1231 * @phy_scratch_ring: physical address of scratch_ring
1232 * @scratch_head: The scratch memory that scratch_ring points to.
1233 * @clks: clock array for all clocks required
1234 * @mii_bus: If there is a bus we need to create an instance for it
1235 * @pending_work: The workqueue used to reset the dma ring
1236 * @state: Initialization and runtime state of the device
1237 * @soc: Holding specific data among vaious SoCs
1238 */
1239
1240 struct mtk_eth {
1241 struct device *dev;
1242 struct device *dma_dev;
1243 void __iomem *base;
1244 void *sram_base;
1245 spinlock_t page_lock;
1246 spinlock_t tx_irq_lock;
1247 spinlock_t rx_irq_lock;
1248 struct net_device *dummy_dev;
1249 struct net_device *netdev[MTK_MAX_DEVS];
1250 struct mtk_mac *mac[MTK_MAX_DEVS];
1251 int irq[3];
1252 u32 msg_enable;
1253 unsigned long sysclk;
1254 struct regmap *ethsys;
1255 struct regmap *infra;
1256 struct phylink_pcs *sgmii_pcs[MTK_MAX_DEVS];
1257 struct regmap *pctl;
1258 bool hwlro;
1259 refcount_t dma_refcnt;
1260 struct mtk_tx_ring tx_ring;
1261 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1262 struct mtk_rx_ring rx_ring_qdma;
1263 struct napi_struct tx_napi;
1264 struct napi_struct rx_napi;
1265 void *scratch_ring;
1266 dma_addr_t phy_scratch_ring;
1267 void *scratch_head[MTK_FQ_DMA_HEAD];
1268 struct clk *clks[MTK_CLK_MAX];
1269
1270 struct mii_bus *mii_bus;
1271 unsigned int mdc_divider;
1272 struct work_struct pending_work;
1273 unsigned long state;
1274
1275 const struct mtk_soc_data *soc;
1276
1277 spinlock_t dim_lock;
1278
1279 u32 rx_events;
1280 u32 rx_packets;
1281 u32 rx_bytes;
1282 struct dim rx_dim;
1283
1284 u32 tx_events;
1285 u32 tx_packets;
1286 u32 tx_bytes;
1287 struct dim tx_dim;
1288
1289 int ip_align;
1290
1291 struct metadata_dst *dsa_meta[MTK_MAX_DSA_PORTS];
1292
1293 struct mtk_ppe *ppe[3];
1294 struct rhashtable flow_table;
1295
1296 struct bpf_prog __rcu *prog;
1297
1298 struct {
1299 struct delayed_work monitor_work;
1300 u32 wdidx;
1301 u8 wdma_hang_count;
1302 u8 qdma_hang_count;
1303 u8 adma_hang_count;
1304 } reset;
1305 };
1306
1307 /* struct mtk_mac - the structure that holds the info about the MACs of the
1308 * SoC
1309 * @id: The number of the MAC
1310 * @interface: Interface mode kept for detecting change in hw settings
1311 * @of_node: Our devicetree node
1312 * @hw: Backpointer to our main datastruture
1313 * @hw_stats: Packet statistics counter
1314 */
1315 struct mtk_mac {
1316 int id;
1317 phy_interface_t interface;
1318 u8 ppe_idx;
1319 int speed;
1320 struct device_node *of_node;
1321 struct phylink *phylink;
1322 struct phylink_config phylink_config;
1323 struct mtk_eth *hw;
1324 struct mtk_hw_stats *hw_stats;
1325 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1326 int hwlro_ip_cnt;
1327 unsigned int syscfg0;
1328 struct notifier_block device_notifier;
1329 };
1330
1331 /* the struct describing the SoC. these are declared in the soc_xyz.c files */
1332 extern const struct of_device_id of_mtk_match[];
1333
mtk_is_netsys_v1(struct mtk_eth * eth)1334 static inline bool mtk_is_netsys_v1(struct mtk_eth *eth)
1335 {
1336 return eth->soc->version == 1;
1337 }
1338
mtk_is_netsys_v2_or_greater(struct mtk_eth * eth)1339 static inline bool mtk_is_netsys_v2_or_greater(struct mtk_eth *eth)
1340 {
1341 return eth->soc->version > 1;
1342 }
1343
mtk_is_netsys_v3_or_greater(struct mtk_eth * eth)1344 static inline bool mtk_is_netsys_v3_or_greater(struct mtk_eth *eth)
1345 {
1346 return eth->soc->version > 2;
1347 }
1348
1349 static inline struct mtk_foe_entry *
mtk_foe_get_entry(struct mtk_ppe * ppe,u16 hash)1350 mtk_foe_get_entry(struct mtk_ppe *ppe, u16 hash)
1351 {
1352 const struct mtk_soc_data *soc = ppe->eth->soc;
1353
1354 return ppe->foe_table + hash * soc->foe_entry_size;
1355 }
1356
mtk_get_ib1_ts_mask(struct mtk_eth * eth)1357 static inline u32 mtk_get_ib1_ts_mask(struct mtk_eth *eth)
1358 {
1359 if (mtk_is_netsys_v2_or_greater(eth))
1360 return MTK_FOE_IB1_BIND_TIMESTAMP_V2;
1361
1362 return MTK_FOE_IB1_BIND_TIMESTAMP;
1363 }
1364
mtk_get_ib1_ppoe_mask(struct mtk_eth * eth)1365 static inline u32 mtk_get_ib1_ppoe_mask(struct mtk_eth *eth)
1366 {
1367 if (mtk_is_netsys_v2_or_greater(eth))
1368 return MTK_FOE_IB1_BIND_PPPOE_V2;
1369
1370 return MTK_FOE_IB1_BIND_PPPOE;
1371 }
1372
mtk_get_ib1_vlan_tag_mask(struct mtk_eth * eth)1373 static inline u32 mtk_get_ib1_vlan_tag_mask(struct mtk_eth *eth)
1374 {
1375 if (mtk_is_netsys_v2_or_greater(eth))
1376 return MTK_FOE_IB1_BIND_VLAN_TAG_V2;
1377
1378 return MTK_FOE_IB1_BIND_VLAN_TAG;
1379 }
1380
mtk_get_ib1_vlan_layer_mask(struct mtk_eth * eth)1381 static inline u32 mtk_get_ib1_vlan_layer_mask(struct mtk_eth *eth)
1382 {
1383 if (mtk_is_netsys_v2_or_greater(eth))
1384 return MTK_FOE_IB1_BIND_VLAN_LAYER_V2;
1385
1386 return MTK_FOE_IB1_BIND_VLAN_LAYER;
1387 }
1388
mtk_prep_ib1_vlan_layer(struct mtk_eth * eth,u32 val)1389 static inline u32 mtk_prep_ib1_vlan_layer(struct mtk_eth *eth, u32 val)
1390 {
1391 if (mtk_is_netsys_v2_or_greater(eth))
1392 return FIELD_PREP(MTK_FOE_IB1_BIND_VLAN_LAYER_V2, val);
1393
1394 return FIELD_PREP(MTK_FOE_IB1_BIND_VLAN_LAYER, val);
1395 }
1396
mtk_get_ib1_vlan_layer(struct mtk_eth * eth,u32 val)1397 static inline u32 mtk_get_ib1_vlan_layer(struct mtk_eth *eth, u32 val)
1398 {
1399 if (mtk_is_netsys_v2_or_greater(eth))
1400 return FIELD_GET(MTK_FOE_IB1_BIND_VLAN_LAYER_V2, val);
1401
1402 return FIELD_GET(MTK_FOE_IB1_BIND_VLAN_LAYER, val);
1403 }
1404
mtk_get_ib1_pkt_type_mask(struct mtk_eth * eth)1405 static inline u32 mtk_get_ib1_pkt_type_mask(struct mtk_eth *eth)
1406 {
1407 if (mtk_is_netsys_v2_or_greater(eth))
1408 return MTK_FOE_IB1_PACKET_TYPE_V2;
1409
1410 return MTK_FOE_IB1_PACKET_TYPE;
1411 }
1412
mtk_get_ib1_pkt_type(struct mtk_eth * eth,u32 val)1413 static inline u32 mtk_get_ib1_pkt_type(struct mtk_eth *eth, u32 val)
1414 {
1415 if (mtk_is_netsys_v2_or_greater(eth))
1416 return FIELD_GET(MTK_FOE_IB1_PACKET_TYPE_V2, val);
1417
1418 return FIELD_GET(MTK_FOE_IB1_PACKET_TYPE, val);
1419 }
1420
mtk_get_ib2_multicast_mask(struct mtk_eth * eth)1421 static inline u32 mtk_get_ib2_multicast_mask(struct mtk_eth *eth)
1422 {
1423 if (mtk_is_netsys_v2_or_greater(eth))
1424 return MTK_FOE_IB2_MULTICAST_V2;
1425
1426 return MTK_FOE_IB2_MULTICAST;
1427 }
1428
1429 /* read the hardware status register */
1430 void mtk_stats_update_mac(struct mtk_mac *mac);
1431
1432 void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1433 u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1434 u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned int reg);
1435
1436 int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1437 int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1438 int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1439
1440 int mtk_eth_offload_init(struct mtk_eth *eth, u8 id);
1441 int mtk_eth_setup_tc(struct net_device *dev, enum tc_setup_type type,
1442 void *type_data);
1443 int mtk_flow_offload_cmd(struct mtk_eth *eth, struct flow_cls_offload *cls,
1444 int ppe_index);
1445 void mtk_flow_offload_cleanup(struct mtk_eth *eth, struct list_head *list);
1446 void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
1447
1448
1449 #endif /* MTK_ETH_H */
1450