1 // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
2 /* Copyright (c) 2020, Mellanox Technologies inc. All rights reserved. */
3
4 #include <devlink.h>
5
6 #include "fw_reset.h"
7 #include "diag/fw_tracer.h"
8 #include "lib/tout.h"
9 #include "sf/sf.h"
10
11 enum {
12 MLX5_FW_RESET_FLAGS_RESET_REQUESTED,
13 MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST,
14 MLX5_FW_RESET_FLAGS_PENDING_COMP,
15 MLX5_FW_RESET_FLAGS_DROP_NEW_REQUESTS,
16 MLX5_FW_RESET_FLAGS_RELOAD_REQUIRED,
17 MLX5_FW_RESET_FLAGS_UNLOAD_EVENT,
18 };
19
20 struct mlx5_fw_reset {
21 struct mlx5_core_dev *dev;
22 struct mlx5_nb nb;
23 struct workqueue_struct *wq;
24 struct work_struct fw_live_patch_work;
25 struct work_struct reset_request_work;
26 struct work_struct reset_unload_work;
27 struct work_struct reset_reload_work;
28 struct work_struct reset_now_work;
29 struct work_struct reset_abort_work;
30 unsigned long reset_flags;
31 u8 reset_method;
32 struct timer_list timer;
33 struct completion done;
34 int ret;
35 };
36
37 enum {
38 MLX5_FW_RST_STATE_IDLE = 0,
39 MLX5_FW_RST_STATE_TOGGLE_REQ = 4,
40 };
41
42 enum {
43 MLX5_RST_STATE_BIT_NUM = 12,
44 MLX5_RST_ACK_BIT_NUM = 22,
45 };
46
mlx5_get_fw_rst_state(struct mlx5_core_dev * dev)47 static u8 mlx5_get_fw_rst_state(struct mlx5_core_dev *dev)
48 {
49 return (ioread32be(&dev->iseg->initializing) >> MLX5_RST_STATE_BIT_NUM) & 0xF;
50 }
51
mlx5_set_fw_rst_ack(struct mlx5_core_dev * dev)52 static void mlx5_set_fw_rst_ack(struct mlx5_core_dev *dev)
53 {
54 iowrite32be(BIT(MLX5_RST_ACK_BIT_NUM), &dev->iseg->initializing);
55 }
56
mlx5_fw_reset_enable_remote_dev_reset_set(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx,struct netlink_ext_ack * extack)57 static int mlx5_fw_reset_enable_remote_dev_reset_set(struct devlink *devlink, u32 id,
58 struct devlink_param_gset_ctx *ctx,
59 struct netlink_ext_ack *extack)
60 {
61 struct mlx5_core_dev *dev = devlink_priv(devlink);
62 struct mlx5_fw_reset *fw_reset;
63
64 fw_reset = dev->priv.fw_reset;
65
66 if (ctx->val.vbool)
67 clear_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags);
68 else
69 set_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags);
70 return 0;
71 }
72
mlx5_fw_reset_enable_remote_dev_reset_get(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)73 static int mlx5_fw_reset_enable_remote_dev_reset_get(struct devlink *devlink, u32 id,
74 struct devlink_param_gset_ctx *ctx)
75 {
76 struct mlx5_core_dev *dev = devlink_priv(devlink);
77 struct mlx5_fw_reset *fw_reset;
78
79 fw_reset = dev->priv.fw_reset;
80
81 ctx->val.vbool = !test_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST,
82 &fw_reset->reset_flags);
83 return 0;
84 }
85
mlx5_reg_mfrl_set(struct mlx5_core_dev * dev,u8 reset_level,u8 reset_type_sel,u8 sync_resp,bool sync_start)86 static int mlx5_reg_mfrl_set(struct mlx5_core_dev *dev, u8 reset_level,
87 u8 reset_type_sel, u8 sync_resp, bool sync_start)
88 {
89 u32 out[MLX5_ST_SZ_DW(mfrl_reg)] = {};
90 u32 in[MLX5_ST_SZ_DW(mfrl_reg)] = {};
91
92 MLX5_SET(mfrl_reg, in, reset_level, reset_level);
93 MLX5_SET(mfrl_reg, in, rst_type_sel, reset_type_sel);
94 MLX5_SET(mfrl_reg, in, pci_sync_for_fw_update_resp, sync_resp);
95 MLX5_SET(mfrl_reg, in, pci_sync_for_fw_update_start, sync_start);
96
97 return mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out), MLX5_REG_MFRL, 0, 1);
98 }
99
mlx5_reg_mfrl_query(struct mlx5_core_dev * dev,u8 * reset_level,u8 * reset_type,u8 * reset_state,u8 * reset_method)100 static int mlx5_reg_mfrl_query(struct mlx5_core_dev *dev, u8 *reset_level,
101 u8 *reset_type, u8 *reset_state, u8 *reset_method)
102 {
103 u32 out[MLX5_ST_SZ_DW(mfrl_reg)] = {};
104 u32 in[MLX5_ST_SZ_DW(mfrl_reg)] = {};
105 int err;
106
107 err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out), MLX5_REG_MFRL, 0, 0);
108 if (err)
109 return err;
110
111 if (reset_level)
112 *reset_level = MLX5_GET(mfrl_reg, out, reset_level);
113 if (reset_type)
114 *reset_type = MLX5_GET(mfrl_reg, out, reset_type);
115 if (reset_state)
116 *reset_state = MLX5_GET(mfrl_reg, out, reset_state);
117 if (reset_method)
118 *reset_method = MLX5_GET(mfrl_reg, out, pci_reset_req_method);
119
120 return 0;
121 }
122
mlx5_fw_reset_query(struct mlx5_core_dev * dev,u8 * reset_level,u8 * reset_type)123 int mlx5_fw_reset_query(struct mlx5_core_dev *dev, u8 *reset_level, u8 *reset_type)
124 {
125 return mlx5_reg_mfrl_query(dev, reset_level, reset_type, NULL, NULL);
126 }
127
mlx5_fw_reset_get_reset_method(struct mlx5_core_dev * dev,u8 * reset_method)128 static int mlx5_fw_reset_get_reset_method(struct mlx5_core_dev *dev,
129 u8 *reset_method)
130 {
131 if (!MLX5_CAP_GEN(dev, pcie_reset_using_hotreset_method)) {
132 *reset_method = MLX5_MFRL_REG_PCI_RESET_METHOD_LINK_TOGGLE;
133 return 0;
134 }
135
136 return mlx5_reg_mfrl_query(dev, NULL, NULL, NULL, reset_method);
137 }
138
mlx5_fw_reset_get_reset_state_err(struct mlx5_core_dev * dev,struct netlink_ext_ack * extack)139 static int mlx5_fw_reset_get_reset_state_err(struct mlx5_core_dev *dev,
140 struct netlink_ext_ack *extack)
141 {
142 u8 reset_state;
143
144 if (mlx5_reg_mfrl_query(dev, NULL, NULL, &reset_state, NULL))
145 goto out;
146
147 if (!reset_state)
148 return 0;
149
150 switch (reset_state) {
151 case MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION:
152 case MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS:
153 NL_SET_ERR_MSG_MOD(extack, "Sync reset still in progress");
154 return -EBUSY;
155 case MLX5_MFRL_REG_RESET_STATE_NEG_TIMEOUT:
156 NL_SET_ERR_MSG_MOD(extack, "Sync reset negotiation timeout");
157 return -ETIMEDOUT;
158 case MLX5_MFRL_REG_RESET_STATE_NACK:
159 NL_SET_ERR_MSG_MOD(extack, "One of the hosts disabled reset");
160 return -EPERM;
161 case MLX5_MFRL_REG_RESET_STATE_UNLOAD_TIMEOUT:
162 NL_SET_ERR_MSG_MOD(extack, "Sync reset unload timeout");
163 return -ETIMEDOUT;
164 }
165
166 out:
167 NL_SET_ERR_MSG_MOD(extack, "Sync reset failed");
168 return -EIO;
169 }
170
mlx5_fw_reset_set_reset_sync(struct mlx5_core_dev * dev,u8 reset_type_sel,struct netlink_ext_ack * extack)171 int mlx5_fw_reset_set_reset_sync(struct mlx5_core_dev *dev, u8 reset_type_sel,
172 struct netlink_ext_ack *extack)
173 {
174 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
175 u32 out[MLX5_ST_SZ_DW(mfrl_reg)] = {};
176 u32 in[MLX5_ST_SZ_DW(mfrl_reg)] = {};
177 int err, rst_res;
178
179 set_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
180
181 MLX5_SET(mfrl_reg, in, reset_level, MLX5_MFRL_REG_RESET_LEVEL3);
182 MLX5_SET(mfrl_reg, in, rst_type_sel, reset_type_sel);
183 MLX5_SET(mfrl_reg, in, pci_sync_for_fw_update_start, 1);
184 err = mlx5_access_reg(dev, in, sizeof(in), out, sizeof(out),
185 MLX5_REG_MFRL, 0, 1, false);
186 if (!err)
187 return 0;
188
189 clear_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
190 if (err == -EREMOTEIO && MLX5_CAP_MCAM_FEATURE(dev, reset_state)) {
191 rst_res = mlx5_fw_reset_get_reset_state_err(dev, extack);
192 return rst_res ? rst_res : err;
193 }
194
195 NL_SET_ERR_MSG_MOD(extack, "Sync reset command failed");
196 return mlx5_cmd_check(dev, err, in, out);
197 }
198
mlx5_fw_reset_verify_fw_complete(struct mlx5_core_dev * dev,struct netlink_ext_ack * extack)199 int mlx5_fw_reset_verify_fw_complete(struct mlx5_core_dev *dev,
200 struct netlink_ext_ack *extack)
201 {
202 u8 rst_state;
203 int err;
204
205 err = mlx5_fw_reset_get_reset_state_err(dev, extack);
206 if (err)
207 return err;
208
209 rst_state = mlx5_get_fw_rst_state(dev);
210 if (!rst_state)
211 return 0;
212
213 mlx5_core_err(dev, "Sync reset did not complete, state=%d\n", rst_state);
214 NL_SET_ERR_MSG_MOD(extack, "Sync reset did not complete successfully");
215 return rst_state;
216 }
217
mlx5_fw_reset_set_live_patch(struct mlx5_core_dev * dev)218 int mlx5_fw_reset_set_live_patch(struct mlx5_core_dev *dev)
219 {
220 return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL0, 0, 0, false);
221 }
222
mlx5_fw_reset_complete_reload(struct mlx5_core_dev * dev)223 static void mlx5_fw_reset_complete_reload(struct mlx5_core_dev *dev)
224 {
225 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
226 struct devlink *devlink = priv_to_devlink(dev);
227
228 /* if this is the driver that initiated the fw reset, devlink completed the reload */
229 if (test_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags)) {
230 complete(&fw_reset->done);
231 } else {
232 mlx5_sync_reset_unload_flow(dev, false);
233 if (mlx5_health_wait_pci_up(dev))
234 mlx5_core_err(dev, "reset reload flow aborted, PCI reads still not working\n");
235 else
236 mlx5_load_one(dev, true);
237 devl_lock(devlink);
238 devlink_remote_reload_actions_performed(devlink, 0,
239 BIT(DEVLINK_RELOAD_ACTION_DRIVER_REINIT) |
240 BIT(DEVLINK_RELOAD_ACTION_FW_ACTIVATE));
241 devl_unlock(devlink);
242 }
243 }
244
mlx5_stop_sync_reset_poll(struct mlx5_core_dev * dev)245 static void mlx5_stop_sync_reset_poll(struct mlx5_core_dev *dev)
246 {
247 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
248
249 del_timer_sync(&fw_reset->timer);
250 }
251
mlx5_sync_reset_clear_reset_requested(struct mlx5_core_dev * dev,bool poll_health)252 static int mlx5_sync_reset_clear_reset_requested(struct mlx5_core_dev *dev, bool poll_health)
253 {
254 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
255
256 if (!test_and_clear_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags)) {
257 mlx5_core_warn(dev, "Reset request was already cleared\n");
258 return -EALREADY;
259 }
260
261 mlx5_stop_sync_reset_poll(dev);
262 if (poll_health)
263 mlx5_start_health_poll(dev);
264 return 0;
265 }
266
mlx5_sync_reset_reload_work(struct work_struct * work)267 static void mlx5_sync_reset_reload_work(struct work_struct *work)
268 {
269 struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
270 reset_reload_work);
271 struct mlx5_core_dev *dev = fw_reset->dev;
272
273 mlx5_sync_reset_clear_reset_requested(dev, false);
274 mlx5_enter_error_state(dev, true);
275 mlx5_fw_reset_complete_reload(dev);
276 }
277
278 #define MLX5_RESET_POLL_INTERVAL (HZ / 10)
poll_sync_reset(struct timer_list * t)279 static void poll_sync_reset(struct timer_list *t)
280 {
281 struct mlx5_fw_reset *fw_reset = from_timer(fw_reset, t, timer);
282 struct mlx5_core_dev *dev = fw_reset->dev;
283 u32 fatal_error;
284
285 if (!test_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags))
286 return;
287
288 fatal_error = mlx5_health_check_fatal_sensors(dev);
289
290 if (fatal_error) {
291 mlx5_core_warn(dev, "Got Device Reset\n");
292 if (!test_bit(MLX5_FW_RESET_FLAGS_DROP_NEW_REQUESTS, &fw_reset->reset_flags))
293 queue_work(fw_reset->wq, &fw_reset->reset_reload_work);
294 else
295 mlx5_core_err(dev, "Device is being removed, Drop new reset work\n");
296 return;
297 }
298
299 mod_timer(&fw_reset->timer, round_jiffies(jiffies + MLX5_RESET_POLL_INTERVAL));
300 }
301
mlx5_start_sync_reset_poll(struct mlx5_core_dev * dev)302 static void mlx5_start_sync_reset_poll(struct mlx5_core_dev *dev)
303 {
304 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
305
306 timer_setup(&fw_reset->timer, poll_sync_reset, 0);
307 fw_reset->timer.expires = round_jiffies(jiffies + MLX5_RESET_POLL_INTERVAL);
308 add_timer(&fw_reset->timer);
309 }
310
mlx5_fw_reset_set_reset_sync_ack(struct mlx5_core_dev * dev)311 static int mlx5_fw_reset_set_reset_sync_ack(struct mlx5_core_dev *dev)
312 {
313 return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL3, 0, 1, false);
314 }
315
mlx5_fw_reset_set_reset_sync_nack(struct mlx5_core_dev * dev)316 static int mlx5_fw_reset_set_reset_sync_nack(struct mlx5_core_dev *dev)
317 {
318 return mlx5_reg_mfrl_set(dev, MLX5_MFRL_REG_RESET_LEVEL3, 0, 2, false);
319 }
320
mlx5_sync_reset_set_reset_requested(struct mlx5_core_dev * dev)321 static int mlx5_sync_reset_set_reset_requested(struct mlx5_core_dev *dev)
322 {
323 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
324
325 if (test_and_set_bit(MLX5_FW_RESET_FLAGS_RESET_REQUESTED, &fw_reset->reset_flags)) {
326 mlx5_core_warn(dev, "Reset request was already set\n");
327 return -EALREADY;
328 }
329 mlx5_stop_health_poll(dev, true);
330 mlx5_start_sync_reset_poll(dev);
331 return 0;
332 }
333
mlx5_fw_live_patch_event(struct work_struct * work)334 static void mlx5_fw_live_patch_event(struct work_struct *work)
335 {
336 struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
337 fw_live_patch_work);
338 struct mlx5_core_dev *dev = fw_reset->dev;
339
340 mlx5_core_info(dev, "Live patch updated firmware version: %d.%d.%d\n", fw_rev_maj(dev),
341 fw_rev_min(dev), fw_rev_sub(dev));
342
343 if (mlx5_fw_tracer_reload(dev->tracer))
344 mlx5_core_err(dev, "Failed to reload FW tracer\n");
345 }
346
347 #if IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE)
mlx5_check_hotplug_interrupt(struct mlx5_core_dev * dev)348 static int mlx5_check_hotplug_interrupt(struct mlx5_core_dev *dev)
349 {
350 struct pci_dev *bridge = dev->pdev->bus->self;
351 u16 reg16;
352 int err;
353
354 if (!bridge)
355 return -EOPNOTSUPP;
356
357 err = pcie_capability_read_word(bridge, PCI_EXP_SLTCTL, ®16);
358 if (err)
359 return err;
360
361 if ((reg16 & PCI_EXP_SLTCTL_HPIE) && (reg16 & PCI_EXP_SLTCTL_DLLSCE)) {
362 mlx5_core_warn(dev, "FW reset is not supported as HotPlug is enabled\n");
363 return -EOPNOTSUPP;
364 }
365
366 return 0;
367 }
368 #endif
369
370 static const struct pci_device_id mgt_ifc_device_ids[] = {
371 { PCI_VDEVICE(MELLANOX, 0xc2d2) }, /* BlueField1 MGT interface device ID */
372 { PCI_VDEVICE(MELLANOX, 0xc2d3) }, /* BlueField2 MGT interface device ID */
373 { PCI_VDEVICE(MELLANOX, 0xc2d4) }, /* BlueField3-Lx MGT interface device ID */
374 { PCI_VDEVICE(MELLANOX, 0xc2d5) }, /* BlueField3 MGT interface device ID */
375 { PCI_VDEVICE(MELLANOX, 0xc2d6) }, /* BlueField4 MGT interface device ID */
376 };
377
mlx5_is_mgt_ifc_pci_device(struct mlx5_core_dev * dev,u16 dev_id)378 static bool mlx5_is_mgt_ifc_pci_device(struct mlx5_core_dev *dev, u16 dev_id)
379 {
380 int i;
381
382 for (i = 0; i < ARRAY_SIZE(mgt_ifc_device_ids); ++i)
383 if (mgt_ifc_device_ids[i].device == dev_id)
384 return true;
385
386 return false;
387 }
388
mlx5_check_dev_ids(struct mlx5_core_dev * dev,u16 dev_id)389 static int mlx5_check_dev_ids(struct mlx5_core_dev *dev, u16 dev_id)
390 {
391 struct pci_bus *bridge_bus = dev->pdev->bus;
392 struct pci_dev *sdev;
393 u16 sdev_id;
394 int err;
395
396 /* Check that all functions under the pci bridge are PFs of
397 * this device otherwise fail this function.
398 */
399 list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
400 err = pci_read_config_word(sdev, PCI_DEVICE_ID, &sdev_id);
401 if (err)
402 return pcibios_err_to_errno(err);
403
404 if (sdev_id == dev_id)
405 continue;
406
407 if (mlx5_is_mgt_ifc_pci_device(dev, sdev_id))
408 continue;
409
410 mlx5_core_warn(dev, "unrecognized dev_id (0x%x)\n", sdev_id);
411 return -EPERM;
412 }
413 return 0;
414 }
415
mlx5_is_reset_now_capable(struct mlx5_core_dev * dev,u8 reset_method)416 static bool mlx5_is_reset_now_capable(struct mlx5_core_dev *dev,
417 u8 reset_method)
418 {
419 u16 dev_id;
420 int err;
421
422 if (!MLX5_CAP_GEN(dev, fast_teardown)) {
423 mlx5_core_warn(dev, "fast teardown is not supported by firmware\n");
424 return false;
425 }
426
427 if (!mlx5_core_is_ecpf(dev) && !mlx5_sf_table_empty(dev)) {
428 mlx5_core_warn(dev, "SFs should be removed before reset\n");
429 return false;
430 }
431
432 #if IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE)
433 if (reset_method != MLX5_MFRL_REG_PCI_RESET_METHOD_HOT_RESET) {
434 err = mlx5_check_hotplug_interrupt(dev);
435 if (err)
436 return false;
437 }
438 #endif
439
440 err = pci_read_config_word(dev->pdev, PCI_DEVICE_ID, &dev_id);
441 if (err)
442 return false;
443 return (!mlx5_check_dev_ids(dev, dev_id));
444 }
445
mlx5_sync_reset_request_event(struct work_struct * work)446 static void mlx5_sync_reset_request_event(struct work_struct *work)
447 {
448 struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
449 reset_request_work);
450 struct mlx5_core_dev *dev = fw_reset->dev;
451 int err;
452
453 err = mlx5_fw_reset_get_reset_method(dev, &fw_reset->reset_method);
454 if (err)
455 mlx5_core_warn(dev, "Failed reading MFRL, err %d\n", err);
456
457 if (err || test_bit(MLX5_FW_RESET_FLAGS_NACK_RESET_REQUEST, &fw_reset->reset_flags) ||
458 !mlx5_is_reset_now_capable(dev, fw_reset->reset_method)) {
459 err = mlx5_fw_reset_set_reset_sync_nack(dev);
460 mlx5_core_warn(dev, "PCI Sync FW Update Reset Nack %s",
461 err ? "Failed" : "Sent");
462 return;
463 }
464 if (mlx5_sync_reset_set_reset_requested(dev))
465 return;
466
467 err = mlx5_fw_reset_set_reset_sync_ack(dev);
468 if (err)
469 mlx5_core_warn(dev, "PCI Sync FW Update Reset Ack Failed. Error code: %d\n", err);
470 else
471 mlx5_core_warn(dev, "PCI Sync FW Update Reset Ack. Device reset is expected.\n");
472 }
473
mlx5_pci_link_toggle(struct mlx5_core_dev * dev,u16 dev_id)474 static int mlx5_pci_link_toggle(struct mlx5_core_dev *dev, u16 dev_id)
475 {
476 struct pci_bus *bridge_bus = dev->pdev->bus;
477 struct pci_dev *bridge = bridge_bus->self;
478 unsigned long timeout;
479 struct pci_dev *sdev;
480 int cap, err;
481 u16 reg16;
482
483 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
484 if (!cap)
485 return -EOPNOTSUPP;
486
487 list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
488 pci_save_state(sdev);
489 pci_cfg_access_lock(sdev);
490 }
491 /* PCI link toggle */
492 err = pcie_capability_set_word(bridge, PCI_EXP_LNKCTL, PCI_EXP_LNKCTL_LD);
493 if (err)
494 return pcibios_err_to_errno(err);
495 msleep(500);
496 err = pcie_capability_clear_word(bridge, PCI_EXP_LNKCTL, PCI_EXP_LNKCTL_LD);
497 if (err)
498 return pcibios_err_to_errno(err);
499
500 /* Check link */
501 if (!bridge->link_active_reporting) {
502 mlx5_core_warn(dev, "No PCI link reporting capability\n");
503 msleep(1000);
504 goto restore;
505 }
506
507 timeout = jiffies + msecs_to_jiffies(mlx5_tout_ms(dev, PCI_TOGGLE));
508 do {
509 err = pci_read_config_word(bridge, cap + PCI_EXP_LNKSTA, ®16);
510 if (err)
511 return pcibios_err_to_errno(err);
512 if (reg16 & PCI_EXP_LNKSTA_DLLLA)
513 break;
514 msleep(20);
515 } while (!time_after(jiffies, timeout));
516
517 if (reg16 & PCI_EXP_LNKSTA_DLLLA) {
518 mlx5_core_info(dev, "PCI Link up\n");
519 } else {
520 mlx5_core_err(dev, "PCI link not ready (0x%04x) after %llu ms\n",
521 reg16, mlx5_tout_ms(dev, PCI_TOGGLE));
522 err = -ETIMEDOUT;
523 goto restore;
524 }
525
526 do {
527 err = pci_read_config_word(dev->pdev, PCI_DEVICE_ID, ®16);
528 if (err)
529 return pcibios_err_to_errno(err);
530 if (reg16 == dev_id)
531 break;
532 msleep(20);
533 } while (!time_after(jiffies, timeout));
534
535 if (reg16 == dev_id) {
536 mlx5_core_info(dev, "Firmware responds to PCI config cycles again\n");
537 } else {
538 mlx5_core_err(dev, "Firmware is not responsive (0x%04x) after %llu ms\n",
539 reg16, mlx5_tout_ms(dev, PCI_TOGGLE));
540 err = -ETIMEDOUT;
541 }
542
543 restore:
544 list_for_each_entry(sdev, &bridge_bus->devices, bus_list) {
545 pci_cfg_access_unlock(sdev);
546 pci_restore_state(sdev);
547 }
548
549 return err;
550 }
551
mlx5_pci_reset_bus(struct mlx5_core_dev * dev)552 static int mlx5_pci_reset_bus(struct mlx5_core_dev *dev)
553 {
554 if (!MLX5_CAP_GEN(dev, pcie_reset_using_hotreset_method))
555 return -EOPNOTSUPP;
556
557 return pci_reset_bus(dev->pdev);
558 }
559
mlx5_sync_pci_reset(struct mlx5_core_dev * dev,u8 reset_method)560 static int mlx5_sync_pci_reset(struct mlx5_core_dev *dev, u8 reset_method)
561 {
562 u16 dev_id;
563 int err;
564
565 err = pci_read_config_word(dev->pdev, PCI_DEVICE_ID, &dev_id);
566 if (err)
567 return pcibios_err_to_errno(err);
568 err = mlx5_check_dev_ids(dev, dev_id);
569 if (err)
570 return err;
571
572 switch (reset_method) {
573 case MLX5_MFRL_REG_PCI_RESET_METHOD_LINK_TOGGLE:
574 err = mlx5_pci_link_toggle(dev, dev_id);
575 if (err)
576 mlx5_core_warn(dev, "mlx5_pci_link_toggle failed\n");
577 break;
578 case MLX5_MFRL_REG_PCI_RESET_METHOD_HOT_RESET:
579 err = mlx5_pci_reset_bus(dev);
580 if (err)
581 mlx5_core_warn(dev, "mlx5_pci_reset_bus failed\n");
582 break;
583 default:
584 return -EOPNOTSUPP;
585 }
586
587 return err;
588 }
589
mlx5_sync_reset_unload_flow(struct mlx5_core_dev * dev,bool locked)590 void mlx5_sync_reset_unload_flow(struct mlx5_core_dev *dev, bool locked)
591 {
592 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
593 unsigned long timeout;
594 bool reset_action;
595 u8 rst_state;
596 int err;
597
598 if (locked)
599 mlx5_unload_one_devl_locked(dev, false);
600 else
601 mlx5_unload_one(dev, false);
602
603 if (!test_bit(MLX5_FW_RESET_FLAGS_UNLOAD_EVENT, &fw_reset->reset_flags))
604 return;
605
606 mlx5_set_fw_rst_ack(dev);
607 mlx5_core_warn(dev, "Sync Reset Unload done, device reset expected\n");
608
609 reset_action = false;
610 timeout = jiffies + msecs_to_jiffies(mlx5_tout_ms(dev, RESET_UNLOAD));
611 do {
612 rst_state = mlx5_get_fw_rst_state(dev);
613 if (rst_state == MLX5_FW_RST_STATE_TOGGLE_REQ ||
614 rst_state == MLX5_FW_RST_STATE_IDLE) {
615 reset_action = true;
616 break;
617 }
618 msleep(20);
619 } while (!time_after(jiffies, timeout));
620
621 if (!reset_action) {
622 mlx5_core_err(dev, "Got timeout waiting for sync reset action, state = %u\n",
623 rst_state);
624 fw_reset->ret = -ETIMEDOUT;
625 goto done;
626 }
627
628 mlx5_core_warn(dev, "Sync Reset, got reset action. rst_state = %u\n",
629 rst_state);
630 if (rst_state == MLX5_FW_RST_STATE_TOGGLE_REQ) {
631 err = mlx5_sync_pci_reset(dev, fw_reset->reset_method);
632 if (err) {
633 mlx5_core_warn(dev, "mlx5_sync_pci_reset failed, err %d\n",
634 err);
635 fw_reset->ret = err;
636 }
637 }
638
639 done:
640 clear_bit(MLX5_FW_RESET_FLAGS_UNLOAD_EVENT, &fw_reset->reset_flags);
641 }
642
mlx5_sync_reset_now_event(struct work_struct * work)643 static void mlx5_sync_reset_now_event(struct work_struct *work)
644 {
645 struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
646 reset_now_work);
647 struct mlx5_core_dev *dev = fw_reset->dev;
648 int err;
649
650 if (mlx5_sync_reset_clear_reset_requested(dev, false))
651 return;
652
653 mlx5_core_warn(dev, "Sync Reset now. Device is going to reset.\n");
654
655 err = mlx5_cmd_fast_teardown_hca(dev);
656 if (err) {
657 mlx5_core_warn(dev, "Fast teardown failed, no reset done, err %d\n", err);
658 goto done;
659 }
660
661 err = mlx5_sync_pci_reset(dev, fw_reset->reset_method);
662 if (err) {
663 mlx5_core_warn(dev, "mlx5_sync_pci_reset failed, no reset done, err %d\n", err);
664 set_bit(MLX5_FW_RESET_FLAGS_RELOAD_REQUIRED, &fw_reset->reset_flags);
665 }
666
667 mlx5_enter_error_state(dev, true);
668 done:
669 fw_reset->ret = err;
670 mlx5_fw_reset_complete_reload(dev);
671 }
672
mlx5_sync_reset_unload_event(struct work_struct * work)673 static void mlx5_sync_reset_unload_event(struct work_struct *work)
674 {
675 struct mlx5_fw_reset *fw_reset;
676 struct mlx5_core_dev *dev;
677 int err;
678
679 fw_reset = container_of(work, struct mlx5_fw_reset, reset_unload_work);
680 dev = fw_reset->dev;
681
682 if (mlx5_sync_reset_clear_reset_requested(dev, false))
683 return;
684
685 set_bit(MLX5_FW_RESET_FLAGS_UNLOAD_EVENT, &fw_reset->reset_flags);
686 mlx5_core_warn(dev, "Sync Reset Unload. Function is forced down.\n");
687
688 err = mlx5_cmd_fast_teardown_hca(dev);
689 if (err)
690 mlx5_core_warn(dev, "Fast teardown failed, unloading, err %d\n", err);
691 else
692 mlx5_enter_error_state(dev, true);
693
694 mlx5_fw_reset_complete_reload(dev);
695 }
696
mlx5_sync_reset_abort_event(struct work_struct * work)697 static void mlx5_sync_reset_abort_event(struct work_struct *work)
698 {
699 struct mlx5_fw_reset *fw_reset = container_of(work, struct mlx5_fw_reset,
700 reset_abort_work);
701 struct mlx5_core_dev *dev = fw_reset->dev;
702
703 if (mlx5_sync_reset_clear_reset_requested(dev, true))
704 return;
705 mlx5_core_warn(dev, "PCI Sync FW Update Reset Aborted.\n");
706 }
707
mlx5_sync_reset_events_handle(struct mlx5_fw_reset * fw_reset,struct mlx5_eqe * eqe)708 static void mlx5_sync_reset_events_handle(struct mlx5_fw_reset *fw_reset, struct mlx5_eqe *eqe)
709 {
710 struct mlx5_eqe_sync_fw_update *sync_fw_update_eqe;
711 u8 sync_event_rst_type;
712
713 sync_fw_update_eqe = &eqe->data.sync_fw_update;
714 sync_event_rst_type = sync_fw_update_eqe->sync_rst_state & SYNC_RST_STATE_MASK;
715 switch (sync_event_rst_type) {
716 case MLX5_SYNC_RST_STATE_RESET_REQUEST:
717 queue_work(fw_reset->wq, &fw_reset->reset_request_work);
718 break;
719 case MLX5_SYNC_RST_STATE_RESET_UNLOAD:
720 queue_work(fw_reset->wq, &fw_reset->reset_unload_work);
721 break;
722 case MLX5_SYNC_RST_STATE_RESET_NOW:
723 queue_work(fw_reset->wq, &fw_reset->reset_now_work);
724 break;
725 case MLX5_SYNC_RST_STATE_RESET_ABORT:
726 queue_work(fw_reset->wq, &fw_reset->reset_abort_work);
727 break;
728 }
729 }
730
fw_reset_event_notifier(struct notifier_block * nb,unsigned long action,void * data)731 static int fw_reset_event_notifier(struct notifier_block *nb, unsigned long action, void *data)
732 {
733 struct mlx5_fw_reset *fw_reset = mlx5_nb_cof(nb, struct mlx5_fw_reset, nb);
734 struct mlx5_eqe *eqe = data;
735
736 if (test_bit(MLX5_FW_RESET_FLAGS_DROP_NEW_REQUESTS, &fw_reset->reset_flags))
737 return NOTIFY_DONE;
738
739 switch (eqe->sub_type) {
740 case MLX5_GENERAL_SUBTYPE_FW_LIVE_PATCH_EVENT:
741 queue_work(fw_reset->wq, &fw_reset->fw_live_patch_work);
742 break;
743 case MLX5_GENERAL_SUBTYPE_PCI_SYNC_FOR_FW_UPDATE_EVENT:
744 mlx5_sync_reset_events_handle(fw_reset, eqe);
745 break;
746 default:
747 return NOTIFY_DONE;
748 }
749
750 return NOTIFY_OK;
751 }
752
mlx5_fw_reset_wait_reset_done(struct mlx5_core_dev * dev)753 int mlx5_fw_reset_wait_reset_done(struct mlx5_core_dev *dev)
754 {
755 unsigned long pci_sync_update_timeout = mlx5_tout_ms(dev, PCI_SYNC_UPDATE);
756 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
757 unsigned long timeout;
758 int err;
759
760 if (MLX5_CAP_GEN(dev, pci_sync_for_fw_update_with_driver_unload))
761 pci_sync_update_timeout += mlx5_tout_ms(dev, RESET_UNLOAD);
762 timeout = msecs_to_jiffies(pci_sync_update_timeout);
763 if (!wait_for_completion_timeout(&fw_reset->done, timeout)) {
764 mlx5_core_warn(dev, "FW sync reset timeout after %lu seconds\n",
765 pci_sync_update_timeout / 1000);
766 err = -ETIMEDOUT;
767 goto out;
768 }
769 err = fw_reset->ret;
770 if (test_and_clear_bit(MLX5_FW_RESET_FLAGS_RELOAD_REQUIRED, &fw_reset->reset_flags)) {
771 mlx5_unload_one_devl_locked(dev, false);
772 mlx5_load_one_devl_locked(dev, true);
773 }
774 out:
775 clear_bit(MLX5_FW_RESET_FLAGS_PENDING_COMP, &fw_reset->reset_flags);
776 return err;
777 }
778
mlx5_fw_reset_events_start(struct mlx5_core_dev * dev)779 void mlx5_fw_reset_events_start(struct mlx5_core_dev *dev)
780 {
781 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
782
783 if (!fw_reset)
784 return;
785
786 MLX5_NB_INIT(&fw_reset->nb, fw_reset_event_notifier, GENERAL_EVENT);
787 mlx5_eq_notifier_register(dev, &fw_reset->nb);
788 }
789
mlx5_fw_reset_events_stop(struct mlx5_core_dev * dev)790 void mlx5_fw_reset_events_stop(struct mlx5_core_dev *dev)
791 {
792 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
793
794 if (!fw_reset)
795 return;
796
797 mlx5_eq_notifier_unregister(dev, &fw_reset->nb);
798 }
799
mlx5_drain_fw_reset(struct mlx5_core_dev * dev)800 void mlx5_drain_fw_reset(struct mlx5_core_dev *dev)
801 {
802 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
803
804 if (!fw_reset)
805 return;
806
807 set_bit(MLX5_FW_RESET_FLAGS_DROP_NEW_REQUESTS, &fw_reset->reset_flags);
808 cancel_work_sync(&fw_reset->fw_live_patch_work);
809 cancel_work_sync(&fw_reset->reset_request_work);
810 cancel_work_sync(&fw_reset->reset_unload_work);
811 cancel_work_sync(&fw_reset->reset_reload_work);
812 cancel_work_sync(&fw_reset->reset_now_work);
813 cancel_work_sync(&fw_reset->reset_abort_work);
814 }
815
816 static const struct devlink_param mlx5_fw_reset_devlink_params[] = {
817 DEVLINK_PARAM_GENERIC(ENABLE_REMOTE_DEV_RESET, BIT(DEVLINK_PARAM_CMODE_RUNTIME),
818 mlx5_fw_reset_enable_remote_dev_reset_get,
819 mlx5_fw_reset_enable_remote_dev_reset_set, NULL),
820 };
821
mlx5_fw_reset_init(struct mlx5_core_dev * dev)822 int mlx5_fw_reset_init(struct mlx5_core_dev *dev)
823 {
824 struct mlx5_fw_reset *fw_reset;
825 int err;
826
827 if (!MLX5_CAP_MCAM_REG(dev, mfrl))
828 return 0;
829
830 fw_reset = kzalloc(sizeof(*fw_reset), GFP_KERNEL);
831 if (!fw_reset)
832 return -ENOMEM;
833 fw_reset->wq = create_singlethread_workqueue("mlx5_fw_reset_events");
834 if (!fw_reset->wq) {
835 kfree(fw_reset);
836 return -ENOMEM;
837 }
838
839 fw_reset->dev = dev;
840 dev->priv.fw_reset = fw_reset;
841
842 err = devl_params_register(priv_to_devlink(dev),
843 mlx5_fw_reset_devlink_params,
844 ARRAY_SIZE(mlx5_fw_reset_devlink_params));
845 if (err) {
846 destroy_workqueue(fw_reset->wq);
847 kfree(fw_reset);
848 return err;
849 }
850
851 INIT_WORK(&fw_reset->fw_live_patch_work, mlx5_fw_live_patch_event);
852 INIT_WORK(&fw_reset->reset_request_work, mlx5_sync_reset_request_event);
853 INIT_WORK(&fw_reset->reset_unload_work, mlx5_sync_reset_unload_event);
854 INIT_WORK(&fw_reset->reset_reload_work, mlx5_sync_reset_reload_work);
855 INIT_WORK(&fw_reset->reset_now_work, mlx5_sync_reset_now_event);
856 INIT_WORK(&fw_reset->reset_abort_work, mlx5_sync_reset_abort_event);
857
858 init_completion(&fw_reset->done);
859 return 0;
860 }
861
mlx5_fw_reset_cleanup(struct mlx5_core_dev * dev)862 void mlx5_fw_reset_cleanup(struct mlx5_core_dev *dev)
863 {
864 struct mlx5_fw_reset *fw_reset = dev->priv.fw_reset;
865
866 if (!fw_reset)
867 return;
868
869 devl_params_unregister(priv_to_devlink(dev),
870 mlx5_fw_reset_devlink_params,
871 ARRAY_SIZE(mlx5_fw_reset_devlink_params));
872 destroy_workqueue(fw_reset->wq);
873 kfree(dev->priv.fw_reset);
874 }
875