1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright(c) 2020 Realtek Corporation
3 */
4
5 #include <linux/pci.h>
6
7 #include "mac.h"
8 #include "pci.h"
9 #include "reg.h"
10 #include "ser.h"
11
12 static bool rtw89_pci_disable_clkreq;
13 static bool rtw89_pci_disable_aspm_l1;
14 static bool rtw89_pci_disable_l1ss;
15 module_param_named(disable_clkreq, rtw89_pci_disable_clkreq, bool, 0644);
16 module_param_named(disable_aspm_l1, rtw89_pci_disable_aspm_l1, bool, 0644);
17 module_param_named(disable_aspm_l1ss, rtw89_pci_disable_l1ss, bool, 0644);
18 MODULE_PARM_DESC(disable_clkreq, "Set Y to disable PCI clkreq support");
19 MODULE_PARM_DESC(disable_aspm_l1, "Set Y to disable PCI ASPM L1 support");
20 MODULE_PARM_DESC(disable_aspm_l1ss, "Set Y to disable PCI L1SS support");
21
rtw89_pci_get_phy_offset_by_link_speed(struct rtw89_dev * rtwdev,u32 * phy_offset)22 static int rtw89_pci_get_phy_offset_by_link_speed(struct rtw89_dev *rtwdev,
23 u32 *phy_offset)
24 {
25 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
26 struct pci_dev *pdev = rtwpci->pdev;
27 u32 val;
28 int ret;
29
30 ret = pci_read_config_dword(pdev, RTW89_PCIE_L1_STS_V1, &val);
31 if (ret)
32 return ret;
33
34 val = u32_get_bits(val, RTW89_BCFG_LINK_SPEED_MASK);
35 if (val == RTW89_PCIE_GEN1_SPEED) {
36 *phy_offset = R_RAC_DIRECT_OFFSET_G1;
37 } else if (val == RTW89_PCIE_GEN2_SPEED) {
38 *phy_offset = R_RAC_DIRECT_OFFSET_G2;
39 } else {
40 rtw89_warn(rtwdev, "Unknown PCI link speed %d\n", val);
41 return -EFAULT;
42 }
43
44 return 0;
45 }
46
rtw89_pci_rst_bdram_ax(struct rtw89_dev * rtwdev)47 static int rtw89_pci_rst_bdram_ax(struct rtw89_dev *rtwdev)
48 {
49 u32 val;
50 int ret;
51
52 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RST_BDRAM);
53
54 ret = read_poll_timeout_atomic(rtw89_read32, val, !(val & B_AX_RST_BDRAM),
55 1, RTW89_PCI_POLL_BDRAM_RST_CNT, false,
56 rtwdev, R_AX_PCIE_INIT_CFG1);
57
58 return ret;
59 }
60
rtw89_pci_dma_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_dma_ring * bd_ring,u32 cur_idx,bool tx)61 static u32 rtw89_pci_dma_recalc(struct rtw89_dev *rtwdev,
62 struct rtw89_pci_dma_ring *bd_ring,
63 u32 cur_idx, bool tx)
64 {
65 const struct rtw89_pci_info *info = rtwdev->pci_info;
66 u32 cnt, cur_rp, wp, rp, len;
67
68 rp = bd_ring->rp;
69 wp = bd_ring->wp;
70 len = bd_ring->len;
71
72 cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
73 if (tx) {
74 cnt = cur_rp >= rp ? cur_rp - rp : len - (rp - cur_rp);
75 } else {
76 if (info->rx_ring_eq_is_full)
77 wp += 1;
78
79 cnt = cur_rp >= wp ? cur_rp - wp : len - (wp - cur_rp);
80 }
81
82 bd_ring->rp = cur_rp;
83
84 return cnt;
85 }
86
rtw89_pci_txbd_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)87 static u32 rtw89_pci_txbd_recalc(struct rtw89_dev *rtwdev,
88 struct rtw89_pci_tx_ring *tx_ring)
89 {
90 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
91 u32 addr_idx = bd_ring->addr.idx;
92 u32 cnt, idx;
93
94 idx = rtw89_read32(rtwdev, addr_idx);
95 cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, true);
96
97 return cnt;
98 }
99
rtw89_pci_release_fwcmd(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,u32 cnt,bool release_all)100 static void rtw89_pci_release_fwcmd(struct rtw89_dev *rtwdev,
101 struct rtw89_pci *rtwpci,
102 u32 cnt, bool release_all)
103 {
104 struct rtw89_pci_tx_data *tx_data;
105 struct sk_buff *skb;
106 u32 qlen;
107
108 while (cnt--) {
109 skb = skb_dequeue(&rtwpci->h2c_queue);
110 if (!skb) {
111 rtw89_err(rtwdev, "failed to pre-release fwcmd\n");
112 return;
113 }
114 skb_queue_tail(&rtwpci->h2c_release_queue, skb);
115 }
116
117 qlen = skb_queue_len(&rtwpci->h2c_release_queue);
118 if (!release_all)
119 qlen = qlen > RTW89_PCI_MULTITAG ? qlen - RTW89_PCI_MULTITAG : 0;
120
121 while (qlen--) {
122 skb = skb_dequeue(&rtwpci->h2c_release_queue);
123 if (!skb) {
124 rtw89_err(rtwdev, "failed to release fwcmd\n");
125 return;
126 }
127 tx_data = RTW89_PCI_TX_SKB_CB(skb);
128 dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
129 DMA_TO_DEVICE);
130 dev_kfree_skb_any(skb);
131 }
132 }
133
rtw89_pci_reclaim_tx_fwcmd(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)134 static void rtw89_pci_reclaim_tx_fwcmd(struct rtw89_dev *rtwdev,
135 struct rtw89_pci *rtwpci)
136 {
137 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
138 u32 cnt;
139
140 cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
141 if (!cnt)
142 return;
143 rtw89_pci_release_fwcmd(rtwdev, rtwpci, cnt, false);
144 }
145
rtw89_pci_rxbd_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring)146 static u32 rtw89_pci_rxbd_recalc(struct rtw89_dev *rtwdev,
147 struct rtw89_pci_rx_ring *rx_ring)
148 {
149 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
150 u32 addr_idx = bd_ring->addr.idx;
151 u32 cnt, idx;
152
153 idx = rtw89_read32(rtwdev, addr_idx);
154 cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, false);
155
156 return cnt;
157 }
158
rtw89_pci_sync_skb_for_cpu(struct rtw89_dev * rtwdev,struct sk_buff * skb)159 static void rtw89_pci_sync_skb_for_cpu(struct rtw89_dev *rtwdev,
160 struct sk_buff *skb)
161 {
162 struct rtw89_pci_rx_info *rx_info;
163 dma_addr_t dma;
164
165 rx_info = RTW89_PCI_RX_SKB_CB(skb);
166 dma = rx_info->dma;
167 dma_sync_single_for_cpu(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
168 DMA_FROM_DEVICE);
169 }
170
rtw89_pci_sync_skb_for_device(struct rtw89_dev * rtwdev,struct sk_buff * skb)171 static void rtw89_pci_sync_skb_for_device(struct rtw89_dev *rtwdev,
172 struct sk_buff *skb)
173 {
174 struct rtw89_pci_rx_info *rx_info;
175 dma_addr_t dma;
176
177 rx_info = RTW89_PCI_RX_SKB_CB(skb);
178 dma = rx_info->dma;
179 dma_sync_single_for_device(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
180 DMA_FROM_DEVICE);
181 }
182
rtw89_pci_rxbd_info_update(struct rtw89_dev * rtwdev,struct sk_buff * skb)183 static void rtw89_pci_rxbd_info_update(struct rtw89_dev *rtwdev,
184 struct sk_buff *skb)
185 {
186 struct rtw89_pci_rx_info *rx_info = RTW89_PCI_RX_SKB_CB(skb);
187 struct rtw89_pci_rxbd_info *rxbd_info;
188 __le32 info;
189
190 rxbd_info = (struct rtw89_pci_rxbd_info *)skb->data;
191 info = rxbd_info->dword;
192
193 rx_info->fs = le32_get_bits(info, RTW89_PCI_RXBD_FS);
194 rx_info->ls = le32_get_bits(info, RTW89_PCI_RXBD_LS);
195 rx_info->len = le32_get_bits(info, RTW89_PCI_RXBD_WRITE_SIZE);
196 rx_info->tag = le32_get_bits(info, RTW89_PCI_RXBD_TAG);
197 }
198
rtw89_pci_validate_rx_tag(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,struct sk_buff * skb)199 static int rtw89_pci_validate_rx_tag(struct rtw89_dev *rtwdev,
200 struct rtw89_pci_rx_ring *rx_ring,
201 struct sk_buff *skb)
202 {
203 struct rtw89_pci_rx_info *rx_info = RTW89_PCI_RX_SKB_CB(skb);
204 const struct rtw89_pci_info *info = rtwdev->pci_info;
205 u32 target_rx_tag;
206
207 if (!info->check_rx_tag)
208 return 0;
209
210 /* valid range is 1 ~ 0x1FFF */
211 if (rx_ring->target_rx_tag == 0)
212 target_rx_tag = 1;
213 else
214 target_rx_tag = rx_ring->target_rx_tag;
215
216 if (rx_info->tag != target_rx_tag) {
217 rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "mismatch RX tag 0x%x 0x%x\n",
218 rx_info->tag, target_rx_tag);
219 return -EAGAIN;
220 }
221
222 return 0;
223 }
224
225 static
rtw89_pci_sync_skb_for_device_and_validate_rx_info(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,struct sk_buff * skb)226 int rtw89_pci_sync_skb_for_device_and_validate_rx_info(struct rtw89_dev *rtwdev,
227 struct rtw89_pci_rx_ring *rx_ring,
228 struct sk_buff *skb)
229 {
230 struct rtw89_pci_rx_info *rx_info = RTW89_PCI_RX_SKB_CB(skb);
231 int rx_tag_retry = 1000;
232 int ret;
233
234 do {
235 rtw89_pci_sync_skb_for_cpu(rtwdev, skb);
236 rtw89_pci_rxbd_info_update(rtwdev, skb);
237
238 ret = rtw89_pci_validate_rx_tag(rtwdev, rx_ring, skb);
239 if (ret != -EAGAIN)
240 break;
241 } while (rx_tag_retry--);
242
243 /* update target rx_tag for next RX */
244 rx_ring->target_rx_tag = rx_info->tag + 1;
245
246 return ret;
247 }
248
rtw89_pci_ctrl_txdma_ch_ax(struct rtw89_dev * rtwdev,bool enable)249 static void rtw89_pci_ctrl_txdma_ch_ax(struct rtw89_dev *rtwdev, bool enable)
250 {
251 const struct rtw89_pci_info *info = rtwdev->pci_info;
252 const struct rtw89_reg_def *dma_stop1 = &info->dma_stop1;
253 const struct rtw89_reg_def *dma_stop2 = &info->dma_stop2;
254
255 if (enable) {
256 rtw89_write32_clr(rtwdev, dma_stop1->addr, dma_stop1->mask);
257 if (dma_stop2->addr)
258 rtw89_write32_clr(rtwdev, dma_stop2->addr, dma_stop2->mask);
259 } else {
260 rtw89_write32_set(rtwdev, dma_stop1->addr, dma_stop1->mask);
261 if (dma_stop2->addr)
262 rtw89_write32_set(rtwdev, dma_stop2->addr, dma_stop2->mask);
263 }
264 }
265
rtw89_pci_ctrl_txdma_fw_ch_ax(struct rtw89_dev * rtwdev,bool enable)266 static void rtw89_pci_ctrl_txdma_fw_ch_ax(struct rtw89_dev *rtwdev, bool enable)
267 {
268 const struct rtw89_pci_info *info = rtwdev->pci_info;
269 const struct rtw89_reg_def *dma_stop1 = &info->dma_stop1;
270
271 if (enable)
272 rtw89_write32_clr(rtwdev, dma_stop1->addr, B_AX_STOP_CH12);
273 else
274 rtw89_write32_set(rtwdev, dma_stop1->addr, B_AX_STOP_CH12);
275 }
276
277 static bool
rtw89_skb_put_rx_data(struct rtw89_dev * rtwdev,bool fs,bool ls,struct sk_buff * new,const struct sk_buff * skb,u32 offset,const struct rtw89_pci_rx_info * rx_info,const struct rtw89_rx_desc_info * desc_info)278 rtw89_skb_put_rx_data(struct rtw89_dev *rtwdev, bool fs, bool ls,
279 struct sk_buff *new,
280 const struct sk_buff *skb, u32 offset,
281 const struct rtw89_pci_rx_info *rx_info,
282 const struct rtw89_rx_desc_info *desc_info)
283 {
284 u32 copy_len = rx_info->len - offset;
285
286 if (unlikely(skb_tailroom(new) < copy_len)) {
287 rtw89_debug(rtwdev, RTW89_DBG_TXRX,
288 "invalid rx data length bd_len=%d desc_len=%d offset=%d (fs=%d ls=%d)\n",
289 rx_info->len, desc_info->pkt_size, offset, fs, ls);
290 rtw89_hex_dump(rtwdev, RTW89_DBG_TXRX, "rx_data: ",
291 skb->data, rx_info->len);
292 /* length of a single segment skb is desc_info->pkt_size */
293 if (fs && ls) {
294 copy_len = desc_info->pkt_size;
295 } else {
296 rtw89_info(rtwdev, "drop rx data due to invalid length\n");
297 return false;
298 }
299 }
300
301 skb_put_data(new, skb->data + offset, copy_len);
302
303 return true;
304 }
305
rtw89_pci_get_rx_skb_idx(struct rtw89_dev * rtwdev,struct rtw89_pci_dma_ring * bd_ring)306 static u32 rtw89_pci_get_rx_skb_idx(struct rtw89_dev *rtwdev,
307 struct rtw89_pci_dma_ring *bd_ring)
308 {
309 const struct rtw89_pci_info *info = rtwdev->pci_info;
310 u32 wp = bd_ring->wp;
311
312 if (!info->rx_ring_eq_is_full)
313 return wp;
314
315 if (++wp >= bd_ring->len)
316 wp = 0;
317
318 return wp;
319 }
320
rtw89_pci_rxbd_deliver_skbs(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring)321 static u32 rtw89_pci_rxbd_deliver_skbs(struct rtw89_dev *rtwdev,
322 struct rtw89_pci_rx_ring *rx_ring)
323 {
324 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
325 struct rtw89_pci_rx_info *rx_info;
326 struct rtw89_rx_desc_info *desc_info = &rx_ring->diliver_desc;
327 struct sk_buff *new = rx_ring->diliver_skb;
328 struct sk_buff *skb;
329 u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
330 u32 skb_idx;
331 u32 offset;
332 u32 cnt = 1;
333 bool fs, ls;
334 int ret;
335
336 skb_idx = rtw89_pci_get_rx_skb_idx(rtwdev, bd_ring);
337 skb = rx_ring->buf[skb_idx];
338
339 ret = rtw89_pci_sync_skb_for_device_and_validate_rx_info(rtwdev, rx_ring, skb);
340 if (ret) {
341 rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
342 bd_ring->wp, ret);
343 goto err_sync_device;
344 }
345
346 rx_info = RTW89_PCI_RX_SKB_CB(skb);
347 fs = rx_info->fs;
348 ls = rx_info->ls;
349
350 if (fs) {
351 if (new) {
352 rtw89_debug(rtwdev, RTW89_DBG_UNEXP,
353 "skb should not be ready before first segment start\n");
354 goto err_sync_device;
355 }
356 if (desc_info->ready) {
357 rtw89_warn(rtwdev, "desc info should not be ready before first segment start\n");
358 goto err_sync_device;
359 }
360
361 rtw89_chip_query_rxdesc(rtwdev, desc_info, skb->data, rxinfo_size);
362
363 new = rtw89_alloc_skb_for_rx(rtwdev, desc_info->pkt_size);
364 if (!new)
365 goto err_sync_device;
366
367 rx_ring->diliver_skb = new;
368
369 /* first segment has RX desc */
370 offset = desc_info->offset + desc_info->rxd_len;
371 } else {
372 offset = sizeof(struct rtw89_pci_rxbd_info);
373 if (!new) {
374 rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "no last skb\n");
375 goto err_sync_device;
376 }
377 }
378 if (!rtw89_skb_put_rx_data(rtwdev, fs, ls, new, skb, offset, rx_info, desc_info))
379 goto err_sync_device;
380 rtw89_pci_sync_skb_for_device(rtwdev, skb);
381 rtw89_pci_rxbd_increase(rx_ring, 1);
382
383 if (!desc_info->ready) {
384 rtw89_warn(rtwdev, "no rx desc information\n");
385 goto err_free_resource;
386 }
387 if (ls) {
388 rtw89_core_rx(rtwdev, desc_info, new);
389 rx_ring->diliver_skb = NULL;
390 desc_info->ready = false;
391 }
392
393 return cnt;
394
395 err_sync_device:
396 rtw89_pci_sync_skb_for_device(rtwdev, skb);
397 rtw89_pci_rxbd_increase(rx_ring, 1);
398 err_free_resource:
399 if (new)
400 dev_kfree_skb_any(new);
401 rx_ring->diliver_skb = NULL;
402 desc_info->ready = false;
403
404 return cnt;
405 }
406
rtw89_pci_rxbd_deliver(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 cnt)407 static void rtw89_pci_rxbd_deliver(struct rtw89_dev *rtwdev,
408 struct rtw89_pci_rx_ring *rx_ring,
409 u32 cnt)
410 {
411 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
412 u32 rx_cnt;
413
414 while (cnt && rtwdev->napi_budget_countdown > 0) {
415 rx_cnt = rtw89_pci_rxbd_deliver_skbs(rtwdev, rx_ring);
416 if (!rx_cnt) {
417 rtw89_err(rtwdev, "failed to deliver RXBD skb\n");
418
419 /* skip the rest RXBD bufs */
420 rtw89_pci_rxbd_increase(rx_ring, cnt);
421 break;
422 }
423
424 cnt -= rx_cnt;
425 }
426
427 rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
428 }
429
rtw89_pci_poll_rxq_dma(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,int budget)430 static int rtw89_pci_poll_rxq_dma(struct rtw89_dev *rtwdev,
431 struct rtw89_pci *rtwpci, int budget)
432 {
433 struct rtw89_pci_rx_ring *rx_ring;
434 int countdown = rtwdev->napi_budget_countdown;
435 u32 cnt;
436
437 rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RXQ];
438
439 cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
440 if (!cnt)
441 return 0;
442
443 cnt = min_t(u32, budget, cnt);
444
445 rtw89_pci_rxbd_deliver(rtwdev, rx_ring, cnt);
446
447 /* In case of flushing pending SKBs, the countdown may exceed. */
448 if (rtwdev->napi_budget_countdown <= 0)
449 return budget;
450
451 return budget - countdown;
452 }
453
rtw89_pci_tx_status(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct sk_buff * skb,u8 tx_status)454 static void rtw89_pci_tx_status(struct rtw89_dev *rtwdev,
455 struct rtw89_pci_tx_ring *tx_ring,
456 struct sk_buff *skb, u8 tx_status)
457 {
458 struct rtw89_tx_skb_data *skb_data = RTW89_TX_SKB_CB(skb);
459 struct ieee80211_tx_info *info;
460
461 if (rtw89_core_tx_wait_complete(rtwdev, skb_data, tx_status == RTW89_TX_DONE))
462 return;
463
464 info = IEEE80211_SKB_CB(skb);
465 ieee80211_tx_info_clear_status(info);
466
467 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
468 info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
469 if (tx_status == RTW89_TX_DONE) {
470 info->flags |= IEEE80211_TX_STAT_ACK;
471 tx_ring->tx_acked++;
472 } else {
473 if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS)
474 rtw89_debug(rtwdev, RTW89_DBG_FW,
475 "failed to TX of status %x\n", tx_status);
476 switch (tx_status) {
477 case RTW89_TX_RETRY_LIMIT:
478 tx_ring->tx_retry_lmt++;
479 break;
480 case RTW89_TX_LIFE_TIME:
481 tx_ring->tx_life_time++;
482 break;
483 case RTW89_TX_MACID_DROP:
484 tx_ring->tx_mac_id_drop++;
485 break;
486 default:
487 rtw89_warn(rtwdev, "invalid TX status %x\n", tx_status);
488 break;
489 }
490 }
491
492 ieee80211_tx_status_ni(rtwdev->hw, skb);
493 }
494
rtw89_pci_reclaim_txbd(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)495 static void rtw89_pci_reclaim_txbd(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
496 {
497 struct rtw89_pci_tx_wd *txwd;
498 u32 cnt;
499
500 cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
501 while (cnt--) {
502 txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
503 if (!txwd) {
504 rtw89_warn(rtwdev, "No busy txwd pages available\n");
505 break;
506 }
507
508 list_del_init(&txwd->list);
509
510 /* this skb has been freed by RPP */
511 if (skb_queue_len(&txwd->queue) == 0)
512 rtw89_pci_enqueue_txwd(tx_ring, txwd);
513 }
514 }
515
rtw89_pci_release_busy_txwd(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)516 static void rtw89_pci_release_busy_txwd(struct rtw89_dev *rtwdev,
517 struct rtw89_pci_tx_ring *tx_ring)
518 {
519 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
520 struct rtw89_pci_tx_wd *txwd;
521 int i;
522
523 for (i = 0; i < wd_ring->page_num; i++) {
524 txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
525 if (!txwd)
526 break;
527
528 list_del_init(&txwd->list);
529 }
530 }
531
rtw89_pci_release_txwd_skb(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_wd * txwd,u16 seq,u8 tx_status)532 static void rtw89_pci_release_txwd_skb(struct rtw89_dev *rtwdev,
533 struct rtw89_pci_tx_ring *tx_ring,
534 struct rtw89_pci_tx_wd *txwd, u16 seq,
535 u8 tx_status)
536 {
537 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
538 struct rtw89_pci_tx_data *tx_data;
539 struct sk_buff *skb, *tmp;
540 u8 txch = tx_ring->txch;
541
542 if (!list_empty(&txwd->list)) {
543 rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
544 /* In low power mode, RPP can receive before updating of TX BD.
545 * In normal mode, it should not happen so give it a warning.
546 */
547 if (!rtwpci->low_power && !list_empty(&txwd->list))
548 rtw89_warn(rtwdev, "queue %d txwd %d is not idle\n",
549 txch, seq);
550 }
551
552 skb_queue_walk_safe(&txwd->queue, skb, tmp) {
553 skb_unlink(skb, &txwd->queue);
554
555 tx_data = RTW89_PCI_TX_SKB_CB(skb);
556 dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
557 DMA_TO_DEVICE);
558
559 rtw89_pci_tx_status(rtwdev, tx_ring, skb, tx_status);
560 }
561
562 if (list_empty(&txwd->list))
563 rtw89_pci_enqueue_txwd(tx_ring, txwd);
564 }
565
rtw89_pci_release_rpp(struct rtw89_dev * rtwdev,struct rtw89_pci_rpp_fmt * rpp)566 static void rtw89_pci_release_rpp(struct rtw89_dev *rtwdev,
567 struct rtw89_pci_rpp_fmt *rpp)
568 {
569 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
570 struct rtw89_pci_tx_ring *tx_ring;
571 struct rtw89_pci_tx_wd_ring *wd_ring;
572 struct rtw89_pci_tx_wd *txwd;
573 u16 seq;
574 u8 qsel, tx_status, txch;
575
576 seq = le32_get_bits(rpp->dword, RTW89_PCI_RPP_SEQ);
577 qsel = le32_get_bits(rpp->dword, RTW89_PCI_RPP_QSEL);
578 tx_status = le32_get_bits(rpp->dword, RTW89_PCI_RPP_TX_STATUS);
579 txch = rtw89_core_get_ch_dma(rtwdev, qsel);
580
581 if (txch == RTW89_TXCH_CH12) {
582 rtw89_warn(rtwdev, "should no fwcmd release report\n");
583 return;
584 }
585
586 tx_ring = &rtwpci->tx_rings[txch];
587 wd_ring = &tx_ring->wd_ring;
588 txwd = &wd_ring->pages[seq];
589
590 rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, seq, tx_status);
591 }
592
rtw89_pci_release_pending_txwd_skb(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)593 static void rtw89_pci_release_pending_txwd_skb(struct rtw89_dev *rtwdev,
594 struct rtw89_pci_tx_ring *tx_ring)
595 {
596 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
597 struct rtw89_pci_tx_wd *txwd;
598 int i;
599
600 for (i = 0; i < wd_ring->page_num; i++) {
601 txwd = &wd_ring->pages[i];
602
603 if (!list_empty(&txwd->list))
604 continue;
605
606 rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, i, RTW89_TX_MACID_DROP);
607 }
608 }
609
rtw89_pci_release_tx_skbs(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 max_cnt)610 static u32 rtw89_pci_release_tx_skbs(struct rtw89_dev *rtwdev,
611 struct rtw89_pci_rx_ring *rx_ring,
612 u32 max_cnt)
613 {
614 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
615 struct rtw89_pci_rx_info *rx_info;
616 struct rtw89_pci_rpp_fmt *rpp;
617 struct rtw89_rx_desc_info desc_info = {};
618 struct sk_buff *skb;
619 u32 cnt = 0;
620 u32 rpp_size = sizeof(struct rtw89_pci_rpp_fmt);
621 u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
622 u32 skb_idx;
623 u32 offset;
624 int ret;
625
626 skb_idx = rtw89_pci_get_rx_skb_idx(rtwdev, bd_ring);
627 skb = rx_ring->buf[skb_idx];
628
629 ret = rtw89_pci_sync_skb_for_device_and_validate_rx_info(rtwdev, rx_ring, skb);
630 if (ret) {
631 rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
632 bd_ring->wp, ret);
633 goto err_sync_device;
634 }
635
636 rx_info = RTW89_PCI_RX_SKB_CB(skb);
637 if (!rx_info->fs || !rx_info->ls) {
638 rtw89_err(rtwdev, "cannot process RP frame not set FS/LS\n");
639 return cnt;
640 }
641
642 rtw89_chip_query_rxdesc(rtwdev, &desc_info, skb->data, rxinfo_size);
643
644 /* first segment has RX desc */
645 offset = desc_info.offset + desc_info.rxd_len;
646 for (; offset + rpp_size <= rx_info->len; offset += rpp_size) {
647 rpp = (struct rtw89_pci_rpp_fmt *)(skb->data + offset);
648 rtw89_pci_release_rpp(rtwdev, rpp);
649 }
650
651 rtw89_pci_sync_skb_for_device(rtwdev, skb);
652 rtw89_pci_rxbd_increase(rx_ring, 1);
653 cnt++;
654
655 return cnt;
656
657 err_sync_device:
658 rtw89_pci_sync_skb_for_device(rtwdev, skb);
659 return 0;
660 }
661
rtw89_pci_release_tx(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 cnt)662 static void rtw89_pci_release_tx(struct rtw89_dev *rtwdev,
663 struct rtw89_pci_rx_ring *rx_ring,
664 u32 cnt)
665 {
666 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
667 u32 release_cnt;
668
669 while (cnt) {
670 release_cnt = rtw89_pci_release_tx_skbs(rtwdev, rx_ring, cnt);
671 if (!release_cnt) {
672 rtw89_err(rtwdev, "failed to release TX skbs\n");
673
674 /* skip the rest RXBD bufs */
675 rtw89_pci_rxbd_increase(rx_ring, cnt);
676 break;
677 }
678
679 cnt -= release_cnt;
680 }
681
682 rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
683 }
684
rtw89_pci_poll_rpq_dma(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,int budget)685 static int rtw89_pci_poll_rpq_dma(struct rtw89_dev *rtwdev,
686 struct rtw89_pci *rtwpci, int budget)
687 {
688 struct rtw89_pci_rx_ring *rx_ring;
689 u32 cnt;
690 int work_done;
691
692 rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
693
694 spin_lock_bh(&rtwpci->trx_lock);
695
696 cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
697 if (cnt == 0)
698 goto out_unlock;
699
700 rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
701
702 out_unlock:
703 spin_unlock_bh(&rtwpci->trx_lock);
704
705 /* always release all RPQ */
706 work_done = min_t(int, cnt, budget);
707 rtwdev->napi_budget_countdown -= work_done;
708
709 return work_done;
710 }
711
rtw89_pci_isr_rxd_unavail(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)712 static void rtw89_pci_isr_rxd_unavail(struct rtw89_dev *rtwdev,
713 struct rtw89_pci *rtwpci)
714 {
715 struct rtw89_pci_rx_ring *rx_ring;
716 struct rtw89_pci_dma_ring *bd_ring;
717 u32 reg_idx;
718 u16 hw_idx, hw_idx_next, host_idx;
719 int i;
720
721 for (i = 0; i < RTW89_RXCH_NUM; i++) {
722 rx_ring = &rtwpci->rx_rings[i];
723 bd_ring = &rx_ring->bd_ring;
724
725 reg_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
726 hw_idx = FIELD_GET(TXBD_HW_IDX_MASK, reg_idx);
727 host_idx = FIELD_GET(TXBD_HOST_IDX_MASK, reg_idx);
728 hw_idx_next = (hw_idx + 1) % bd_ring->len;
729
730 if (hw_idx_next == host_idx)
731 rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "%d RXD unavailable\n", i);
732
733 rtw89_debug(rtwdev, RTW89_DBG_TXRX,
734 "%d RXD unavailable, idx=0x%08x, len=%d\n",
735 i, reg_idx, bd_ring->len);
736 }
737 }
738
rtw89_pci_recognize_intrs(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)739 void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
740 struct rtw89_pci *rtwpci,
741 struct rtw89_pci_isrs *isrs)
742 {
743 isrs->halt_c2h_isrs = rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs;
744 isrs->isrs[0] = rtw89_read32(rtwdev, R_AX_PCIE_HISR00) & rtwpci->intrs[0];
745 isrs->isrs[1] = rtw89_read32(rtwdev, R_AX_PCIE_HISR10) & rtwpci->intrs[1];
746
747 rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
748 rtw89_write32(rtwdev, R_AX_PCIE_HISR00, isrs->isrs[0]);
749 rtw89_write32(rtwdev, R_AX_PCIE_HISR10, isrs->isrs[1]);
750 }
751 EXPORT_SYMBOL(rtw89_pci_recognize_intrs);
752
rtw89_pci_recognize_intrs_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)753 void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
754 struct rtw89_pci *rtwpci,
755 struct rtw89_pci_isrs *isrs)
756 {
757 isrs->ind_isrs = rtw89_read32(rtwdev, R_AX_PCIE_HISR00_V1) & rtwpci->ind_intrs;
758 isrs->halt_c2h_isrs = isrs->ind_isrs & B_AX_HS0ISR_IND_INT_EN ?
759 rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs : 0;
760 isrs->isrs[0] = isrs->ind_isrs & B_AX_HCI_AXIDMA_INT_EN ?
761 rtw89_read32(rtwdev, R_AX_HAXI_HISR00) & rtwpci->intrs[0] : 0;
762 isrs->isrs[1] = isrs->ind_isrs & B_AX_HS1ISR_IND_INT_EN ?
763 rtw89_read32(rtwdev, R_AX_HISR1) & rtwpci->intrs[1] : 0;
764
765 if (isrs->halt_c2h_isrs)
766 rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
767 if (isrs->isrs[0])
768 rtw89_write32(rtwdev, R_AX_HAXI_HISR00, isrs->isrs[0]);
769 if (isrs->isrs[1])
770 rtw89_write32(rtwdev, R_AX_HISR1, isrs->isrs[1]);
771 }
772 EXPORT_SYMBOL(rtw89_pci_recognize_intrs_v1);
773
rtw89_pci_recognize_intrs_v2(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)774 void rtw89_pci_recognize_intrs_v2(struct rtw89_dev *rtwdev,
775 struct rtw89_pci *rtwpci,
776 struct rtw89_pci_isrs *isrs)
777 {
778 isrs->ind_isrs = rtw89_read32(rtwdev, R_BE_PCIE_HISR) & rtwpci->ind_intrs;
779 isrs->halt_c2h_isrs = isrs->ind_isrs & B_BE_HS0ISR_IND_INT ?
780 rtw89_read32(rtwdev, R_BE_HISR0) & rtwpci->halt_c2h_intrs : 0;
781 isrs->isrs[0] = isrs->ind_isrs & B_BE_HCI_AXIDMA_INT ?
782 rtw89_read32(rtwdev, R_BE_HAXI_HISR00) & rtwpci->intrs[0] : 0;
783 isrs->isrs[1] = rtw89_read32(rtwdev, R_BE_PCIE_DMA_ISR) & rtwpci->intrs[1];
784
785 if (isrs->halt_c2h_isrs)
786 rtw89_write32(rtwdev, R_BE_HISR0, isrs->halt_c2h_isrs);
787 if (isrs->isrs[0])
788 rtw89_write32(rtwdev, R_BE_HAXI_HISR00, isrs->isrs[0]);
789 if (isrs->isrs[1])
790 rtw89_write32(rtwdev, R_BE_PCIE_DMA_ISR, isrs->isrs[1]);
791 rtw89_write32(rtwdev, R_BE_PCIE_HISR, isrs->ind_isrs);
792 }
793 EXPORT_SYMBOL(rtw89_pci_recognize_intrs_v2);
794
rtw89_pci_enable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)795 void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
796 {
797 rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
798 rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, rtwpci->intrs[0]);
799 rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, rtwpci->intrs[1]);
800 }
801 EXPORT_SYMBOL(rtw89_pci_enable_intr);
802
rtw89_pci_disable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)803 void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
804 {
805 rtw89_write32(rtwdev, R_AX_HIMR0, 0);
806 rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, 0);
807 rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, 0);
808 }
809 EXPORT_SYMBOL(rtw89_pci_disable_intr);
810
rtw89_pci_enable_intr_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)811 void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
812 {
813 rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, rtwpci->ind_intrs);
814 rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
815 rtw89_write32(rtwdev, R_AX_HAXI_HIMR00, rtwpci->intrs[0]);
816 rtw89_write32(rtwdev, R_AX_HIMR1, rtwpci->intrs[1]);
817 }
818 EXPORT_SYMBOL(rtw89_pci_enable_intr_v1);
819
rtw89_pci_disable_intr_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)820 void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
821 {
822 rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, 0);
823 }
824 EXPORT_SYMBOL(rtw89_pci_disable_intr_v1);
825
rtw89_pci_enable_intr_v2(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)826 void rtw89_pci_enable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
827 {
828 rtw89_write32(rtwdev, R_BE_HIMR0, rtwpci->halt_c2h_intrs);
829 rtw89_write32(rtwdev, R_BE_HAXI_HIMR00, rtwpci->intrs[0]);
830 rtw89_write32(rtwdev, R_BE_PCIE_DMA_IMR_0_V1, rtwpci->intrs[1]);
831 rtw89_write32(rtwdev, R_BE_PCIE_HIMR0, rtwpci->ind_intrs);
832 }
833 EXPORT_SYMBOL(rtw89_pci_enable_intr_v2);
834
rtw89_pci_disable_intr_v2(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)835 void rtw89_pci_disable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
836 {
837 rtw89_write32(rtwdev, R_BE_PCIE_HIMR0, 0);
838 rtw89_write32(rtwdev, R_BE_PCIE_DMA_IMR_0_V1, 0);
839 }
840 EXPORT_SYMBOL(rtw89_pci_disable_intr_v2);
841
rtw89_pci_ops_recovery_start(struct rtw89_dev * rtwdev)842 static void rtw89_pci_ops_recovery_start(struct rtw89_dev *rtwdev)
843 {
844 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
845 unsigned long flags;
846
847 spin_lock_irqsave(&rtwpci->irq_lock, flags);
848 rtw89_chip_disable_intr(rtwdev, rtwpci);
849 rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_START);
850 rtw89_chip_enable_intr(rtwdev, rtwpci);
851 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
852 }
853
rtw89_pci_ops_recovery_complete(struct rtw89_dev * rtwdev)854 static void rtw89_pci_ops_recovery_complete(struct rtw89_dev *rtwdev)
855 {
856 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
857 unsigned long flags;
858
859 spin_lock_irqsave(&rtwpci->irq_lock, flags);
860 rtw89_chip_disable_intr(rtwdev, rtwpci);
861 rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE);
862 rtw89_chip_enable_intr(rtwdev, rtwpci);
863 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
864 }
865
rtw89_pci_low_power_interrupt_handler(struct rtw89_dev * rtwdev)866 static void rtw89_pci_low_power_interrupt_handler(struct rtw89_dev *rtwdev)
867 {
868 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
869 int budget = NAPI_POLL_WEIGHT;
870
871 /* To prevent RXQ get stuck due to run out of budget. */
872 rtwdev->napi_budget_countdown = budget;
873
874 rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, budget);
875 rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, budget);
876 }
877
rtw89_pci_interrupt_threadfn(int irq,void * dev)878 static irqreturn_t rtw89_pci_interrupt_threadfn(int irq, void *dev)
879 {
880 struct rtw89_dev *rtwdev = dev;
881 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
882 const struct rtw89_pci_info *info = rtwdev->pci_info;
883 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
884 struct rtw89_pci_isrs isrs;
885 unsigned long flags;
886
887 spin_lock_irqsave(&rtwpci->irq_lock, flags);
888 rtw89_chip_recognize_intrs(rtwdev, rtwpci, &isrs);
889 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
890
891 if (unlikely(isrs.isrs[0] & gen_def->isr_rdu))
892 rtw89_pci_isr_rxd_unavail(rtwdev, rtwpci);
893
894 if (unlikely(isrs.halt_c2h_isrs & gen_def->isr_halt_c2h))
895 rtw89_ser_notify(rtwdev, rtw89_mac_get_err_status(rtwdev));
896
897 if (unlikely(isrs.halt_c2h_isrs & gen_def->isr_wdt_timeout))
898 rtw89_ser_notify(rtwdev, MAC_AX_ERR_L2_ERR_WDT_TIMEOUT_INT);
899
900 if (unlikely(rtwpci->under_recovery))
901 goto enable_intr;
902
903 if (unlikely(rtwpci->low_power)) {
904 rtw89_pci_low_power_interrupt_handler(rtwdev);
905 goto enable_intr;
906 }
907
908 if (likely(rtwpci->running)) {
909 local_bh_disable();
910 napi_schedule(&rtwdev->napi);
911 local_bh_enable();
912 }
913
914 return IRQ_HANDLED;
915
916 enable_intr:
917 spin_lock_irqsave(&rtwpci->irq_lock, flags);
918 if (likely(rtwpci->running))
919 rtw89_chip_enable_intr(rtwdev, rtwpci);
920 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
921 return IRQ_HANDLED;
922 }
923
rtw89_pci_interrupt_handler(int irq,void * dev)924 static irqreturn_t rtw89_pci_interrupt_handler(int irq, void *dev)
925 {
926 struct rtw89_dev *rtwdev = dev;
927 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
928 unsigned long flags;
929 irqreturn_t irqret = IRQ_WAKE_THREAD;
930
931 spin_lock_irqsave(&rtwpci->irq_lock, flags);
932
933 /* If interrupt event is on the road, it is still trigger interrupt
934 * even we have done pci_stop() to turn off IMR.
935 */
936 if (unlikely(!rtwpci->running)) {
937 irqret = IRQ_HANDLED;
938 goto exit;
939 }
940
941 rtw89_chip_disable_intr(rtwdev, rtwpci);
942 exit:
943 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
944
945 return irqret;
946 }
947
948 #define DEF_TXCHADDRS_TYPE2(gen, ch_idx, txch, v...) \
949 [RTW89_TXCH_##ch_idx] = { \
950 .num = R_##gen##_##txch##_TXBD_NUM ##v, \
951 .idx = R_##gen##_##txch##_TXBD_IDX ##v, \
952 .bdram = 0, \
953 .desa_l = R_##gen##_##txch##_TXBD_DESA_L ##v, \
954 .desa_h = R_##gen##_##txch##_TXBD_DESA_H ##v, \
955 }
956
957 #define DEF_TXCHADDRS_TYPE1(info, txch, v...) \
958 [RTW89_TXCH_##txch] = { \
959 .num = R_AX_##txch##_TXBD_NUM ##v, \
960 .idx = R_AX_##txch##_TXBD_IDX ##v, \
961 .bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
962 .desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
963 .desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
964 }
965
966 #define DEF_TXCHADDRS(info, txch, v...) \
967 [RTW89_TXCH_##txch] = { \
968 .num = R_AX_##txch##_TXBD_NUM, \
969 .idx = R_AX_##txch##_TXBD_IDX, \
970 .bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
971 .desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
972 .desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
973 }
974
975 #define DEF_RXCHADDRS(gen, ch_idx, rxch, v...) \
976 [RTW89_RXCH_##ch_idx] = { \
977 .num = R_##gen##_##rxch##_RXBD_NUM ##v, \
978 .idx = R_##gen##_##rxch##_RXBD_IDX ##v, \
979 .desa_l = R_##gen##_##rxch##_RXBD_DESA_L ##v, \
980 .desa_h = R_##gen##_##rxch##_RXBD_DESA_H ##v, \
981 }
982
983 const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set = {
984 .tx = {
985 DEF_TXCHADDRS(info, ACH0),
986 DEF_TXCHADDRS(info, ACH1),
987 DEF_TXCHADDRS(info, ACH2),
988 DEF_TXCHADDRS(info, ACH3),
989 DEF_TXCHADDRS(info, ACH4),
990 DEF_TXCHADDRS(info, ACH5),
991 DEF_TXCHADDRS(info, ACH6),
992 DEF_TXCHADDRS(info, ACH7),
993 DEF_TXCHADDRS(info, CH8),
994 DEF_TXCHADDRS(info, CH9),
995 DEF_TXCHADDRS_TYPE1(info, CH10),
996 DEF_TXCHADDRS_TYPE1(info, CH11),
997 DEF_TXCHADDRS(info, CH12),
998 },
999 .rx = {
1000 DEF_RXCHADDRS(AX, RXQ, RXQ),
1001 DEF_RXCHADDRS(AX, RPQ, RPQ),
1002 },
1003 };
1004 EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set);
1005
1006 const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1 = {
1007 .tx = {
1008 DEF_TXCHADDRS(info, ACH0, _V1),
1009 DEF_TXCHADDRS(info, ACH1, _V1),
1010 DEF_TXCHADDRS(info, ACH2, _V1),
1011 DEF_TXCHADDRS(info, ACH3, _V1),
1012 DEF_TXCHADDRS(info, ACH4, _V1),
1013 DEF_TXCHADDRS(info, ACH5, _V1),
1014 DEF_TXCHADDRS(info, ACH6, _V1),
1015 DEF_TXCHADDRS(info, ACH7, _V1),
1016 DEF_TXCHADDRS(info, CH8, _V1),
1017 DEF_TXCHADDRS(info, CH9, _V1),
1018 DEF_TXCHADDRS_TYPE1(info, CH10, _V1),
1019 DEF_TXCHADDRS_TYPE1(info, CH11, _V1),
1020 DEF_TXCHADDRS(info, CH12, _V1),
1021 },
1022 .rx = {
1023 DEF_RXCHADDRS(AX, RXQ, RXQ, _V1),
1024 DEF_RXCHADDRS(AX, RPQ, RPQ, _V1),
1025 },
1026 };
1027 EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set_v1);
1028
1029 const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_be = {
1030 .tx = {
1031 DEF_TXCHADDRS_TYPE2(BE, ACH0, CH0, _V1),
1032 DEF_TXCHADDRS_TYPE2(BE, ACH1, CH1, _V1),
1033 DEF_TXCHADDRS_TYPE2(BE, ACH2, CH2, _V1),
1034 DEF_TXCHADDRS_TYPE2(BE, ACH3, CH3, _V1),
1035 DEF_TXCHADDRS_TYPE2(BE, ACH4, CH4, _V1),
1036 DEF_TXCHADDRS_TYPE2(BE, ACH5, CH5, _V1),
1037 DEF_TXCHADDRS_TYPE2(BE, ACH6, CH6, _V1),
1038 DEF_TXCHADDRS_TYPE2(BE, ACH7, CH7, _V1),
1039 DEF_TXCHADDRS_TYPE2(BE, CH8, CH8, _V1),
1040 DEF_TXCHADDRS_TYPE2(BE, CH9, CH9, _V1),
1041 DEF_TXCHADDRS_TYPE2(BE, CH10, CH10, _V1),
1042 DEF_TXCHADDRS_TYPE2(BE, CH11, CH11, _V1),
1043 DEF_TXCHADDRS_TYPE2(BE, CH12, CH12, _V1),
1044 },
1045 .rx = {
1046 DEF_RXCHADDRS(BE, RXQ, RXQ0, _V1),
1047 DEF_RXCHADDRS(BE, RPQ, RPQ0, _V1),
1048 },
1049 };
1050 EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set_be);
1051
1052 #undef DEF_TXCHADDRS_TYPE1
1053 #undef DEF_TXCHADDRS
1054 #undef DEF_RXCHADDRS
1055
rtw89_pci_get_txch_addrs(struct rtw89_dev * rtwdev,enum rtw89_tx_channel txch,const struct rtw89_pci_ch_dma_addr ** addr)1056 static int rtw89_pci_get_txch_addrs(struct rtw89_dev *rtwdev,
1057 enum rtw89_tx_channel txch,
1058 const struct rtw89_pci_ch_dma_addr **addr)
1059 {
1060 const struct rtw89_pci_info *info = rtwdev->pci_info;
1061
1062 if (txch >= RTW89_TXCH_NUM)
1063 return -EINVAL;
1064
1065 *addr = &info->dma_addr_set->tx[txch];
1066
1067 return 0;
1068 }
1069
rtw89_pci_get_rxch_addrs(struct rtw89_dev * rtwdev,enum rtw89_rx_channel rxch,const struct rtw89_pci_ch_dma_addr ** addr)1070 static int rtw89_pci_get_rxch_addrs(struct rtw89_dev *rtwdev,
1071 enum rtw89_rx_channel rxch,
1072 const struct rtw89_pci_ch_dma_addr **addr)
1073 {
1074 const struct rtw89_pci_info *info = rtwdev->pci_info;
1075
1076 if (rxch >= RTW89_RXCH_NUM)
1077 return -EINVAL;
1078
1079 *addr = &info->dma_addr_set->rx[rxch];
1080
1081 return 0;
1082 }
1083
rtw89_pci_get_avail_txbd_num(struct rtw89_pci_tx_ring * ring)1084 static u32 rtw89_pci_get_avail_txbd_num(struct rtw89_pci_tx_ring *ring)
1085 {
1086 struct rtw89_pci_dma_ring *bd_ring = &ring->bd_ring;
1087
1088 /* reserved 1 desc check ring is full or not */
1089 if (bd_ring->rp > bd_ring->wp)
1090 return bd_ring->rp - bd_ring->wp - 1;
1091
1092 return bd_ring->len - (bd_ring->wp - bd_ring->rp) - 1;
1093 }
1094
1095 static
__rtw89_pci_check_and_reclaim_tx_fwcmd_resource(struct rtw89_dev * rtwdev)1096 u32 __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(struct rtw89_dev *rtwdev)
1097 {
1098 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1099 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
1100 u32 cnt;
1101
1102 spin_lock_bh(&rtwpci->trx_lock);
1103 rtw89_pci_reclaim_tx_fwcmd(rtwdev, rtwpci);
1104 cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
1105 spin_unlock_bh(&rtwpci->trx_lock);
1106
1107 return cnt;
1108 }
1109
1110 static
__rtw89_pci_check_and_reclaim_tx_resource_noio(struct rtw89_dev * rtwdev,u8 txch)1111 u32 __rtw89_pci_check_and_reclaim_tx_resource_noio(struct rtw89_dev *rtwdev,
1112 u8 txch)
1113 {
1114 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1115 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1116 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
1117 u32 cnt;
1118
1119 spin_lock_bh(&rtwpci->trx_lock);
1120 cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
1121 if (txch != RTW89_TXCH_CH12)
1122 cnt = min(cnt, wd_ring->curr_num);
1123 spin_unlock_bh(&rtwpci->trx_lock);
1124
1125 return cnt;
1126 }
1127
__rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev * rtwdev,u8 txch)1128 static u32 __rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
1129 u8 txch)
1130 {
1131 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1132 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1133 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
1134 const struct rtw89_chip_info *chip = rtwdev->chip;
1135 u32 bd_cnt, wd_cnt, min_cnt = 0;
1136 struct rtw89_pci_rx_ring *rx_ring;
1137 enum rtw89_debug_mask debug_mask;
1138 u32 cnt;
1139
1140 rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
1141
1142 spin_lock_bh(&rtwpci->trx_lock);
1143 bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
1144 wd_cnt = wd_ring->curr_num;
1145
1146 if (wd_cnt == 0 || bd_cnt == 0) {
1147 cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
1148 if (cnt)
1149 rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
1150 else if (wd_cnt == 0)
1151 goto out_unlock;
1152
1153 bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
1154 if (bd_cnt == 0)
1155 rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
1156 }
1157
1158 bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
1159 wd_cnt = wd_ring->curr_num;
1160 min_cnt = min(bd_cnt, wd_cnt);
1161 if (min_cnt == 0) {
1162 /* This message can be frequently shown in low power mode or
1163 * high traffic with small FIFO chips, and we have recognized it as normal
1164 * behavior, so print with mask RTW89_DBG_TXRX in these situations.
1165 */
1166 if (rtwpci->low_power || chip->small_fifo_size)
1167 debug_mask = RTW89_DBG_TXRX;
1168 else
1169 debug_mask = RTW89_DBG_UNEXP;
1170
1171 rtw89_debug(rtwdev, debug_mask,
1172 "still no tx resource after reclaim: wd_cnt=%d bd_cnt=%d\n",
1173 wd_cnt, bd_cnt);
1174 }
1175
1176 out_unlock:
1177 spin_unlock_bh(&rtwpci->trx_lock);
1178
1179 return min_cnt;
1180 }
1181
rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev * rtwdev,u8 txch)1182 static u32 rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
1183 u8 txch)
1184 {
1185 if (rtwdev->hci.paused)
1186 return __rtw89_pci_check_and_reclaim_tx_resource_noio(rtwdev, txch);
1187
1188 if (txch == RTW89_TXCH_CH12)
1189 return __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(rtwdev);
1190
1191 return __rtw89_pci_check_and_reclaim_tx_resource(rtwdev, txch);
1192 }
1193
__rtw89_pci_tx_kick_off(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)1194 static void __rtw89_pci_tx_kick_off(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
1195 {
1196 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1197 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1198 u32 host_idx, addr;
1199
1200 spin_lock_bh(&rtwpci->trx_lock);
1201
1202 addr = bd_ring->addr.idx;
1203 host_idx = bd_ring->wp;
1204 rtw89_write16(rtwdev, addr, host_idx);
1205
1206 spin_unlock_bh(&rtwpci->trx_lock);
1207 }
1208
rtw89_pci_tx_bd_ring_update(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,int n_txbd)1209 static void rtw89_pci_tx_bd_ring_update(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring,
1210 int n_txbd)
1211 {
1212 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1213 u32 host_idx, len;
1214
1215 len = bd_ring->len;
1216 host_idx = bd_ring->wp + n_txbd;
1217 host_idx = host_idx < len ? host_idx : host_idx - len;
1218
1219 bd_ring->wp = host_idx;
1220 }
1221
rtw89_pci_ops_tx_kick_off(struct rtw89_dev * rtwdev,u8 txch)1222 static void rtw89_pci_ops_tx_kick_off(struct rtw89_dev *rtwdev, u8 txch)
1223 {
1224 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1225 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1226
1227 if (rtwdev->hci.paused) {
1228 set_bit(txch, rtwpci->kick_map);
1229 return;
1230 }
1231
1232 __rtw89_pci_tx_kick_off(rtwdev, tx_ring);
1233 }
1234
rtw89_pci_tx_kick_off_pending(struct rtw89_dev * rtwdev)1235 static void rtw89_pci_tx_kick_off_pending(struct rtw89_dev *rtwdev)
1236 {
1237 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1238 struct rtw89_pci_tx_ring *tx_ring;
1239 int txch;
1240
1241 for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
1242 if (!test_and_clear_bit(txch, rtwpci->kick_map))
1243 continue;
1244
1245 tx_ring = &rtwpci->tx_rings[txch];
1246 __rtw89_pci_tx_kick_off(rtwdev, tx_ring);
1247 }
1248 }
1249
__pci_flush_txch(struct rtw89_dev * rtwdev,u8 txch,bool drop)1250 static void __pci_flush_txch(struct rtw89_dev *rtwdev, u8 txch, bool drop)
1251 {
1252 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1253 struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1254 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1255 u32 cur_idx, cur_rp;
1256 u8 i;
1257
1258 /* Because the time taked by the I/O is a bit dynamic, it's hard to
1259 * define a reasonable fixed total timeout to use read_poll_timeout*
1260 * helper. Instead, we can ensure a reasonable polling times, so we
1261 * just use for loop with udelay here.
1262 */
1263 for (i = 0; i < 60; i++) {
1264 cur_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
1265 cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
1266 if (cur_rp == bd_ring->wp)
1267 return;
1268
1269 udelay(1);
1270 }
1271
1272 if (!drop)
1273 rtw89_info(rtwdev, "timed out to flush pci txch: %d\n", txch);
1274 }
1275
__rtw89_pci_ops_flush_txchs(struct rtw89_dev * rtwdev,u32 txchs,bool drop)1276 static void __rtw89_pci_ops_flush_txchs(struct rtw89_dev *rtwdev, u32 txchs,
1277 bool drop)
1278 {
1279 const struct rtw89_pci_info *info = rtwdev->pci_info;
1280 u8 i;
1281
1282 for (i = 0; i < RTW89_TXCH_NUM; i++) {
1283 /* It may be unnecessary to flush FWCMD queue. */
1284 if (i == RTW89_TXCH_CH12)
1285 continue;
1286 if (info->tx_dma_ch_mask & BIT(i))
1287 continue;
1288
1289 if (txchs & BIT(i))
1290 __pci_flush_txch(rtwdev, i, drop);
1291 }
1292 }
1293
rtw89_pci_ops_flush_queues(struct rtw89_dev * rtwdev,u32 queues,bool drop)1294 static void rtw89_pci_ops_flush_queues(struct rtw89_dev *rtwdev, u32 queues,
1295 bool drop)
1296 {
1297 __rtw89_pci_ops_flush_txchs(rtwdev, BIT(RTW89_TXCH_NUM) - 1, drop);
1298 }
1299
rtw89_pci_fill_txaddr_info(struct rtw89_dev * rtwdev,void * txaddr_info_addr,u32 total_len,dma_addr_t dma,u8 * add_info_nr)1300 u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
1301 void *txaddr_info_addr, u32 total_len,
1302 dma_addr_t dma, u8 *add_info_nr)
1303 {
1304 struct rtw89_pci_tx_addr_info_32 *txaddr_info = txaddr_info_addr;
1305 __le16 option;
1306
1307 txaddr_info->length = cpu_to_le16(total_len);
1308 option = cpu_to_le16(RTW89_PCI_ADDR_MSDU_LS | RTW89_PCI_ADDR_NUM(1));
1309 option |= le16_encode_bits(upper_32_bits(dma), RTW89_PCI_ADDR_HIGH_MASK);
1310 txaddr_info->option = option;
1311 txaddr_info->dma = cpu_to_le32(dma);
1312
1313 *add_info_nr = 1;
1314
1315 return sizeof(*txaddr_info);
1316 }
1317 EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info);
1318
rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev * rtwdev,void * txaddr_info_addr,u32 total_len,dma_addr_t dma,u8 * add_info_nr)1319 u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
1320 void *txaddr_info_addr, u32 total_len,
1321 dma_addr_t dma, u8 *add_info_nr)
1322 {
1323 struct rtw89_pci_tx_addr_info_32_v1 *txaddr_info = txaddr_info_addr;
1324 u32 remain = total_len;
1325 u32 len;
1326 u16 length_option;
1327 int n;
1328
1329 for (n = 0; n < RTW89_TXADDR_INFO_NR_V1 && remain; n++) {
1330 len = remain >= TXADDR_INFO_LENTHG_V1_MAX ?
1331 TXADDR_INFO_LENTHG_V1_MAX : remain;
1332 remain -= len;
1333
1334 length_option = FIELD_PREP(B_PCIADDR_LEN_V1_MASK, len) |
1335 FIELD_PREP(B_PCIADDR_HIGH_SEL_V1_MASK, 0) |
1336 FIELD_PREP(B_PCIADDR_LS_V1_MASK, remain == 0);
1337 length_option |= u16_encode_bits(upper_32_bits(dma),
1338 B_PCIADDR_HIGH_SEL_V1_MASK);
1339 txaddr_info->length_opt = cpu_to_le16(length_option);
1340 txaddr_info->dma_low_lsb = cpu_to_le16(FIELD_GET(GENMASK(15, 0), dma));
1341 txaddr_info->dma_low_msb = cpu_to_le16(FIELD_GET(GENMASK(31, 16), dma));
1342
1343 dma += len;
1344 txaddr_info++;
1345 }
1346
1347 WARN_ONCE(remain, "length overflow remain=%u total_len=%u",
1348 remain, total_len);
1349
1350 *add_info_nr = n;
1351
1352 return n * sizeof(*txaddr_info);
1353 }
1354 EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info_v1);
1355
rtw89_pci_txwd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_wd * txwd,struct rtw89_core_tx_request * tx_req)1356 static int rtw89_pci_txwd_submit(struct rtw89_dev *rtwdev,
1357 struct rtw89_pci_tx_ring *tx_ring,
1358 struct rtw89_pci_tx_wd *txwd,
1359 struct rtw89_core_tx_request *tx_req)
1360 {
1361 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1362 const struct rtw89_chip_info *chip = rtwdev->chip;
1363 struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1364 struct rtw89_pci_tx_wp_info *txwp_info;
1365 void *txaddr_info_addr;
1366 struct pci_dev *pdev = rtwpci->pdev;
1367 struct sk_buff *skb = tx_req->skb;
1368 struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
1369 struct rtw89_tx_skb_data *skb_data = RTW89_TX_SKB_CB(skb);
1370 bool en_wd_info = desc_info->en_wd_info;
1371 u32 txwd_len;
1372 u32 txwp_len;
1373 u32 txaddr_info_len;
1374 dma_addr_t dma;
1375 int ret;
1376
1377 dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
1378 if (dma_mapping_error(&pdev->dev, dma)) {
1379 rtw89_err(rtwdev, "failed to map skb dma data\n");
1380 ret = -EBUSY;
1381 goto err;
1382 }
1383
1384 tx_data->dma = dma;
1385 rcu_assign_pointer(skb_data->wait, NULL);
1386
1387 txwp_len = sizeof(*txwp_info);
1388 txwd_len = chip->txwd_body_size;
1389 txwd_len += en_wd_info ? chip->txwd_info_size : 0;
1390
1391 txwp_info = txwd->vaddr + txwd_len;
1392 txwp_info->seq0 = cpu_to_le16(txwd->seq | RTW89_PCI_TXWP_VALID);
1393 txwp_info->seq1 = 0;
1394 txwp_info->seq2 = 0;
1395 txwp_info->seq3 = 0;
1396
1397 tx_ring->tx_cnt++;
1398 txaddr_info_addr = txwd->vaddr + txwd_len + txwp_len;
1399 txaddr_info_len =
1400 rtw89_chip_fill_txaddr_info(rtwdev, txaddr_info_addr, skb->len,
1401 dma, &desc_info->addr_info_nr);
1402
1403 txwd->len = txwd_len + txwp_len + txaddr_info_len;
1404
1405 rtw89_chip_fill_txdesc(rtwdev, desc_info, txwd->vaddr);
1406
1407 skb_queue_tail(&txwd->queue, skb);
1408
1409 return 0;
1410
1411 err:
1412 return ret;
1413 }
1414
rtw89_pci_fwcmd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_bd_32 * txbd,struct rtw89_core_tx_request * tx_req)1415 static int rtw89_pci_fwcmd_submit(struct rtw89_dev *rtwdev,
1416 struct rtw89_pci_tx_ring *tx_ring,
1417 struct rtw89_pci_tx_bd_32 *txbd,
1418 struct rtw89_core_tx_request *tx_req)
1419 {
1420 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1421 const struct rtw89_chip_info *chip = rtwdev->chip;
1422 struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1423 void *txdesc;
1424 int txdesc_size = chip->h2c_desc_size;
1425 struct pci_dev *pdev = rtwpci->pdev;
1426 struct sk_buff *skb = tx_req->skb;
1427 struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
1428 dma_addr_t dma;
1429 __le16 opt;
1430
1431 txdesc = skb_push(skb, txdesc_size);
1432 memset(txdesc, 0, txdesc_size);
1433 rtw89_chip_fill_txdesc_fwcmd(rtwdev, desc_info, txdesc);
1434
1435 dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
1436 if (dma_mapping_error(&pdev->dev, dma)) {
1437 rtw89_err(rtwdev, "failed to map fwcmd dma data\n");
1438 return -EBUSY;
1439 }
1440
1441 tx_data->dma = dma;
1442 opt = cpu_to_le16(RTW89_PCI_TXBD_OPT_LS);
1443 opt |= le16_encode_bits(upper_32_bits(dma), RTW89_PCI_TXBD_OPT_DMA_HI);
1444 txbd->opt = opt;
1445 txbd->length = cpu_to_le16(skb->len);
1446 txbd->dma = cpu_to_le32(tx_data->dma);
1447 skb_queue_tail(&rtwpci->h2c_queue, skb);
1448
1449 rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
1450
1451 return 0;
1452 }
1453
rtw89_pci_txbd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_bd_32 * txbd,struct rtw89_core_tx_request * tx_req)1454 static int rtw89_pci_txbd_submit(struct rtw89_dev *rtwdev,
1455 struct rtw89_pci_tx_ring *tx_ring,
1456 struct rtw89_pci_tx_bd_32 *txbd,
1457 struct rtw89_core_tx_request *tx_req)
1458 {
1459 struct rtw89_pci_tx_wd *txwd;
1460 __le16 opt;
1461 int ret;
1462
1463 /* FWCMD queue doesn't have wd pages. Instead, it submits the CMD
1464 * buffer with WD BODY only. So here we don't need to check the free
1465 * pages of the wd ring.
1466 */
1467 if (tx_ring->txch == RTW89_TXCH_CH12)
1468 return rtw89_pci_fwcmd_submit(rtwdev, tx_ring, txbd, tx_req);
1469
1470 txwd = rtw89_pci_dequeue_txwd(tx_ring);
1471 if (!txwd) {
1472 rtw89_err(rtwdev, "no available TXWD\n");
1473 ret = -ENOSPC;
1474 goto err;
1475 }
1476
1477 ret = rtw89_pci_txwd_submit(rtwdev, tx_ring, txwd, tx_req);
1478 if (ret) {
1479 rtw89_err(rtwdev, "failed to submit TXWD %d\n", txwd->seq);
1480 goto err_enqueue_wd;
1481 }
1482
1483 list_add_tail(&txwd->list, &tx_ring->busy_pages);
1484
1485 opt = cpu_to_le16(RTW89_PCI_TXBD_OPT_LS);
1486 opt |= le16_encode_bits(upper_32_bits(txwd->paddr), RTW89_PCI_TXBD_OPT_DMA_HI);
1487 txbd->opt = opt;
1488 txbd->length = cpu_to_le16(txwd->len);
1489 txbd->dma = cpu_to_le32(txwd->paddr);
1490
1491 rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
1492
1493 return 0;
1494
1495 err_enqueue_wd:
1496 rtw89_pci_enqueue_txwd(tx_ring, txwd);
1497 err:
1498 return ret;
1499 }
1500
rtw89_pci_tx_write(struct rtw89_dev * rtwdev,struct rtw89_core_tx_request * tx_req,u8 txch)1501 static int rtw89_pci_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req,
1502 u8 txch)
1503 {
1504 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1505 struct rtw89_pci_tx_ring *tx_ring;
1506 struct rtw89_pci_tx_bd_32 *txbd;
1507 u32 n_avail_txbd;
1508 int ret = 0;
1509
1510 /* check the tx type and dma channel for fw cmd queue */
1511 if ((txch == RTW89_TXCH_CH12 ||
1512 tx_req->tx_type == RTW89_CORE_TX_TYPE_FWCMD) &&
1513 (txch != RTW89_TXCH_CH12 ||
1514 tx_req->tx_type != RTW89_CORE_TX_TYPE_FWCMD)) {
1515 rtw89_err(rtwdev, "only fw cmd uses dma channel 12\n");
1516 return -EINVAL;
1517 }
1518
1519 tx_ring = &rtwpci->tx_rings[txch];
1520 spin_lock_bh(&rtwpci->trx_lock);
1521
1522 n_avail_txbd = rtw89_pci_get_avail_txbd_num(tx_ring);
1523 if (n_avail_txbd == 0) {
1524 rtw89_err(rtwdev, "no available TXBD\n");
1525 ret = -ENOSPC;
1526 goto err_unlock;
1527 }
1528
1529 txbd = rtw89_pci_get_next_txbd(tx_ring);
1530 ret = rtw89_pci_txbd_submit(rtwdev, tx_ring, txbd, tx_req);
1531 if (ret) {
1532 rtw89_err(rtwdev, "failed to submit TXBD\n");
1533 goto err_unlock;
1534 }
1535
1536 spin_unlock_bh(&rtwpci->trx_lock);
1537 return 0;
1538
1539 err_unlock:
1540 spin_unlock_bh(&rtwpci->trx_lock);
1541 return ret;
1542 }
1543
rtw89_pci_ops_tx_write(struct rtw89_dev * rtwdev,struct rtw89_core_tx_request * tx_req)1544 static int rtw89_pci_ops_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req)
1545 {
1546 struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1547 int ret;
1548
1549 ret = rtw89_pci_tx_write(rtwdev, tx_req, desc_info->ch_dma);
1550 if (ret) {
1551 rtw89_err(rtwdev, "failed to TX Queue %d\n", desc_info->ch_dma);
1552 return ret;
1553 }
1554
1555 return 0;
1556 }
1557
1558 const struct rtw89_pci_bd_ram rtw89_bd_ram_table_dual[RTW89_TXCH_NUM] = {
1559 [RTW89_TXCH_ACH0] = {.start_idx = 0, .max_num = 5, .min_num = 2},
1560 [RTW89_TXCH_ACH1] = {.start_idx = 5, .max_num = 5, .min_num = 2},
1561 [RTW89_TXCH_ACH2] = {.start_idx = 10, .max_num = 5, .min_num = 2},
1562 [RTW89_TXCH_ACH3] = {.start_idx = 15, .max_num = 5, .min_num = 2},
1563 [RTW89_TXCH_ACH4] = {.start_idx = 20, .max_num = 5, .min_num = 2},
1564 [RTW89_TXCH_ACH5] = {.start_idx = 25, .max_num = 5, .min_num = 2},
1565 [RTW89_TXCH_ACH6] = {.start_idx = 30, .max_num = 5, .min_num = 2},
1566 [RTW89_TXCH_ACH7] = {.start_idx = 35, .max_num = 5, .min_num = 2},
1567 [RTW89_TXCH_CH8] = {.start_idx = 40, .max_num = 5, .min_num = 1},
1568 [RTW89_TXCH_CH9] = {.start_idx = 45, .max_num = 5, .min_num = 1},
1569 [RTW89_TXCH_CH10] = {.start_idx = 50, .max_num = 5, .min_num = 1},
1570 [RTW89_TXCH_CH11] = {.start_idx = 55, .max_num = 5, .min_num = 1},
1571 [RTW89_TXCH_CH12] = {.start_idx = 60, .max_num = 4, .min_num = 1},
1572 };
1573 EXPORT_SYMBOL(rtw89_bd_ram_table_dual);
1574
1575 const struct rtw89_pci_bd_ram rtw89_bd_ram_table_single[RTW89_TXCH_NUM] = {
1576 [RTW89_TXCH_ACH0] = {.start_idx = 0, .max_num = 5, .min_num = 2},
1577 [RTW89_TXCH_ACH1] = {.start_idx = 5, .max_num = 5, .min_num = 2},
1578 [RTW89_TXCH_ACH2] = {.start_idx = 10, .max_num = 5, .min_num = 2},
1579 [RTW89_TXCH_ACH3] = {.start_idx = 15, .max_num = 5, .min_num = 2},
1580 [RTW89_TXCH_CH8] = {.start_idx = 20, .max_num = 4, .min_num = 1},
1581 [RTW89_TXCH_CH9] = {.start_idx = 24, .max_num = 4, .min_num = 1},
1582 [RTW89_TXCH_CH12] = {.start_idx = 28, .max_num = 4, .min_num = 1},
1583 };
1584 EXPORT_SYMBOL(rtw89_bd_ram_table_single);
1585
rtw89_pci_init_wp_16sel(struct rtw89_dev * rtwdev)1586 static void rtw89_pci_init_wp_16sel(struct rtw89_dev *rtwdev)
1587 {
1588 const struct rtw89_pci_info *info = rtwdev->pci_info;
1589 u32 addr = info->wp_sel_addr;
1590 u32 val;
1591 int i;
1592
1593 if (!info->wp_sel_addr)
1594 return;
1595
1596 for (i = 0; i < 16; i += 4) {
1597 val = u32_encode_bits(i + 0, MASKBYTE0) |
1598 u32_encode_bits(i + 1, MASKBYTE1) |
1599 u32_encode_bits(i + 2, MASKBYTE2) |
1600 u32_encode_bits(i + 3, MASKBYTE3);
1601 rtw89_write32(rtwdev, addr + i, val);
1602 }
1603 }
1604
rtw89_pci_reset_trx_rings(struct rtw89_dev * rtwdev)1605 static void rtw89_pci_reset_trx_rings(struct rtw89_dev *rtwdev)
1606 {
1607 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1608 const struct rtw89_pci_info *info = rtwdev->pci_info;
1609 const struct rtw89_pci_bd_ram *bd_ram_table = *info->bd_ram_table;
1610 struct rtw89_pci_tx_ring *tx_ring;
1611 struct rtw89_pci_rx_ring *rx_ring;
1612 struct rtw89_pci_dma_ring *bd_ring;
1613 const struct rtw89_pci_bd_ram *bd_ram;
1614 u32 addr_num;
1615 u32 addr_idx;
1616 u32 addr_bdram;
1617 u32 addr_desa_l;
1618 u32 val32;
1619 int i;
1620
1621 for (i = 0; i < RTW89_TXCH_NUM; i++) {
1622 if (info->tx_dma_ch_mask & BIT(i))
1623 continue;
1624
1625 tx_ring = &rtwpci->tx_rings[i];
1626 bd_ring = &tx_ring->bd_ring;
1627 bd_ram = bd_ram_table ? &bd_ram_table[i] : NULL;
1628 addr_num = bd_ring->addr.num;
1629 addr_bdram = bd_ring->addr.bdram;
1630 addr_desa_l = bd_ring->addr.desa_l;
1631 bd_ring->wp = 0;
1632 bd_ring->rp = 0;
1633
1634 rtw89_write16(rtwdev, addr_num, bd_ring->len);
1635 if (addr_bdram && bd_ram) {
1636 val32 = FIELD_PREP(BDRAM_SIDX_MASK, bd_ram->start_idx) |
1637 FIELD_PREP(BDRAM_MAX_MASK, bd_ram->max_num) |
1638 FIELD_PREP(BDRAM_MIN_MASK, bd_ram->min_num);
1639
1640 rtw89_write32(rtwdev, addr_bdram, val32);
1641 }
1642 rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
1643 rtw89_write32(rtwdev, addr_desa_l + 4, upper_32_bits(bd_ring->dma));
1644 }
1645
1646 for (i = 0; i < RTW89_RXCH_NUM; i++) {
1647 rx_ring = &rtwpci->rx_rings[i];
1648 bd_ring = &rx_ring->bd_ring;
1649 addr_num = bd_ring->addr.num;
1650 addr_idx = bd_ring->addr.idx;
1651 addr_desa_l = bd_ring->addr.desa_l;
1652 if (info->rx_ring_eq_is_full)
1653 bd_ring->wp = bd_ring->len - 1;
1654 else
1655 bd_ring->wp = 0;
1656 bd_ring->rp = 0;
1657 rx_ring->diliver_skb = NULL;
1658 rx_ring->diliver_desc.ready = false;
1659 rx_ring->target_rx_tag = 0;
1660
1661 rtw89_write16(rtwdev, addr_num, bd_ring->len);
1662 rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
1663 rtw89_write32(rtwdev, addr_desa_l + 4, upper_32_bits(bd_ring->dma));
1664
1665 if (info->rx_ring_eq_is_full)
1666 rtw89_write16(rtwdev, addr_idx, bd_ring->wp);
1667 }
1668
1669 rtw89_pci_init_wp_16sel(rtwdev);
1670 }
1671
rtw89_pci_release_tx_ring(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)1672 static void rtw89_pci_release_tx_ring(struct rtw89_dev *rtwdev,
1673 struct rtw89_pci_tx_ring *tx_ring)
1674 {
1675 rtw89_pci_release_busy_txwd(rtwdev, tx_ring);
1676 rtw89_pci_release_pending_txwd_skb(rtwdev, tx_ring);
1677 }
1678
rtw89_pci_ops_reset(struct rtw89_dev * rtwdev)1679 void rtw89_pci_ops_reset(struct rtw89_dev *rtwdev)
1680 {
1681 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1682 const struct rtw89_pci_info *info = rtwdev->pci_info;
1683 int txch;
1684
1685 rtw89_pci_reset_trx_rings(rtwdev);
1686
1687 spin_lock_bh(&rtwpci->trx_lock);
1688 for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
1689 if (info->tx_dma_ch_mask & BIT(txch))
1690 continue;
1691 if (txch == RTW89_TXCH_CH12) {
1692 rtw89_pci_release_fwcmd(rtwdev, rtwpci,
1693 skb_queue_len(&rtwpci->h2c_queue), true);
1694 continue;
1695 }
1696 rtw89_pci_release_tx_ring(rtwdev, &rtwpci->tx_rings[txch]);
1697 }
1698 spin_unlock_bh(&rtwpci->trx_lock);
1699 }
1700
rtw89_pci_enable_intr_lock(struct rtw89_dev * rtwdev)1701 static void rtw89_pci_enable_intr_lock(struct rtw89_dev *rtwdev)
1702 {
1703 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1704 unsigned long flags;
1705
1706 spin_lock_irqsave(&rtwpci->irq_lock, flags);
1707 rtwpci->running = true;
1708 rtw89_chip_enable_intr(rtwdev, rtwpci);
1709 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
1710 }
1711
rtw89_pci_disable_intr_lock(struct rtw89_dev * rtwdev)1712 static void rtw89_pci_disable_intr_lock(struct rtw89_dev *rtwdev)
1713 {
1714 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1715 unsigned long flags;
1716
1717 spin_lock_irqsave(&rtwpci->irq_lock, flags);
1718 rtwpci->running = false;
1719 rtw89_chip_disable_intr(rtwdev, rtwpci);
1720 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
1721 }
1722
rtw89_pci_ops_start(struct rtw89_dev * rtwdev)1723 static int rtw89_pci_ops_start(struct rtw89_dev *rtwdev)
1724 {
1725 rtw89_core_napi_start(rtwdev);
1726 rtw89_pci_enable_intr_lock(rtwdev);
1727
1728 return 0;
1729 }
1730
rtw89_pci_ops_stop(struct rtw89_dev * rtwdev)1731 static void rtw89_pci_ops_stop(struct rtw89_dev *rtwdev)
1732 {
1733 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1734 struct pci_dev *pdev = rtwpci->pdev;
1735
1736 rtw89_pci_disable_intr_lock(rtwdev);
1737 synchronize_irq(pdev->irq);
1738 rtw89_core_napi_stop(rtwdev);
1739 }
1740
rtw89_pci_ops_pause(struct rtw89_dev * rtwdev,bool pause)1741 static void rtw89_pci_ops_pause(struct rtw89_dev *rtwdev, bool pause)
1742 {
1743 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1744 struct pci_dev *pdev = rtwpci->pdev;
1745
1746 if (pause) {
1747 rtw89_pci_disable_intr_lock(rtwdev);
1748 synchronize_irq(pdev->irq);
1749 if (test_bit(RTW89_FLAG_NAPI_RUNNING, rtwdev->flags))
1750 napi_synchronize(&rtwdev->napi);
1751 } else {
1752 rtw89_pci_enable_intr_lock(rtwdev);
1753 rtw89_pci_tx_kick_off_pending(rtwdev);
1754 }
1755 }
1756
1757 static
rtw89_pci_switch_bd_idx_addr(struct rtw89_dev * rtwdev,bool low_power)1758 void rtw89_pci_switch_bd_idx_addr(struct rtw89_dev *rtwdev, bool low_power)
1759 {
1760 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1761 const struct rtw89_pci_info *info = rtwdev->pci_info;
1762 const struct rtw89_pci_bd_idx_addr *bd_idx_addr = info->bd_idx_addr_low_power;
1763 const struct rtw89_pci_ch_dma_addr_set *dma_addr_set = info->dma_addr_set;
1764 struct rtw89_pci_tx_ring *tx_ring;
1765 struct rtw89_pci_rx_ring *rx_ring;
1766 int i;
1767
1768 if (WARN(!bd_idx_addr, "only HCI with low power mode needs this\n"))
1769 return;
1770
1771 for (i = 0; i < RTW89_TXCH_NUM; i++) {
1772 tx_ring = &rtwpci->tx_rings[i];
1773 tx_ring->bd_ring.addr.idx = low_power ?
1774 bd_idx_addr->tx_bd_addrs[i] :
1775 dma_addr_set->tx[i].idx;
1776 }
1777
1778 for (i = 0; i < RTW89_RXCH_NUM; i++) {
1779 rx_ring = &rtwpci->rx_rings[i];
1780 rx_ring->bd_ring.addr.idx = low_power ?
1781 bd_idx_addr->rx_bd_addrs[i] :
1782 dma_addr_set->rx[i].idx;
1783 }
1784 }
1785
rtw89_pci_ops_switch_mode(struct rtw89_dev * rtwdev,bool low_power)1786 static void rtw89_pci_ops_switch_mode(struct rtw89_dev *rtwdev, bool low_power)
1787 {
1788 enum rtw89_pci_intr_mask_cfg cfg;
1789
1790 WARN(!rtwdev->hci.paused, "HCI isn't paused\n");
1791
1792 cfg = low_power ? RTW89_PCI_INTR_MASK_LOW_POWER : RTW89_PCI_INTR_MASK_NORMAL;
1793 rtw89_chip_config_intr_mask(rtwdev, cfg);
1794 rtw89_pci_switch_bd_idx_addr(rtwdev, low_power);
1795 }
1796
1797 static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data);
1798
rtw89_pci_ops_read32_cmac(struct rtw89_dev * rtwdev,u32 addr)1799 static u32 rtw89_pci_ops_read32_cmac(struct rtw89_dev *rtwdev, u32 addr)
1800 {
1801 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1802 u32 val = readl(rtwpci->mmap + addr);
1803 int count;
1804
1805 for (count = 0; ; count++) {
1806 if (val != RTW89_R32_DEAD)
1807 return val;
1808 if (count >= MAC_REG_POOL_COUNT) {
1809 rtw89_warn(rtwdev, "addr %#x = %#x\n", addr, val);
1810 return RTW89_R32_DEAD;
1811 }
1812 rtw89_pci_ops_write32(rtwdev, R_AX_CK_EN, B_AX_CMAC_ALLCKEN);
1813 val = readl(rtwpci->mmap + addr);
1814 }
1815
1816 return val;
1817 }
1818
rtw89_pci_ops_read8(struct rtw89_dev * rtwdev,u32 addr)1819 static u8 rtw89_pci_ops_read8(struct rtw89_dev *rtwdev, u32 addr)
1820 {
1821 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1822 u32 addr32, val32, shift;
1823
1824 if (!ACCESS_CMAC(addr))
1825 return readb(rtwpci->mmap + addr);
1826
1827 addr32 = addr & ~0x3;
1828 shift = (addr & 0x3) * 8;
1829 val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
1830 return val32 >> shift;
1831 }
1832
rtw89_pci_ops_read16(struct rtw89_dev * rtwdev,u32 addr)1833 static u16 rtw89_pci_ops_read16(struct rtw89_dev *rtwdev, u32 addr)
1834 {
1835 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1836 u32 addr32, val32, shift;
1837
1838 if (!ACCESS_CMAC(addr))
1839 return readw(rtwpci->mmap + addr);
1840
1841 addr32 = addr & ~0x3;
1842 shift = (addr & 0x3) * 8;
1843 val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
1844 return val32 >> shift;
1845 }
1846
rtw89_pci_ops_read32(struct rtw89_dev * rtwdev,u32 addr)1847 static u32 rtw89_pci_ops_read32(struct rtw89_dev *rtwdev, u32 addr)
1848 {
1849 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1850
1851 if (!ACCESS_CMAC(addr))
1852 return readl(rtwpci->mmap + addr);
1853
1854 return rtw89_pci_ops_read32_cmac(rtwdev, addr);
1855 }
1856
rtw89_pci_ops_write8(struct rtw89_dev * rtwdev,u32 addr,u8 data)1857 static void rtw89_pci_ops_write8(struct rtw89_dev *rtwdev, u32 addr, u8 data)
1858 {
1859 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1860
1861 writeb(data, rtwpci->mmap + addr);
1862 }
1863
rtw89_pci_ops_write16(struct rtw89_dev * rtwdev,u32 addr,u16 data)1864 static void rtw89_pci_ops_write16(struct rtw89_dev *rtwdev, u32 addr, u16 data)
1865 {
1866 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1867
1868 writew(data, rtwpci->mmap + addr);
1869 }
1870
rtw89_pci_ops_write32(struct rtw89_dev * rtwdev,u32 addr,u32 data)1871 static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data)
1872 {
1873 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1874
1875 writel(data, rtwpci->mmap + addr);
1876 }
1877
rtw89_pci_ctrl_dma_trx(struct rtw89_dev * rtwdev,bool enable)1878 static void rtw89_pci_ctrl_dma_trx(struct rtw89_dev *rtwdev, bool enable)
1879 {
1880 const struct rtw89_pci_info *info = rtwdev->pci_info;
1881
1882 if (enable)
1883 rtw89_write32_set(rtwdev, info->init_cfg_reg,
1884 info->rxhci_en_bit | info->txhci_en_bit);
1885 else
1886 rtw89_write32_clr(rtwdev, info->init_cfg_reg,
1887 info->rxhci_en_bit | info->txhci_en_bit);
1888 }
1889
rtw89_pci_ctrl_dma_io(struct rtw89_dev * rtwdev,bool enable)1890 static void rtw89_pci_ctrl_dma_io(struct rtw89_dev *rtwdev, bool enable)
1891 {
1892 const struct rtw89_pci_info *info = rtwdev->pci_info;
1893 const struct rtw89_reg_def *reg = &info->dma_io_stop;
1894
1895 if (enable)
1896 rtw89_write32_clr(rtwdev, reg->addr, reg->mask);
1897 else
1898 rtw89_write32_set(rtwdev, reg->addr, reg->mask);
1899 }
1900
rtw89_pci_ctrl_dma_all(struct rtw89_dev * rtwdev,bool enable)1901 void rtw89_pci_ctrl_dma_all(struct rtw89_dev *rtwdev, bool enable)
1902 {
1903 rtw89_pci_ctrl_dma_io(rtwdev, enable);
1904 rtw89_pci_ctrl_dma_trx(rtwdev, enable);
1905 }
1906
rtw89_pci_check_mdio(struct rtw89_dev * rtwdev,u8 addr,u8 speed,u16 rw_bit)1907 static int rtw89_pci_check_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 rw_bit)
1908 {
1909 u16 val;
1910
1911 rtw89_write8(rtwdev, R_AX_MDIO_CFG, addr & 0x1F);
1912
1913 val = rtw89_read16(rtwdev, R_AX_MDIO_CFG);
1914 switch (speed) {
1915 case PCIE_PHY_GEN1:
1916 if (addr < 0x20)
1917 val = u16_replace_bits(val, MDIO_PG0_G1, B_AX_MDIO_PHY_ADDR_MASK);
1918 else
1919 val = u16_replace_bits(val, MDIO_PG1_G1, B_AX_MDIO_PHY_ADDR_MASK);
1920 break;
1921 case PCIE_PHY_GEN2:
1922 if (addr < 0x20)
1923 val = u16_replace_bits(val, MDIO_PG0_G2, B_AX_MDIO_PHY_ADDR_MASK);
1924 else
1925 val = u16_replace_bits(val, MDIO_PG1_G2, B_AX_MDIO_PHY_ADDR_MASK);
1926 break;
1927 default:
1928 rtw89_err(rtwdev, "[ERR]Error Speed %d!\n", speed);
1929 return -EINVAL;
1930 }
1931 rtw89_write16(rtwdev, R_AX_MDIO_CFG, val);
1932 rtw89_write16_set(rtwdev, R_AX_MDIO_CFG, rw_bit);
1933
1934 return read_poll_timeout(rtw89_read16, val, !(val & rw_bit), 10, 2000,
1935 false, rtwdev, R_AX_MDIO_CFG);
1936 }
1937
1938 static int
rtw89_read16_mdio(struct rtw89_dev * rtwdev,u8 addr,u8 speed,u16 * val)1939 rtw89_read16_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 *val)
1940 {
1941 int ret;
1942
1943 ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_RFLAG);
1944 if (ret) {
1945 rtw89_err(rtwdev, "[ERR]MDIO R16 0x%X fail ret=%d!\n", addr, ret);
1946 return ret;
1947 }
1948 *val = rtw89_read16(rtwdev, R_AX_MDIO_RDATA);
1949
1950 return 0;
1951 }
1952
1953 static int
rtw89_write16_mdio(struct rtw89_dev * rtwdev,u8 addr,u16 data,u8 speed)1954 rtw89_write16_mdio(struct rtw89_dev *rtwdev, u8 addr, u16 data, u8 speed)
1955 {
1956 int ret;
1957
1958 rtw89_write16(rtwdev, R_AX_MDIO_WDATA, data);
1959 ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_WFLAG);
1960 if (ret) {
1961 rtw89_err(rtwdev, "[ERR]MDIO W16 0x%X = %x fail ret=%d!\n", addr, data, ret);
1962 return ret;
1963 }
1964
1965 return 0;
1966 }
1967
1968 static int
rtw89_write16_mdio_mask(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u16 data,u8 speed)1969 rtw89_write16_mdio_mask(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u16 data, u8 speed)
1970 {
1971 u32 shift;
1972 int ret;
1973 u16 val;
1974
1975 ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
1976 if (ret)
1977 return ret;
1978
1979 shift = __ffs(mask);
1980 val &= ~mask;
1981 val |= ((data << shift) & mask);
1982
1983 ret = rtw89_write16_mdio(rtwdev, addr, val, speed);
1984 if (ret)
1985 return ret;
1986
1987 return 0;
1988 }
1989
rtw89_write16_mdio_set(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u8 speed)1990 static int rtw89_write16_mdio_set(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
1991 {
1992 int ret;
1993 u16 val;
1994
1995 ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
1996 if (ret)
1997 return ret;
1998 ret = rtw89_write16_mdio(rtwdev, addr, val | mask, speed);
1999 if (ret)
2000 return ret;
2001
2002 return 0;
2003 }
2004
rtw89_write16_mdio_clr(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u8 speed)2005 static int rtw89_write16_mdio_clr(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
2006 {
2007 int ret;
2008 u16 val;
2009
2010 ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
2011 if (ret)
2012 return ret;
2013 ret = rtw89_write16_mdio(rtwdev, addr, val & ~mask, speed);
2014 if (ret)
2015 return ret;
2016
2017 return 0;
2018 }
2019
rtw89_dbi_write8(struct rtw89_dev * rtwdev,u16 addr,u8 data)2020 static int rtw89_dbi_write8(struct rtw89_dev *rtwdev, u16 addr, u8 data)
2021 {
2022 u16 addr_2lsb = addr & B_AX_DBI_2LSB;
2023 u16 write_addr;
2024 u8 flag;
2025 int ret;
2026
2027 write_addr = addr & B_AX_DBI_ADDR_MSK;
2028 write_addr |= u16_encode_bits(BIT(addr_2lsb), B_AX_DBI_WREN_MSK);
2029 rtw89_write8(rtwdev, R_AX_DBI_WDATA + addr_2lsb, data);
2030 rtw89_write16(rtwdev, R_AX_DBI_FLAG, write_addr);
2031 rtw89_write8(rtwdev, R_AX_DBI_FLAG + 2, B_AX_DBI_WFLAG >> 16);
2032
2033 ret = read_poll_timeout_atomic(rtw89_read8, flag, !flag, 10,
2034 10 * RTW89_PCI_WR_RETRY_CNT, false,
2035 rtwdev, R_AX_DBI_FLAG + 2);
2036 if (ret)
2037 rtw89_err(rtwdev, "failed to write DBI register, addr=0x%X\n",
2038 addr);
2039
2040 return ret;
2041 }
2042
rtw89_dbi_read8(struct rtw89_dev * rtwdev,u16 addr,u8 * value)2043 static int rtw89_dbi_read8(struct rtw89_dev *rtwdev, u16 addr, u8 *value)
2044 {
2045 u16 read_addr = addr & B_AX_DBI_ADDR_MSK;
2046 u8 flag;
2047 int ret;
2048
2049 rtw89_write16(rtwdev, R_AX_DBI_FLAG, read_addr);
2050 rtw89_write8(rtwdev, R_AX_DBI_FLAG + 2, B_AX_DBI_RFLAG >> 16);
2051
2052 ret = read_poll_timeout_atomic(rtw89_read8, flag, !flag, 10,
2053 10 * RTW89_PCI_WR_RETRY_CNT, false,
2054 rtwdev, R_AX_DBI_FLAG + 2);
2055 if (ret) {
2056 rtw89_err(rtwdev, "failed to read DBI register, addr=0x%X\n",
2057 addr);
2058 return ret;
2059 }
2060
2061 read_addr = R_AX_DBI_RDATA + (addr & 3);
2062 *value = rtw89_read8(rtwdev, read_addr);
2063
2064 return 0;
2065 }
2066
rtw89_pci_write_config_byte(struct rtw89_dev * rtwdev,u16 addr,u8 data)2067 static int rtw89_pci_write_config_byte(struct rtw89_dev *rtwdev, u16 addr,
2068 u8 data)
2069 {
2070 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2071 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2072 struct pci_dev *pdev = rtwpci->pdev;
2073 int ret;
2074
2075 ret = pci_write_config_byte(pdev, addr, data);
2076 if (!ret)
2077 return 0;
2078
2079 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev))
2080 ret = rtw89_dbi_write8(rtwdev, addr, data);
2081
2082 return ret;
2083 }
2084
rtw89_pci_read_config_byte(struct rtw89_dev * rtwdev,u16 addr,u8 * value)2085 static int rtw89_pci_read_config_byte(struct rtw89_dev *rtwdev, u16 addr,
2086 u8 *value)
2087 {
2088 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2089 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2090 struct pci_dev *pdev = rtwpci->pdev;
2091 int ret;
2092
2093 ret = pci_read_config_byte(pdev, addr, value);
2094 if (!ret)
2095 return 0;
2096
2097 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev))
2098 ret = rtw89_dbi_read8(rtwdev, addr, value);
2099
2100 return ret;
2101 }
2102
rtw89_pci_config_byte_set(struct rtw89_dev * rtwdev,u16 addr,u8 bit)2103 static int rtw89_pci_config_byte_set(struct rtw89_dev *rtwdev, u16 addr,
2104 u8 bit)
2105 {
2106 u8 value;
2107 int ret;
2108
2109 ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
2110 if (ret)
2111 return ret;
2112
2113 value |= bit;
2114 ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
2115
2116 return ret;
2117 }
2118
rtw89_pci_config_byte_clr(struct rtw89_dev * rtwdev,u16 addr,u8 bit)2119 static int rtw89_pci_config_byte_clr(struct rtw89_dev *rtwdev, u16 addr,
2120 u8 bit)
2121 {
2122 u8 value;
2123 int ret;
2124
2125 ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
2126 if (ret)
2127 return ret;
2128
2129 value &= ~bit;
2130 ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
2131
2132 return ret;
2133 }
2134
2135 static int
__get_target(struct rtw89_dev * rtwdev,u16 * target,enum rtw89_pcie_phy phy_rate)2136 __get_target(struct rtw89_dev *rtwdev, u16 *target, enum rtw89_pcie_phy phy_rate)
2137 {
2138 u16 val, tar;
2139 int ret;
2140
2141 /* Enable counter */
2142 ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val);
2143 if (ret)
2144 return ret;
2145 ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
2146 phy_rate);
2147 if (ret)
2148 return ret;
2149 ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val | B_AX_CLK_CALIB_EN,
2150 phy_rate);
2151 if (ret)
2152 return ret;
2153
2154 fsleep(300);
2155
2156 ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &tar);
2157 if (ret)
2158 return ret;
2159 ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
2160 phy_rate);
2161 if (ret)
2162 return ret;
2163
2164 tar = tar & 0x0FFF;
2165 if (tar == 0 || tar == 0x0FFF) {
2166 rtw89_err(rtwdev, "[ERR]Get target failed.\n");
2167 return -EINVAL;
2168 }
2169
2170 *target = tar;
2171
2172 return 0;
2173 }
2174
rtw89_pci_autok_x(struct rtw89_dev * rtwdev)2175 static int rtw89_pci_autok_x(struct rtw89_dev *rtwdev)
2176 {
2177 int ret;
2178
2179 if (!rtw89_is_rtl885xb(rtwdev))
2180 return 0;
2181
2182 ret = rtw89_write16_mdio_mask(rtwdev, RAC_REG_FLD_0, BAC_AUTOK_N_MASK,
2183 PCIE_AUTOK_4, PCIE_PHY_GEN1);
2184 return ret;
2185 }
2186
rtw89_pci_auto_refclk_cal(struct rtw89_dev * rtwdev,bool autook_en)2187 static int rtw89_pci_auto_refclk_cal(struct rtw89_dev *rtwdev, bool autook_en)
2188 {
2189 enum rtw89_pcie_phy phy_rate;
2190 u16 val16, mgn_set, div_set, tar;
2191 u8 val8, bdr_ori;
2192 bool l1_flag = false;
2193 int ret = 0;
2194
2195 if (!rtw89_is_rtl885xb(rtwdev))
2196 return 0;
2197
2198 ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_PHY_RATE, &val8);
2199 if (ret) {
2200 rtw89_err(rtwdev, "[ERR]pci config read %X\n",
2201 RTW89_PCIE_PHY_RATE);
2202 return ret;
2203 }
2204
2205 if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x1) {
2206 phy_rate = PCIE_PHY_GEN1;
2207 } else if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x2) {
2208 phy_rate = PCIE_PHY_GEN2;
2209 } else {
2210 rtw89_err(rtwdev, "[ERR]PCIe PHY rate %#x not support\n", val8);
2211 return -EOPNOTSUPP;
2212 }
2213 /* Disable L1BD */
2214 ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_L1_CTRL, &bdr_ori);
2215 if (ret) {
2216 rtw89_err(rtwdev, "[ERR]pci config read %X\n", RTW89_PCIE_L1_CTRL);
2217 return ret;
2218 }
2219
2220 if (bdr_ori & RTW89_PCIE_BIT_L1) {
2221 ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
2222 bdr_ori & ~RTW89_PCIE_BIT_L1);
2223 if (ret) {
2224 rtw89_err(rtwdev, "[ERR]pci config write %X\n",
2225 RTW89_PCIE_L1_CTRL);
2226 return ret;
2227 }
2228 l1_flag = true;
2229 }
2230
2231 ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
2232 if (ret) {
2233 rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
2234 goto end;
2235 }
2236
2237 if (val16 & B_AX_CALIB_EN) {
2238 ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1,
2239 val16 & ~B_AX_CALIB_EN, phy_rate);
2240 if (ret) {
2241 rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2242 goto end;
2243 }
2244 }
2245
2246 if (!autook_en)
2247 goto end;
2248 /* Set div */
2249 ret = rtw89_write16_mdio_clr(rtwdev, RAC_CTRL_PPR_V1, B_AX_DIV, phy_rate);
2250 if (ret) {
2251 rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2252 goto end;
2253 }
2254
2255 /* Obtain div and margin */
2256 ret = __get_target(rtwdev, &tar, phy_rate);
2257 if (ret) {
2258 rtw89_err(rtwdev, "[ERR]1st get target fail %d\n", ret);
2259 goto end;
2260 }
2261
2262 mgn_set = tar * INTF_INTGRA_HOSTREF_V1 / INTF_INTGRA_MINREF_V1 - tar;
2263
2264 if (mgn_set >= 128) {
2265 div_set = 0x0003;
2266 mgn_set = 0x000F;
2267 } else if (mgn_set >= 64) {
2268 div_set = 0x0003;
2269 mgn_set >>= 3;
2270 } else if (mgn_set >= 32) {
2271 div_set = 0x0002;
2272 mgn_set >>= 2;
2273 } else if (mgn_set >= 16) {
2274 div_set = 0x0001;
2275 mgn_set >>= 1;
2276 } else if (mgn_set == 0) {
2277 rtw89_err(rtwdev, "[ERR]cal mgn is 0,tar = %d\n", tar);
2278 goto end;
2279 } else {
2280 div_set = 0x0000;
2281 }
2282
2283 ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
2284 if (ret) {
2285 rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
2286 goto end;
2287 }
2288
2289 val16 |= u16_encode_bits(div_set, B_AX_DIV);
2290
2291 ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val16, phy_rate);
2292 if (ret) {
2293 rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2294 goto end;
2295 }
2296
2297 ret = __get_target(rtwdev, &tar, phy_rate);
2298 if (ret) {
2299 rtw89_err(rtwdev, "[ERR]2nd get target fail %d\n", ret);
2300 goto end;
2301 }
2302
2303 rtw89_debug(rtwdev, RTW89_DBG_HCI, "[TRACE]target = 0x%X, div = 0x%X, margin = 0x%X\n",
2304 tar, div_set, mgn_set);
2305 ret = rtw89_write16_mdio(rtwdev, RAC_SET_PPR_V1,
2306 (tar & 0x0FFF) | (mgn_set << 12), phy_rate);
2307 if (ret) {
2308 rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_SET_PPR_V1);
2309 goto end;
2310 }
2311
2312 /* Enable function */
2313 ret = rtw89_write16_mdio_set(rtwdev, RAC_CTRL_PPR_V1, B_AX_CALIB_EN, phy_rate);
2314 if (ret) {
2315 rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2316 goto end;
2317 }
2318
2319 /* CLK delay = 0 */
2320 ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
2321 PCIE_CLKDLY_HW_0);
2322
2323 end:
2324 /* Set L1BD to ori */
2325 if (l1_flag) {
2326 ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
2327 bdr_ori);
2328 if (ret) {
2329 rtw89_err(rtwdev, "[ERR]pci config write %X\n",
2330 RTW89_PCIE_L1_CTRL);
2331 return ret;
2332 }
2333 }
2334
2335 return ret;
2336 }
2337
rtw89_pci_deglitch_setting(struct rtw89_dev * rtwdev)2338 static int rtw89_pci_deglitch_setting(struct rtw89_dev *rtwdev)
2339 {
2340 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2341 int ret;
2342
2343 if (chip_id == RTL8852A) {
2344 ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
2345 PCIE_PHY_GEN1);
2346 if (ret)
2347 return ret;
2348 ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
2349 PCIE_PHY_GEN2);
2350 if (ret)
2351 return ret;
2352 } else if (chip_id == RTL8852C) {
2353 rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G1 + RAC_ANA24 * 2,
2354 B_AX_DEGLITCH);
2355 rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G2 + RAC_ANA24 * 2,
2356 B_AX_DEGLITCH);
2357 }
2358
2359 return 0;
2360 }
2361
rtw89_pci_disable_eq(struct rtw89_dev * rtwdev)2362 static void rtw89_pci_disable_eq(struct rtw89_dev *rtwdev)
2363 {
2364 u16 g1_oobs, g2_oobs;
2365 u32 backup_aspm;
2366 u32 phy_offset;
2367 u16 oobs_val;
2368 int ret;
2369
2370 if (rtwdev->chip->chip_id != RTL8852C)
2371 return;
2372
2373 g1_oobs = rtw89_read16_mask(rtwdev, R_RAC_DIRECT_OFFSET_G1 +
2374 RAC_ANA09 * RAC_MULT, BAC_OOBS_SEL);
2375 g2_oobs = rtw89_read16_mask(rtwdev, R_RAC_DIRECT_OFFSET_G2 +
2376 RAC_ANA09 * RAC_MULT, BAC_OOBS_SEL);
2377 if (g1_oobs && g2_oobs)
2378 return;
2379
2380 backup_aspm = rtw89_read32(rtwdev, R_AX_PCIE_MIX_CFG_V1);
2381 rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1, B_AX_ASPM_CTRL_MASK);
2382
2383 ret = rtw89_pci_get_phy_offset_by_link_speed(rtwdev, &phy_offset);
2384 if (ret)
2385 goto out;
2386
2387 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0D * RAC_MULT, BAC_RX_TEST_EN);
2388 rtw89_write16(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT, ADDR_SEL_PINOUT_DIS_VAL);
2389 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA19 * RAC_MULT, B_PCIE_BIT_RD_SEL);
2390
2391 oobs_val = rtw89_read16_mask(rtwdev, phy_offset + RAC_ANA1F * RAC_MULT,
2392 OOBS_LEVEL_MASK);
2393
2394 rtw89_write16_mask(rtwdev, R_RAC_DIRECT_OFFSET_G1 + RAC_ANA03 * RAC_MULT,
2395 OOBS_SEN_MASK, oobs_val);
2396 rtw89_write16_set(rtwdev, R_RAC_DIRECT_OFFSET_G1 + RAC_ANA09 * RAC_MULT,
2397 BAC_OOBS_SEL);
2398
2399 rtw89_write16_mask(rtwdev, R_RAC_DIRECT_OFFSET_G2 + RAC_ANA03 * RAC_MULT,
2400 OOBS_SEN_MASK, oobs_val);
2401 rtw89_write16_set(rtwdev, R_RAC_DIRECT_OFFSET_G2 + RAC_ANA09 * RAC_MULT,
2402 BAC_OOBS_SEL);
2403
2404 out:
2405 rtw89_write32(rtwdev, R_AX_PCIE_MIX_CFG_V1, backup_aspm);
2406 }
2407
rtw89_pci_ber(struct rtw89_dev * rtwdev)2408 static void rtw89_pci_ber(struct rtw89_dev *rtwdev)
2409 {
2410 u32 phy_offset;
2411
2412 if (!test_bit(RTW89_QUIRK_PCI_BER, rtwdev->quirks))
2413 return;
2414
2415 phy_offset = R_RAC_DIRECT_OFFSET_G1;
2416 rtw89_write16(rtwdev, phy_offset + RAC_ANA1E * RAC_MULT, RAC_ANA1E_G1_VAL);
2417 rtw89_write16(rtwdev, phy_offset + RAC_ANA2E * RAC_MULT, RAC_ANA2E_VAL);
2418
2419 phy_offset = R_RAC_DIRECT_OFFSET_G2;
2420 rtw89_write16(rtwdev, phy_offset + RAC_ANA1E * RAC_MULT, RAC_ANA1E_G2_VAL);
2421 rtw89_write16(rtwdev, phy_offset + RAC_ANA2E * RAC_MULT, RAC_ANA2E_VAL);
2422 }
2423
rtw89_pci_rxdma_prefth(struct rtw89_dev * rtwdev)2424 static void rtw89_pci_rxdma_prefth(struct rtw89_dev *rtwdev)
2425 {
2426 if (rtwdev->chip->chip_id != RTL8852A)
2427 return;
2428
2429 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_DIS_RXDMA_PRE);
2430 }
2431
rtw89_pci_l1off_pwroff(struct rtw89_dev * rtwdev)2432 static void rtw89_pci_l1off_pwroff(struct rtw89_dev *rtwdev)
2433 {
2434 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2435
2436 if (chip_id != RTL8852A && !rtw89_is_rtl885xb(rtwdev))
2437 return;
2438
2439 rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL, B_AX_L1OFF_PWR_OFF_EN);
2440 }
2441
rtw89_pci_l2_rxen_lat(struct rtw89_dev * rtwdev)2442 static u32 rtw89_pci_l2_rxen_lat(struct rtw89_dev *rtwdev)
2443 {
2444 int ret;
2445
2446 if (rtwdev->chip->chip_id != RTL8852A)
2447 return 0;
2448
2449 ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
2450 PCIE_PHY_GEN1);
2451 if (ret)
2452 return ret;
2453
2454 ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
2455 PCIE_PHY_GEN2);
2456 if (ret)
2457 return ret;
2458
2459 return 0;
2460 }
2461
rtw89_pci_aphy_pwrcut(struct rtw89_dev * rtwdev)2462 static void rtw89_pci_aphy_pwrcut(struct rtw89_dev *rtwdev)
2463 {
2464 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2465
2466 if (chip_id != RTL8852A && !rtw89_is_rtl885xb(rtwdev))
2467 return;
2468
2469 rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_PSUS_OFF_CAPC_EN);
2470 }
2471
rtw89_pci_hci_ldo(struct rtw89_dev * rtwdev)2472 static void rtw89_pci_hci_ldo(struct rtw89_dev *rtwdev)
2473 {
2474 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2475
2476 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
2477 rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
2478 B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
2479 rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
2480 B_AX_PCIE_DIS_WLSUS_AFT_PDN);
2481 } else if (rtwdev->chip->chip_id == RTL8852C) {
2482 rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
2483 B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
2484 }
2485 }
2486
rtw89_pci_dphy_delay(struct rtw89_dev * rtwdev)2487 static int rtw89_pci_dphy_delay(struct rtw89_dev *rtwdev)
2488 {
2489 if (!rtw89_is_rtl885xb(rtwdev))
2490 return 0;
2491
2492 return rtw89_write16_mdio_mask(rtwdev, RAC_REG_REV2, BAC_CMU_EN_DLY_MASK,
2493 PCIE_DPHY_DLY_25US, PCIE_PHY_GEN1);
2494 }
2495
rtw89_pci_power_wake_ax(struct rtw89_dev * rtwdev,bool pwr_up)2496 static void rtw89_pci_power_wake_ax(struct rtw89_dev *rtwdev, bool pwr_up)
2497 {
2498 if (pwr_up)
2499 rtw89_write32_set(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
2500 else
2501 rtw89_write32_clr(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
2502 }
2503
rtw89_pci_autoload_hang(struct rtw89_dev * rtwdev)2504 static void rtw89_pci_autoload_hang(struct rtw89_dev *rtwdev)
2505 {
2506 if (rtwdev->chip->chip_id != RTL8852C)
2507 return;
2508
2509 rtw89_write32_set(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
2510 rtw89_write32_clr(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
2511 }
2512
rtw89_pci_l12_vmain(struct rtw89_dev * rtwdev)2513 static void rtw89_pci_l12_vmain(struct rtw89_dev *rtwdev)
2514 {
2515 if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
2516 return;
2517
2518 rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_FORCE_PWR_NGAT);
2519 }
2520
rtw89_pci_gen2_force_ib(struct rtw89_dev * rtwdev)2521 static void rtw89_pci_gen2_force_ib(struct rtw89_dev *rtwdev)
2522 {
2523 if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
2524 return;
2525
2526 rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2,
2527 B_AX_SYSON_DIS_PMCR_AX_WRMSK);
2528 rtw89_write32_set(rtwdev, R_AX_HCI_BG_CTRL, B_AX_BG_CLR_ASYNC_M3);
2529 rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2,
2530 B_AX_SYSON_DIS_PMCR_AX_WRMSK);
2531 }
2532
rtw89_pci_l1_ent_lat(struct rtw89_dev * rtwdev)2533 static void rtw89_pci_l1_ent_lat(struct rtw89_dev *rtwdev)
2534 {
2535 if (rtwdev->chip->chip_id != RTL8852C)
2536 return;
2537
2538 rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_SEL_REQ_ENTR_L1);
2539 }
2540
rtw89_pci_wd_exit_l1(struct rtw89_dev * rtwdev)2541 static void rtw89_pci_wd_exit_l1(struct rtw89_dev *rtwdev)
2542 {
2543 if (rtwdev->chip->chip_id != RTL8852C)
2544 return;
2545
2546 rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_DMAC0_EXIT_L1_EN);
2547 }
2548
rtw89_pci_set_sic(struct rtw89_dev * rtwdev)2549 static void rtw89_pci_set_sic(struct rtw89_dev *rtwdev)
2550 {
2551 if (rtwdev->chip->chip_id == RTL8852C)
2552 return;
2553
2554 rtw89_write32_clr(rtwdev, R_AX_PCIE_EXP_CTRL,
2555 B_AX_SIC_EN_FORCE_CLKREQ);
2556 }
2557
rtw89_pci_set_lbc(struct rtw89_dev * rtwdev)2558 static void rtw89_pci_set_lbc(struct rtw89_dev *rtwdev)
2559 {
2560 const struct rtw89_pci_info *info = rtwdev->pci_info;
2561 u32 lbc;
2562
2563 if (rtwdev->chip->chip_id == RTL8852C)
2564 return;
2565
2566 lbc = rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG);
2567 if (info->lbc_en == MAC_AX_PCIE_ENABLE) {
2568 lbc = u32_replace_bits(lbc, info->lbc_tmr, B_AX_LBC_TIMER);
2569 lbc |= B_AX_LBC_FLAG | B_AX_LBC_EN;
2570 rtw89_write32(rtwdev, R_AX_LBC_WATCHDOG, lbc);
2571 } else {
2572 lbc &= ~B_AX_LBC_EN;
2573 }
2574 rtw89_write32_set(rtwdev, R_AX_LBC_WATCHDOG, lbc);
2575 }
2576
rtw89_pci_set_io_rcy(struct rtw89_dev * rtwdev)2577 static void rtw89_pci_set_io_rcy(struct rtw89_dev *rtwdev)
2578 {
2579 const struct rtw89_pci_info *info = rtwdev->pci_info;
2580 u32 val32;
2581
2582 if (rtwdev->chip->chip_id != RTL8852C)
2583 return;
2584
2585 if (info->io_rcy_en == MAC_AX_PCIE_ENABLE) {
2586 val32 = FIELD_PREP(B_AX_PCIE_WDT_TIMER_M1_MASK,
2587 info->io_rcy_tmr);
2588 rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M1, val32);
2589 rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M2, val32);
2590 rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_E0, val32);
2591
2592 rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
2593 rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
2594 rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
2595 } else {
2596 rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
2597 rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
2598 rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
2599 }
2600
2601 rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_S1, B_AX_PCIE_IO_RCY_WDT_MODE_S1);
2602 }
2603
rtw89_pci_set_dbg(struct rtw89_dev * rtwdev)2604 static void rtw89_pci_set_dbg(struct rtw89_dev *rtwdev)
2605 {
2606 if (rtwdev->chip->chip_id == RTL8852C)
2607 return;
2608
2609 rtw89_write32_set(rtwdev, R_AX_PCIE_DBG_CTRL,
2610 B_AX_ASFF_FULL_NO_STK | B_AX_EN_STUCK_DBG);
2611
2612 if (rtwdev->chip->chip_id == RTL8852A)
2613 rtw89_write32_set(rtwdev, R_AX_PCIE_EXP_CTRL,
2614 B_AX_EN_CHKDSC_NO_RX_STUCK);
2615 }
2616
rtw89_pci_set_keep_reg(struct rtw89_dev * rtwdev)2617 static void rtw89_pci_set_keep_reg(struct rtw89_dev *rtwdev)
2618 {
2619 if (rtwdev->chip->chip_id == RTL8852C)
2620 return;
2621
2622 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
2623 B_AX_PCIE_TXRST_KEEP_REG | B_AX_PCIE_RXRST_KEEP_REG);
2624 }
2625
rtw89_pci_clr_idx_all_ax(struct rtw89_dev * rtwdev)2626 static void rtw89_pci_clr_idx_all_ax(struct rtw89_dev *rtwdev)
2627 {
2628 const struct rtw89_pci_info *info = rtwdev->pci_info;
2629 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2630 u32 val = B_AX_CLR_ACH0_IDX | B_AX_CLR_ACH1_IDX | B_AX_CLR_ACH2_IDX |
2631 B_AX_CLR_ACH3_IDX | B_AX_CLR_CH8_IDX | B_AX_CLR_CH9_IDX |
2632 B_AX_CLR_CH12_IDX;
2633 u32 rxbd_rwptr_clr = info->rxbd_rwptr_clr_reg;
2634 u32 txbd_rwptr_clr2 = info->txbd_rwptr_clr2_reg;
2635
2636 if (chip_id == RTL8852A || chip_id == RTL8852C)
2637 val |= B_AX_CLR_ACH4_IDX | B_AX_CLR_ACH5_IDX |
2638 B_AX_CLR_ACH6_IDX | B_AX_CLR_ACH7_IDX;
2639 /* clear DMA indexes */
2640 rtw89_write32_set(rtwdev, R_AX_TXBD_RWPTR_CLR1, val);
2641 if (chip_id == RTL8852A || chip_id == RTL8852C)
2642 rtw89_write32_set(rtwdev, txbd_rwptr_clr2,
2643 B_AX_CLR_CH10_IDX | B_AX_CLR_CH11_IDX);
2644 rtw89_write32_set(rtwdev, rxbd_rwptr_clr,
2645 B_AX_CLR_RXQ_IDX | B_AX_CLR_RPQ_IDX);
2646 }
2647
rtw89_pci_poll_txdma_ch_idle_ax(struct rtw89_dev * rtwdev)2648 static int rtw89_pci_poll_txdma_ch_idle_ax(struct rtw89_dev *rtwdev)
2649 {
2650 const struct rtw89_pci_info *info = rtwdev->pci_info;
2651 u32 ret, check, dma_busy;
2652 u32 dma_busy1 = info->dma_busy1.addr;
2653 u32 dma_busy2 = info->dma_busy2_reg;
2654
2655 check = info->dma_busy1.mask;
2656
2657 ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2658 10, 100, false, rtwdev, dma_busy1);
2659 if (ret)
2660 return ret;
2661
2662 if (!dma_busy2)
2663 return 0;
2664
2665 check = B_AX_CH10_BUSY | B_AX_CH11_BUSY;
2666
2667 ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2668 10, 100, false, rtwdev, dma_busy2);
2669 if (ret)
2670 return ret;
2671
2672 return 0;
2673 }
2674
rtw89_pci_poll_rxdma_ch_idle_ax(struct rtw89_dev * rtwdev)2675 static int rtw89_pci_poll_rxdma_ch_idle_ax(struct rtw89_dev *rtwdev)
2676 {
2677 const struct rtw89_pci_info *info = rtwdev->pci_info;
2678 u32 ret, check, dma_busy;
2679 u32 dma_busy3 = info->dma_busy3_reg;
2680
2681 check = B_AX_RXQ_BUSY | B_AX_RPQ_BUSY;
2682
2683 ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2684 10, 100, false, rtwdev, dma_busy3);
2685 if (ret)
2686 return ret;
2687
2688 return 0;
2689 }
2690
rtw89_pci_poll_dma_all_idle(struct rtw89_dev * rtwdev)2691 static int rtw89_pci_poll_dma_all_idle(struct rtw89_dev *rtwdev)
2692 {
2693 u32 ret;
2694
2695 ret = rtw89_pci_poll_txdma_ch_idle_ax(rtwdev);
2696 if (ret) {
2697 rtw89_err(rtwdev, "txdma ch busy\n");
2698 return ret;
2699 }
2700
2701 ret = rtw89_pci_poll_rxdma_ch_idle_ax(rtwdev);
2702 if (ret) {
2703 rtw89_err(rtwdev, "rxdma ch busy\n");
2704 return ret;
2705 }
2706
2707 return 0;
2708 }
2709
rtw89_pci_mode_op(struct rtw89_dev * rtwdev)2710 static int rtw89_pci_mode_op(struct rtw89_dev *rtwdev)
2711 {
2712 const struct rtw89_pci_info *info = rtwdev->pci_info;
2713 enum mac_ax_bd_trunc_mode txbd_trunc_mode = info->txbd_trunc_mode;
2714 enum mac_ax_bd_trunc_mode rxbd_trunc_mode = info->rxbd_trunc_mode;
2715 enum mac_ax_rxbd_mode rxbd_mode = info->rxbd_mode;
2716 enum mac_ax_tag_mode tag_mode = info->tag_mode;
2717 enum mac_ax_wd_dma_intvl wd_dma_idle_intvl = info->wd_dma_idle_intvl;
2718 enum mac_ax_wd_dma_intvl wd_dma_act_intvl = info->wd_dma_act_intvl;
2719 enum mac_ax_tx_burst tx_burst = info->tx_burst;
2720 enum mac_ax_rx_burst rx_burst = info->rx_burst;
2721 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2722 u8 cv = rtwdev->hal.cv;
2723 u32 val32;
2724
2725 if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
2726 if (chip_id == RTL8852A && cv == CHIP_CBV)
2727 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
2728 } else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
2729 if (chip_id == RTL8852A || chip_id == RTL8852B)
2730 rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
2731 }
2732
2733 if (rxbd_trunc_mode == MAC_AX_BD_TRUNC) {
2734 if (chip_id == RTL8852A && cv == CHIP_CBV)
2735 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
2736 } else if (rxbd_trunc_mode == MAC_AX_BD_NORM) {
2737 if (chip_id == RTL8852A || chip_id == RTL8852B)
2738 rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
2739 }
2740
2741 if (rxbd_mode == MAC_AX_RXBD_PKT) {
2742 rtw89_write32_clr(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
2743 } else if (rxbd_mode == MAC_AX_RXBD_SEP) {
2744 rtw89_write32_set(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
2745
2746 if (chip_id == RTL8852A || chip_id == RTL8852B)
2747 rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2,
2748 B_AX_PCIE_RX_APPLEN_MASK, 0);
2749 }
2750
2751 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
2752 rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_TXDMA_MASK, tx_burst);
2753 rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_RXDMA_MASK, rx_burst);
2754 } else if (chip_id == RTL8852C) {
2755 rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_TXDMA_MASK, tx_burst);
2756 rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_RXDMA_MASK, rx_burst);
2757 }
2758
2759 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
2760 if (tag_mode == MAC_AX_TAG_SGL) {
2761 val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) &
2762 ~B_AX_LATENCY_CONTROL;
2763 rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
2764 } else if (tag_mode == MAC_AX_TAG_MULTI) {
2765 val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) |
2766 B_AX_LATENCY_CONTROL;
2767 rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
2768 }
2769 }
2770
2771 rtw89_write32_mask(rtwdev, info->exp_ctrl_reg, info->max_tag_num_mask,
2772 info->multi_tag_num);
2773
2774 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
2775 rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_IDLE,
2776 wd_dma_idle_intvl);
2777 rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_ACT,
2778 wd_dma_act_intvl);
2779 } else if (chip_id == RTL8852C) {
2780 rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_IDLE_V1_MASK,
2781 wd_dma_idle_intvl);
2782 rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_ACT_V1_MASK,
2783 wd_dma_act_intvl);
2784 }
2785
2786 if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
2787 rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2788 B_AX_HOST_ADDR_INFO_8B_SEL);
2789 rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
2790 } else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
2791 rtw89_write32_clr(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2792 B_AX_HOST_ADDR_INFO_8B_SEL);
2793 rtw89_write32_set(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
2794 }
2795
2796 return 0;
2797 }
2798
rtw89_pci_ops_deinit(struct rtw89_dev * rtwdev)2799 static int rtw89_pci_ops_deinit(struct rtw89_dev *rtwdev)
2800 {
2801 const struct rtw89_pci_info *info = rtwdev->pci_info;
2802
2803 rtw89_pci_power_wake(rtwdev, false);
2804
2805 if (rtwdev->chip->chip_id == RTL8852A) {
2806 /* ltr sw trigger */
2807 rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_IDLE);
2808 }
2809 info->ltr_set(rtwdev, false);
2810 rtw89_pci_ctrl_dma_all(rtwdev, false);
2811 rtw89_pci_clr_idx_all(rtwdev);
2812
2813 return 0;
2814 }
2815
rtw89_pci_ops_mac_pre_init_ax(struct rtw89_dev * rtwdev)2816 static int rtw89_pci_ops_mac_pre_init_ax(struct rtw89_dev *rtwdev)
2817 {
2818 const struct rtw89_pci_info *info = rtwdev->pci_info;
2819 int ret;
2820
2821 rtw89_pci_ber(rtwdev);
2822 rtw89_pci_rxdma_prefth(rtwdev);
2823 rtw89_pci_l1off_pwroff(rtwdev);
2824 rtw89_pci_deglitch_setting(rtwdev);
2825 ret = rtw89_pci_l2_rxen_lat(rtwdev);
2826 if (ret) {
2827 rtw89_err(rtwdev, "[ERR] pcie l2 rxen lat %d\n", ret);
2828 return ret;
2829 }
2830
2831 rtw89_pci_aphy_pwrcut(rtwdev);
2832 rtw89_pci_hci_ldo(rtwdev);
2833 rtw89_pci_dphy_delay(rtwdev);
2834
2835 ret = rtw89_pci_autok_x(rtwdev);
2836 if (ret) {
2837 rtw89_err(rtwdev, "[ERR] pcie autok_x fail %d\n", ret);
2838 return ret;
2839 }
2840
2841 ret = rtw89_pci_auto_refclk_cal(rtwdev, false);
2842 if (ret) {
2843 rtw89_err(rtwdev, "[ERR] pcie autok fail %d\n", ret);
2844 return ret;
2845 }
2846
2847 rtw89_pci_power_wake_ax(rtwdev, true);
2848 rtw89_pci_autoload_hang(rtwdev);
2849 rtw89_pci_l12_vmain(rtwdev);
2850 rtw89_pci_gen2_force_ib(rtwdev);
2851 rtw89_pci_l1_ent_lat(rtwdev);
2852 rtw89_pci_wd_exit_l1(rtwdev);
2853 rtw89_pci_set_sic(rtwdev);
2854 rtw89_pci_set_lbc(rtwdev);
2855 rtw89_pci_set_io_rcy(rtwdev);
2856 rtw89_pci_set_dbg(rtwdev);
2857 rtw89_pci_set_keep_reg(rtwdev);
2858
2859 rtw89_write32_set(rtwdev, info->dma_stop1.addr, B_AX_STOP_WPDMA);
2860
2861 /* stop DMA activities */
2862 rtw89_pci_ctrl_dma_all(rtwdev, false);
2863
2864 ret = rtw89_pci_poll_dma_all_idle(rtwdev);
2865 if (ret) {
2866 rtw89_err(rtwdev, "[ERR] poll pcie dma all idle\n");
2867 return ret;
2868 }
2869
2870 rtw89_pci_clr_idx_all(rtwdev);
2871 rtw89_pci_mode_op(rtwdev);
2872
2873 /* fill TRX BD indexes */
2874 rtw89_pci_ops_reset(rtwdev);
2875
2876 ret = rtw89_pci_rst_bdram_ax(rtwdev);
2877 if (ret) {
2878 rtw89_warn(rtwdev, "reset bdram busy\n");
2879 return ret;
2880 }
2881
2882 /* disable all channels except to FW CMD channel to download firmware */
2883 rtw89_pci_ctrl_txdma_ch_ax(rtwdev, false);
2884 rtw89_pci_ctrl_txdma_fw_ch_ax(rtwdev, true);
2885
2886 /* start DMA activities */
2887 rtw89_pci_ctrl_dma_all(rtwdev, true);
2888
2889 return 0;
2890 }
2891
rtw89_pci_ops_mac_pre_deinit_ax(struct rtw89_dev * rtwdev)2892 static int rtw89_pci_ops_mac_pre_deinit_ax(struct rtw89_dev *rtwdev)
2893 {
2894 rtw89_pci_power_wake_ax(rtwdev, false);
2895
2896 return 0;
2897 }
2898
rtw89_pci_ltr_set(struct rtw89_dev * rtwdev,bool en)2899 int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en)
2900 {
2901 u32 val;
2902
2903 if (!en)
2904 return 0;
2905
2906 val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
2907 if (rtw89_pci_ltr_is_err_reg_val(val))
2908 return -EINVAL;
2909 val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
2910 if (rtw89_pci_ltr_is_err_reg_val(val))
2911 return -EINVAL;
2912 val = rtw89_read32(rtwdev, R_AX_LTR_IDLE_LATENCY);
2913 if (rtw89_pci_ltr_is_err_reg_val(val))
2914 return -EINVAL;
2915 val = rtw89_read32(rtwdev, R_AX_LTR_ACTIVE_LATENCY);
2916 if (rtw89_pci_ltr_is_err_reg_val(val))
2917 return -EINVAL;
2918
2919 rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_HW_EN | B_AX_LTR_EN |
2920 B_AX_LTR_WD_NOEMP_CHK);
2921 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_SPACE_IDX_MASK,
2922 PCI_LTR_SPC_500US);
2923 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
2924 PCI_LTR_IDLE_TIMER_3_2MS);
2925 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
2926 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
2927 rtw89_write32(rtwdev, R_AX_LTR_IDLE_LATENCY, 0x90039003);
2928 rtw89_write32(rtwdev, R_AX_LTR_ACTIVE_LATENCY, 0x880b880b);
2929
2930 return 0;
2931 }
2932 EXPORT_SYMBOL(rtw89_pci_ltr_set);
2933
rtw89_pci_ltr_set_v1(struct rtw89_dev * rtwdev,bool en)2934 int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en)
2935 {
2936 u32 dec_ctrl;
2937 u32 val32;
2938
2939 val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
2940 if (rtw89_pci_ltr_is_err_reg_val(val32))
2941 return -EINVAL;
2942 val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
2943 if (rtw89_pci_ltr_is_err_reg_val(val32))
2944 return -EINVAL;
2945 dec_ctrl = rtw89_read32(rtwdev, R_AX_LTR_DEC_CTRL);
2946 if (rtw89_pci_ltr_is_err_reg_val(dec_ctrl))
2947 return -EINVAL;
2948 val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX3);
2949 if (rtw89_pci_ltr_is_err_reg_val(val32))
2950 return -EINVAL;
2951 val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX0);
2952 if (rtw89_pci_ltr_is_err_reg_val(val32))
2953 return -EINVAL;
2954
2955 if (!en) {
2956 dec_ctrl &= ~(LTR_EN_BITS | B_AX_LTR_IDX_DRV_MASK | B_AX_LTR_HW_DEC_EN);
2957 dec_ctrl |= FIELD_PREP(B_AX_LTR_IDX_DRV_MASK, PCIE_LTR_IDX_IDLE) |
2958 B_AX_LTR_REQ_DRV;
2959 } else {
2960 dec_ctrl |= B_AX_LTR_HW_DEC_EN;
2961 }
2962
2963 dec_ctrl &= ~B_AX_LTR_SPACE_IDX_V1_MASK;
2964 dec_ctrl |= FIELD_PREP(B_AX_LTR_SPACE_IDX_V1_MASK, PCI_LTR_SPC_500US);
2965
2966 if (en)
2967 rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0,
2968 B_AX_LTR_WD_NOEMP_CHK_V1 | B_AX_LTR_HW_EN);
2969 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
2970 PCI_LTR_IDLE_TIMER_3_2MS);
2971 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
2972 rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
2973 rtw89_write32(rtwdev, R_AX_LTR_DEC_CTRL, dec_ctrl);
2974 rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX3, 0x90039003);
2975 rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX0, 0x880b880b);
2976
2977 return 0;
2978 }
2979 EXPORT_SYMBOL(rtw89_pci_ltr_set_v1);
2980
rtw89_pci_ops_mac_post_init_ax(struct rtw89_dev * rtwdev)2981 static int rtw89_pci_ops_mac_post_init_ax(struct rtw89_dev *rtwdev)
2982 {
2983 const struct rtw89_pci_info *info = rtwdev->pci_info;
2984 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2985 int ret;
2986
2987 ret = info->ltr_set(rtwdev, true);
2988 if (ret) {
2989 rtw89_err(rtwdev, "pci ltr set fail\n");
2990 return ret;
2991 }
2992 if (chip_id == RTL8852A) {
2993 /* ltr sw trigger */
2994 rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_ACT);
2995 }
2996 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
2997 /* ADDR info 8-byte mode */
2998 rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2999 B_AX_HOST_ADDR_INFO_8B_SEL);
3000 rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
3001 }
3002
3003 /* enable DMA for all queues */
3004 rtw89_pci_ctrl_txdma_ch_ax(rtwdev, true);
3005
3006 /* Release PCI IO */
3007 rtw89_write32_clr(rtwdev, info->dma_stop1.addr,
3008 B_AX_STOP_WPDMA | B_AX_STOP_PCIEIO);
3009
3010 return 0;
3011 }
3012
rtw89_pci_claim_device(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3013 static int rtw89_pci_claim_device(struct rtw89_dev *rtwdev,
3014 struct pci_dev *pdev)
3015 {
3016 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3017 int ret;
3018
3019 ret = pci_enable_device(pdev);
3020 if (ret) {
3021 rtw89_err(rtwdev, "failed to enable pci device\n");
3022 return ret;
3023 }
3024
3025 pci_set_master(pdev);
3026 pci_set_drvdata(pdev, rtwdev->hw);
3027
3028 rtwpci->pdev = pdev;
3029
3030 return 0;
3031 }
3032
rtw89_pci_declaim_device(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3033 static void rtw89_pci_declaim_device(struct rtw89_dev *rtwdev,
3034 struct pci_dev *pdev)
3035 {
3036 pci_disable_device(pdev);
3037 }
3038
rtw89_pci_chip_is_manual_dac(struct rtw89_dev * rtwdev)3039 static bool rtw89_pci_chip_is_manual_dac(struct rtw89_dev *rtwdev)
3040 {
3041 const struct rtw89_chip_info *chip = rtwdev->chip;
3042
3043 switch (chip->chip_id) {
3044 case RTL8852A:
3045 case RTL8852B:
3046 case RTL8851B:
3047 case RTL8852BT:
3048 return true;
3049 default:
3050 return false;
3051 }
3052 }
3053
rtw89_pci_is_dac_compatible_bridge(struct rtw89_dev * rtwdev)3054 static bool rtw89_pci_is_dac_compatible_bridge(struct rtw89_dev *rtwdev)
3055 {
3056 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3057 struct pci_dev *bridge = pci_upstream_bridge(rtwpci->pdev);
3058
3059 if (!rtw89_pci_chip_is_manual_dac(rtwdev))
3060 return true;
3061
3062 if (!bridge)
3063 return false;
3064
3065 switch (bridge->vendor) {
3066 case PCI_VENDOR_ID_INTEL:
3067 return true;
3068 case PCI_VENDOR_ID_ASMEDIA:
3069 if (bridge->device == 0x2806)
3070 return true;
3071 break;
3072 }
3073
3074 return false;
3075 }
3076
rtw89_pci_cfg_dac(struct rtw89_dev * rtwdev)3077 static void rtw89_pci_cfg_dac(struct rtw89_dev *rtwdev)
3078 {
3079 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3080
3081 if (!rtwpci->enable_dac)
3082 return;
3083
3084 if (!rtw89_pci_chip_is_manual_dac(rtwdev))
3085 return;
3086
3087 rtw89_pci_config_byte_set(rtwdev, RTW89_PCIE_L1_CTRL, RTW89_PCIE_BIT_EN_64BITS);
3088 }
3089
rtw89_pci_setup_mapping(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3090 static int rtw89_pci_setup_mapping(struct rtw89_dev *rtwdev,
3091 struct pci_dev *pdev)
3092 {
3093 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3094 unsigned long resource_len;
3095 u8 bar_id = 2;
3096 int ret;
3097
3098 ret = pci_request_regions(pdev, KBUILD_MODNAME);
3099 if (ret) {
3100 rtw89_err(rtwdev, "failed to request pci regions\n");
3101 goto err;
3102 }
3103
3104 if (!rtw89_pci_is_dac_compatible_bridge(rtwdev))
3105 goto no_dac;
3106
3107 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(36));
3108 if (!ret) {
3109 rtwpci->enable_dac = true;
3110 rtw89_pci_cfg_dac(rtwdev);
3111 } else {
3112 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
3113 if (ret) {
3114 rtw89_err(rtwdev,
3115 "failed to set dma and consistent mask to 32/36-bit\n");
3116 goto err_release_regions;
3117 }
3118 }
3119 no_dac:
3120
3121 resource_len = pci_resource_len(pdev, bar_id);
3122 rtwpci->mmap = pci_iomap(pdev, bar_id, resource_len);
3123 if (!rtwpci->mmap) {
3124 rtw89_err(rtwdev, "failed to map pci io\n");
3125 ret = -EIO;
3126 goto err_release_regions;
3127 }
3128
3129 return 0;
3130
3131 err_release_regions:
3132 pci_release_regions(pdev);
3133 err:
3134 return ret;
3135 }
3136
rtw89_pci_clear_mapping(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3137 static void rtw89_pci_clear_mapping(struct rtw89_dev *rtwdev,
3138 struct pci_dev *pdev)
3139 {
3140 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3141
3142 if (rtwpci->mmap) {
3143 pci_iounmap(pdev, rtwpci->mmap);
3144 pci_release_regions(pdev);
3145 }
3146 }
3147
rtw89_pci_free_tx_wd_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring)3148 static void rtw89_pci_free_tx_wd_ring(struct rtw89_dev *rtwdev,
3149 struct pci_dev *pdev,
3150 struct rtw89_pci_tx_ring *tx_ring)
3151 {
3152 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
3153 u8 *head = wd_ring->head;
3154 dma_addr_t dma = wd_ring->dma;
3155 u32 page_size = wd_ring->page_size;
3156 u32 page_num = wd_ring->page_num;
3157 u32 ring_sz = page_size * page_num;
3158
3159 dma_free_coherent(&pdev->dev, ring_sz, head, dma);
3160 wd_ring->head = NULL;
3161 }
3162
rtw89_pci_free_tx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring)3163 static void rtw89_pci_free_tx_ring(struct rtw89_dev *rtwdev,
3164 struct pci_dev *pdev,
3165 struct rtw89_pci_tx_ring *tx_ring)
3166 {
3167 int ring_sz;
3168 u8 *head;
3169 dma_addr_t dma;
3170
3171 head = tx_ring->bd_ring.head;
3172 dma = tx_ring->bd_ring.dma;
3173 ring_sz = tx_ring->bd_ring.desc_size * tx_ring->bd_ring.len;
3174 dma_free_coherent(&pdev->dev, ring_sz, head, dma);
3175
3176 tx_ring->bd_ring.head = NULL;
3177 }
3178
rtw89_pci_free_tx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3179 static void rtw89_pci_free_tx_rings(struct rtw89_dev *rtwdev,
3180 struct pci_dev *pdev)
3181 {
3182 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3183 const struct rtw89_pci_info *info = rtwdev->pci_info;
3184 struct rtw89_pci_tx_ring *tx_ring;
3185 int i;
3186
3187 for (i = 0; i < RTW89_TXCH_NUM; i++) {
3188 if (info->tx_dma_ch_mask & BIT(i))
3189 continue;
3190 tx_ring = &rtwpci->tx_rings[i];
3191 rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
3192 rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
3193 }
3194 }
3195
rtw89_pci_free_rx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring)3196 static void rtw89_pci_free_rx_ring(struct rtw89_dev *rtwdev,
3197 struct pci_dev *pdev,
3198 struct rtw89_pci_rx_ring *rx_ring)
3199 {
3200 struct rtw89_pci_rx_info *rx_info;
3201 struct sk_buff *skb;
3202 dma_addr_t dma;
3203 u32 buf_sz;
3204 u8 *head;
3205 int ring_sz = rx_ring->bd_ring.desc_size * rx_ring->bd_ring.len;
3206 int i;
3207
3208 buf_sz = rx_ring->buf_sz;
3209 for (i = 0; i < rx_ring->bd_ring.len; i++) {
3210 skb = rx_ring->buf[i];
3211 if (!skb)
3212 continue;
3213
3214 rx_info = RTW89_PCI_RX_SKB_CB(skb);
3215 dma = rx_info->dma;
3216 dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
3217 dev_kfree_skb(skb);
3218 rx_ring->buf[i] = NULL;
3219 }
3220
3221 head = rx_ring->bd_ring.head;
3222 dma = rx_ring->bd_ring.dma;
3223 dma_free_coherent(&pdev->dev, ring_sz, head, dma);
3224
3225 rx_ring->bd_ring.head = NULL;
3226 }
3227
rtw89_pci_free_rx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3228 static void rtw89_pci_free_rx_rings(struct rtw89_dev *rtwdev,
3229 struct pci_dev *pdev)
3230 {
3231 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3232 struct rtw89_pci_rx_ring *rx_ring;
3233 int i;
3234
3235 for (i = 0; i < RTW89_RXCH_NUM; i++) {
3236 rx_ring = &rtwpci->rx_rings[i];
3237 rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
3238 }
3239 }
3240
rtw89_pci_free_trx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3241 static void rtw89_pci_free_trx_rings(struct rtw89_dev *rtwdev,
3242 struct pci_dev *pdev)
3243 {
3244 rtw89_pci_free_rx_rings(rtwdev, pdev);
3245 rtw89_pci_free_tx_rings(rtwdev, pdev);
3246 }
3247
rtw89_pci_init_rx_bd(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring,struct sk_buff * skb,int buf_sz,u32 idx)3248 static int rtw89_pci_init_rx_bd(struct rtw89_dev *rtwdev, struct pci_dev *pdev,
3249 struct rtw89_pci_rx_ring *rx_ring,
3250 struct sk_buff *skb, int buf_sz, u32 idx)
3251 {
3252 struct rtw89_pci_rx_info *rx_info;
3253 struct rtw89_pci_rx_bd_32 *rx_bd;
3254 dma_addr_t dma;
3255
3256 if (!skb)
3257 return -EINVAL;
3258
3259 dma = dma_map_single(&pdev->dev, skb->data, buf_sz, DMA_FROM_DEVICE);
3260 if (dma_mapping_error(&pdev->dev, dma))
3261 return -EBUSY;
3262
3263 rx_info = RTW89_PCI_RX_SKB_CB(skb);
3264 rx_bd = RTW89_PCI_RX_BD(rx_ring, idx);
3265
3266 memset(rx_bd, 0, sizeof(*rx_bd));
3267 rx_bd->buf_size = cpu_to_le16(buf_sz);
3268 rx_bd->dma = cpu_to_le32(dma);
3269 rx_bd->opt = le16_encode_bits(upper_32_bits(dma), RTW89_PCI_RXBD_OPT_DMA_HI);
3270 rx_info->dma = dma;
3271
3272 return 0;
3273 }
3274
rtw89_pci_alloc_tx_wd_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring,enum rtw89_tx_channel txch)3275 static int rtw89_pci_alloc_tx_wd_ring(struct rtw89_dev *rtwdev,
3276 struct pci_dev *pdev,
3277 struct rtw89_pci_tx_ring *tx_ring,
3278 enum rtw89_tx_channel txch)
3279 {
3280 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
3281 struct rtw89_pci_tx_wd *txwd;
3282 dma_addr_t dma;
3283 dma_addr_t cur_paddr;
3284 u8 *head;
3285 u8 *cur_vaddr;
3286 u32 page_size = RTW89_PCI_TXWD_PAGE_SIZE;
3287 u32 page_num = RTW89_PCI_TXWD_NUM_MAX;
3288 u32 ring_sz = page_size * page_num;
3289 u32 page_offset;
3290 int i;
3291
3292 /* FWCMD queue doesn't use txwd as pages */
3293 if (txch == RTW89_TXCH_CH12)
3294 return 0;
3295
3296 head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
3297 if (!head)
3298 return -ENOMEM;
3299
3300 INIT_LIST_HEAD(&wd_ring->free_pages);
3301 wd_ring->head = head;
3302 wd_ring->dma = dma;
3303 wd_ring->page_size = page_size;
3304 wd_ring->page_num = page_num;
3305
3306 page_offset = 0;
3307 for (i = 0; i < page_num; i++) {
3308 txwd = &wd_ring->pages[i];
3309 cur_paddr = dma + page_offset;
3310 cur_vaddr = head + page_offset;
3311
3312 skb_queue_head_init(&txwd->queue);
3313 INIT_LIST_HEAD(&txwd->list);
3314 txwd->paddr = cur_paddr;
3315 txwd->vaddr = cur_vaddr;
3316 txwd->len = page_size;
3317 txwd->seq = i;
3318 rtw89_pci_enqueue_txwd(tx_ring, txwd);
3319
3320 page_offset += page_size;
3321 }
3322
3323 return 0;
3324 }
3325
rtw89_pci_alloc_tx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring,u32 desc_size,u32 len,enum rtw89_tx_channel txch)3326 static int rtw89_pci_alloc_tx_ring(struct rtw89_dev *rtwdev,
3327 struct pci_dev *pdev,
3328 struct rtw89_pci_tx_ring *tx_ring,
3329 u32 desc_size, u32 len,
3330 enum rtw89_tx_channel txch)
3331 {
3332 const struct rtw89_pci_ch_dma_addr *txch_addr;
3333 int ring_sz = desc_size * len;
3334 u8 *head;
3335 dma_addr_t dma;
3336 int ret;
3337
3338 ret = rtw89_pci_alloc_tx_wd_ring(rtwdev, pdev, tx_ring, txch);
3339 if (ret) {
3340 rtw89_err(rtwdev, "failed to alloc txwd ring of txch %d\n", txch);
3341 goto err;
3342 }
3343
3344 ret = rtw89_pci_get_txch_addrs(rtwdev, txch, &txch_addr);
3345 if (ret) {
3346 rtw89_err(rtwdev, "failed to get address of txch %d", txch);
3347 goto err_free_wd_ring;
3348 }
3349
3350 head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
3351 if (!head) {
3352 ret = -ENOMEM;
3353 goto err_free_wd_ring;
3354 }
3355
3356 INIT_LIST_HEAD(&tx_ring->busy_pages);
3357 tx_ring->bd_ring.head = head;
3358 tx_ring->bd_ring.dma = dma;
3359 tx_ring->bd_ring.len = len;
3360 tx_ring->bd_ring.desc_size = desc_size;
3361 tx_ring->bd_ring.addr = *txch_addr;
3362 tx_ring->bd_ring.wp = 0;
3363 tx_ring->bd_ring.rp = 0;
3364 tx_ring->txch = txch;
3365
3366 return 0;
3367
3368 err_free_wd_ring:
3369 rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
3370 err:
3371 return ret;
3372 }
3373
rtw89_pci_alloc_tx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3374 static int rtw89_pci_alloc_tx_rings(struct rtw89_dev *rtwdev,
3375 struct pci_dev *pdev)
3376 {
3377 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3378 const struct rtw89_pci_info *info = rtwdev->pci_info;
3379 struct rtw89_pci_tx_ring *tx_ring;
3380 u32 desc_size;
3381 u32 len;
3382 u32 i, tx_allocated;
3383 int ret;
3384
3385 for (i = 0; i < RTW89_TXCH_NUM; i++) {
3386 if (info->tx_dma_ch_mask & BIT(i))
3387 continue;
3388 tx_ring = &rtwpci->tx_rings[i];
3389 desc_size = sizeof(struct rtw89_pci_tx_bd_32);
3390 len = RTW89_PCI_TXBD_NUM_MAX;
3391 ret = rtw89_pci_alloc_tx_ring(rtwdev, pdev, tx_ring,
3392 desc_size, len, i);
3393 if (ret) {
3394 rtw89_err(rtwdev, "failed to alloc tx ring %d\n", i);
3395 goto err_free;
3396 }
3397 }
3398
3399 return 0;
3400
3401 err_free:
3402 tx_allocated = i;
3403 for (i = 0; i < tx_allocated; i++) {
3404 tx_ring = &rtwpci->tx_rings[i];
3405 rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
3406 }
3407
3408 return ret;
3409 }
3410
rtw89_pci_alloc_rx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring,u32 desc_size,u32 len,u32 rxch)3411 static int rtw89_pci_alloc_rx_ring(struct rtw89_dev *rtwdev,
3412 struct pci_dev *pdev,
3413 struct rtw89_pci_rx_ring *rx_ring,
3414 u32 desc_size, u32 len, u32 rxch)
3415 {
3416 const struct rtw89_pci_info *info = rtwdev->pci_info;
3417 const struct rtw89_pci_ch_dma_addr *rxch_addr;
3418 struct sk_buff *skb;
3419 u8 *head;
3420 dma_addr_t dma;
3421 int ring_sz = desc_size * len;
3422 int buf_sz = RTW89_PCI_RX_BUF_SIZE;
3423 int i, allocated;
3424 int ret;
3425
3426 ret = rtw89_pci_get_rxch_addrs(rtwdev, rxch, &rxch_addr);
3427 if (ret) {
3428 rtw89_err(rtwdev, "failed to get address of rxch %d", rxch);
3429 return ret;
3430 }
3431
3432 head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
3433 if (!head) {
3434 ret = -ENOMEM;
3435 goto err;
3436 }
3437
3438 rx_ring->bd_ring.head = head;
3439 rx_ring->bd_ring.dma = dma;
3440 rx_ring->bd_ring.len = len;
3441 rx_ring->bd_ring.desc_size = desc_size;
3442 rx_ring->bd_ring.addr = *rxch_addr;
3443 if (info->rx_ring_eq_is_full)
3444 rx_ring->bd_ring.wp = len - 1;
3445 else
3446 rx_ring->bd_ring.wp = 0;
3447 rx_ring->bd_ring.rp = 0;
3448 rx_ring->buf_sz = buf_sz;
3449 rx_ring->diliver_skb = NULL;
3450 rx_ring->diliver_desc.ready = false;
3451 rx_ring->target_rx_tag = 0;
3452
3453 for (i = 0; i < len; i++) {
3454 skb = dev_alloc_skb(buf_sz);
3455 if (!skb) {
3456 ret = -ENOMEM;
3457 goto err_free;
3458 }
3459
3460 memset(skb->data, 0, buf_sz);
3461 rx_ring->buf[i] = skb;
3462 ret = rtw89_pci_init_rx_bd(rtwdev, pdev, rx_ring, skb,
3463 buf_sz, i);
3464 if (ret) {
3465 rtw89_err(rtwdev, "failed to init rx buf %d\n", i);
3466 dev_kfree_skb_any(skb);
3467 rx_ring->buf[i] = NULL;
3468 goto err_free;
3469 }
3470 }
3471
3472 return 0;
3473
3474 err_free:
3475 allocated = i;
3476 for (i = 0; i < allocated; i++) {
3477 skb = rx_ring->buf[i];
3478 if (!skb)
3479 continue;
3480 dma = *((dma_addr_t *)skb->cb);
3481 dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
3482 dev_kfree_skb(skb);
3483 rx_ring->buf[i] = NULL;
3484 }
3485
3486 head = rx_ring->bd_ring.head;
3487 dma = rx_ring->bd_ring.dma;
3488 dma_free_coherent(&pdev->dev, ring_sz, head, dma);
3489
3490 rx_ring->bd_ring.head = NULL;
3491 err:
3492 return ret;
3493 }
3494
rtw89_pci_alloc_rx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3495 static int rtw89_pci_alloc_rx_rings(struct rtw89_dev *rtwdev,
3496 struct pci_dev *pdev)
3497 {
3498 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3499 struct rtw89_pci_rx_ring *rx_ring;
3500 u32 desc_size;
3501 u32 len;
3502 int i, rx_allocated;
3503 int ret;
3504
3505 for (i = 0; i < RTW89_RXCH_NUM; i++) {
3506 rx_ring = &rtwpci->rx_rings[i];
3507 desc_size = sizeof(struct rtw89_pci_rx_bd_32);
3508 len = RTW89_PCI_RXBD_NUM_MAX;
3509 ret = rtw89_pci_alloc_rx_ring(rtwdev, pdev, rx_ring,
3510 desc_size, len, i);
3511 if (ret) {
3512 rtw89_err(rtwdev, "failed to alloc rx ring %d\n", i);
3513 goto err_free;
3514 }
3515 }
3516
3517 return 0;
3518
3519 err_free:
3520 rx_allocated = i;
3521 for (i = 0; i < rx_allocated; i++) {
3522 rx_ring = &rtwpci->rx_rings[i];
3523 rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
3524 }
3525
3526 return ret;
3527 }
3528
rtw89_pci_alloc_trx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3529 static int rtw89_pci_alloc_trx_rings(struct rtw89_dev *rtwdev,
3530 struct pci_dev *pdev)
3531 {
3532 int ret;
3533
3534 ret = rtw89_pci_alloc_tx_rings(rtwdev, pdev);
3535 if (ret) {
3536 rtw89_err(rtwdev, "failed to alloc dma tx rings\n");
3537 goto err;
3538 }
3539
3540 ret = rtw89_pci_alloc_rx_rings(rtwdev, pdev);
3541 if (ret) {
3542 rtw89_err(rtwdev, "failed to alloc dma rx rings\n");
3543 goto err_free_tx_rings;
3544 }
3545
3546 return 0;
3547
3548 err_free_tx_rings:
3549 rtw89_pci_free_tx_rings(rtwdev, pdev);
3550 err:
3551 return ret;
3552 }
3553
rtw89_pci_h2c_init(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)3554 static void rtw89_pci_h2c_init(struct rtw89_dev *rtwdev,
3555 struct rtw89_pci *rtwpci)
3556 {
3557 skb_queue_head_init(&rtwpci->h2c_queue);
3558 skb_queue_head_init(&rtwpci->h2c_release_queue);
3559 }
3560
rtw89_pci_setup_resource(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3561 static int rtw89_pci_setup_resource(struct rtw89_dev *rtwdev,
3562 struct pci_dev *pdev)
3563 {
3564 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3565 int ret;
3566
3567 ret = rtw89_pci_setup_mapping(rtwdev, pdev);
3568 if (ret) {
3569 rtw89_err(rtwdev, "failed to setup pci mapping\n");
3570 goto err;
3571 }
3572
3573 ret = rtw89_pci_alloc_trx_rings(rtwdev, pdev);
3574 if (ret) {
3575 rtw89_err(rtwdev, "failed to alloc pci trx rings\n");
3576 goto err_pci_unmap;
3577 }
3578
3579 rtw89_pci_h2c_init(rtwdev, rtwpci);
3580
3581 spin_lock_init(&rtwpci->irq_lock);
3582 spin_lock_init(&rtwpci->trx_lock);
3583
3584 return 0;
3585
3586 err_pci_unmap:
3587 rtw89_pci_clear_mapping(rtwdev, pdev);
3588 err:
3589 return ret;
3590 }
3591
rtw89_pci_clear_resource(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3592 static void rtw89_pci_clear_resource(struct rtw89_dev *rtwdev,
3593 struct pci_dev *pdev)
3594 {
3595 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3596
3597 rtw89_pci_free_trx_rings(rtwdev, pdev);
3598 rtw89_pci_clear_mapping(rtwdev, pdev);
3599 rtw89_pci_release_fwcmd(rtwdev, rtwpci,
3600 skb_queue_len(&rtwpci->h2c_queue), true);
3601 }
3602
rtw89_pci_config_intr_mask(struct rtw89_dev * rtwdev)3603 void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev)
3604 {
3605 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3606 const struct rtw89_chip_info *chip = rtwdev->chip;
3607 u32 hs0isr_ind_int_en = B_AX_HS0ISR_IND_INT_EN;
3608
3609 if (chip->chip_id == RTL8851B)
3610 hs0isr_ind_int_en = B_AX_HS0ISR_IND_INT_EN_WKARND;
3611
3612 rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | 0;
3613
3614 if (rtwpci->under_recovery) {
3615 rtwpci->intrs[0] = hs0isr_ind_int_en;
3616 rtwpci->intrs[1] = 0;
3617 } else {
3618 rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
3619 B_AX_RXDMA_INT_EN |
3620 B_AX_RXP1DMA_INT_EN |
3621 B_AX_RPQDMA_INT_EN |
3622 B_AX_RXDMA_STUCK_INT_EN |
3623 B_AX_RDU_INT_EN |
3624 B_AX_RPQBD_FULL_INT_EN |
3625 hs0isr_ind_int_en;
3626
3627 rtwpci->intrs[1] = B_AX_HC10ISR_IND_INT_EN;
3628 }
3629 }
3630 EXPORT_SYMBOL(rtw89_pci_config_intr_mask);
3631
rtw89_pci_recovery_intr_mask_v1(struct rtw89_dev * rtwdev)3632 static void rtw89_pci_recovery_intr_mask_v1(struct rtw89_dev *rtwdev)
3633 {
3634 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3635
3636 rtwpci->ind_intrs = B_AX_HS0ISR_IND_INT_EN;
3637 rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3638 rtwpci->intrs[0] = 0;
3639 rtwpci->intrs[1] = 0;
3640 }
3641
rtw89_pci_default_intr_mask_v1(struct rtw89_dev * rtwdev)3642 static void rtw89_pci_default_intr_mask_v1(struct rtw89_dev *rtwdev)
3643 {
3644 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3645
3646 rtwpci->ind_intrs = B_AX_HCI_AXIDMA_INT_EN |
3647 B_AX_HS1ISR_IND_INT_EN |
3648 B_AX_HS0ISR_IND_INT_EN;
3649 rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3650 rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
3651 B_AX_RXDMA_INT_EN |
3652 B_AX_RXP1DMA_INT_EN |
3653 B_AX_RPQDMA_INT_EN |
3654 B_AX_RXDMA_STUCK_INT_EN |
3655 B_AX_RDU_INT_EN |
3656 B_AX_RPQBD_FULL_INT_EN;
3657 rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
3658 }
3659
rtw89_pci_low_power_intr_mask_v1(struct rtw89_dev * rtwdev)3660 static void rtw89_pci_low_power_intr_mask_v1(struct rtw89_dev *rtwdev)
3661 {
3662 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3663
3664 rtwpci->ind_intrs = B_AX_HS1ISR_IND_INT_EN |
3665 B_AX_HS0ISR_IND_INT_EN;
3666 rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3667 rtwpci->intrs[0] = 0;
3668 rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
3669 }
3670
rtw89_pci_config_intr_mask_v1(struct rtw89_dev * rtwdev)3671 void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev)
3672 {
3673 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3674
3675 if (rtwpci->under_recovery)
3676 rtw89_pci_recovery_intr_mask_v1(rtwdev);
3677 else if (rtwpci->low_power)
3678 rtw89_pci_low_power_intr_mask_v1(rtwdev);
3679 else
3680 rtw89_pci_default_intr_mask_v1(rtwdev);
3681 }
3682 EXPORT_SYMBOL(rtw89_pci_config_intr_mask_v1);
3683
rtw89_pci_recovery_intr_mask_v2(struct rtw89_dev * rtwdev)3684 static void rtw89_pci_recovery_intr_mask_v2(struct rtw89_dev *rtwdev)
3685 {
3686 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3687
3688 rtwpci->ind_intrs = B_BE_HS0_IND_INT_EN0;
3689 rtwpci->halt_c2h_intrs = B_BE_HALT_C2H_INT_EN | B_BE_WDT_TIMEOUT_INT_EN;
3690 rtwpci->intrs[0] = 0;
3691 rtwpci->intrs[1] = 0;
3692 }
3693
rtw89_pci_default_intr_mask_v2(struct rtw89_dev * rtwdev)3694 static void rtw89_pci_default_intr_mask_v2(struct rtw89_dev *rtwdev)
3695 {
3696 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3697
3698 rtwpci->ind_intrs = B_BE_HCI_AXIDMA_INT_EN0 |
3699 B_BE_HS0_IND_INT_EN0;
3700 rtwpci->halt_c2h_intrs = B_BE_HALT_C2H_INT_EN | B_BE_WDT_TIMEOUT_INT_EN;
3701 rtwpci->intrs[0] = B_BE_RDU_CH1_INT_IMR_V1 |
3702 B_BE_RDU_CH0_INT_IMR_V1;
3703 rtwpci->intrs[1] = B_BE_PCIE_RX_RX0P2_IMR0_V1 |
3704 B_BE_PCIE_RX_RPQ0_IMR0_V1;
3705 }
3706
rtw89_pci_low_power_intr_mask_v2(struct rtw89_dev * rtwdev)3707 static void rtw89_pci_low_power_intr_mask_v2(struct rtw89_dev *rtwdev)
3708 {
3709 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3710
3711 rtwpci->ind_intrs = B_BE_HS0_IND_INT_EN0 |
3712 B_BE_HS1_IND_INT_EN0;
3713 rtwpci->halt_c2h_intrs = B_BE_HALT_C2H_INT_EN | B_BE_WDT_TIMEOUT_INT_EN;
3714 rtwpci->intrs[0] = 0;
3715 rtwpci->intrs[1] = B_BE_PCIE_RX_RX0P2_IMR0_V1 |
3716 B_BE_PCIE_RX_RPQ0_IMR0_V1;
3717 }
3718
rtw89_pci_config_intr_mask_v2(struct rtw89_dev * rtwdev)3719 void rtw89_pci_config_intr_mask_v2(struct rtw89_dev *rtwdev)
3720 {
3721 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3722
3723 if (rtwpci->under_recovery)
3724 rtw89_pci_recovery_intr_mask_v2(rtwdev);
3725 else if (rtwpci->low_power)
3726 rtw89_pci_low_power_intr_mask_v2(rtwdev);
3727 else
3728 rtw89_pci_default_intr_mask_v2(rtwdev);
3729 }
3730 EXPORT_SYMBOL(rtw89_pci_config_intr_mask_v2);
3731
rtw89_pci_request_irq(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3732 static int rtw89_pci_request_irq(struct rtw89_dev *rtwdev,
3733 struct pci_dev *pdev)
3734 {
3735 unsigned long flags = 0;
3736 int ret;
3737
3738 flags |= PCI_IRQ_INTX | PCI_IRQ_MSI;
3739 ret = pci_alloc_irq_vectors(pdev, 1, 1, flags);
3740 if (ret < 0) {
3741 rtw89_err(rtwdev, "failed to alloc irq vectors, ret %d\n", ret);
3742 goto err;
3743 }
3744
3745 ret = devm_request_threaded_irq(rtwdev->dev, pdev->irq,
3746 rtw89_pci_interrupt_handler,
3747 rtw89_pci_interrupt_threadfn,
3748 IRQF_SHARED, KBUILD_MODNAME, rtwdev);
3749 if (ret) {
3750 rtw89_err(rtwdev, "failed to request threaded irq\n");
3751 goto err_free_vector;
3752 }
3753
3754 rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RESET);
3755
3756 return 0;
3757
3758 err_free_vector:
3759 pci_free_irq_vectors(pdev);
3760 err:
3761 return ret;
3762 }
3763
rtw89_pci_free_irq(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3764 static void rtw89_pci_free_irq(struct rtw89_dev *rtwdev,
3765 struct pci_dev *pdev)
3766 {
3767 devm_free_irq(rtwdev->dev, pdev->irq, rtwdev);
3768 pci_free_irq_vectors(pdev);
3769 }
3770
gray_code_to_bin(u16 gray_code,u32 bit_num)3771 static u16 gray_code_to_bin(u16 gray_code, u32 bit_num)
3772 {
3773 u16 bin = 0, gray_bit;
3774 u32 bit_idx;
3775
3776 for (bit_idx = 0; bit_idx < bit_num; bit_idx++) {
3777 gray_bit = (gray_code >> bit_idx) & 0x1;
3778 if (bit_num - bit_idx > 1)
3779 gray_bit ^= (gray_code >> (bit_idx + 1)) & 0x1;
3780 bin |= (gray_bit << bit_idx);
3781 }
3782
3783 return bin;
3784 }
3785
rtw89_pci_filter_out(struct rtw89_dev * rtwdev)3786 static int rtw89_pci_filter_out(struct rtw89_dev *rtwdev)
3787 {
3788 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3789 struct pci_dev *pdev = rtwpci->pdev;
3790 u16 val16, filter_out_val;
3791 u32 val, phy_offset;
3792 int ret;
3793
3794 if (rtwdev->chip->chip_id != RTL8852C)
3795 return 0;
3796
3797 val = rtw89_read32_mask(rtwdev, R_AX_PCIE_MIX_CFG_V1, B_AX_ASPM_CTRL_MASK);
3798 if (val == B_AX_ASPM_CTRL_L1)
3799 return 0;
3800
3801 ret = pci_read_config_dword(pdev, RTW89_PCIE_L1_STS_V1, &val);
3802 if (ret)
3803 return ret;
3804
3805 val = FIELD_GET(RTW89_BCFG_LINK_SPEED_MASK, val);
3806 if (val == RTW89_PCIE_GEN1_SPEED) {
3807 phy_offset = R_RAC_DIRECT_OFFSET_G1;
3808 } else if (val == RTW89_PCIE_GEN2_SPEED) {
3809 phy_offset = R_RAC_DIRECT_OFFSET_G2;
3810 val16 = rtw89_read16(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT);
3811 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT,
3812 val16 | B_PCIE_BIT_PINOUT_DIS);
3813 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA19 * RAC_MULT,
3814 val16 & ~B_PCIE_BIT_RD_SEL);
3815
3816 val16 = rtw89_read16_mask(rtwdev,
3817 phy_offset + RAC_ANA1F * RAC_MULT,
3818 FILTER_OUT_EQ_MASK);
3819 val16 = gray_code_to_bin(val16, hweight16(val16));
3820 filter_out_val = rtw89_read16(rtwdev, phy_offset + RAC_ANA24 *
3821 RAC_MULT);
3822 filter_out_val &= ~REG_FILTER_OUT_MASK;
3823 filter_out_val |= FIELD_PREP(REG_FILTER_OUT_MASK, val16);
3824
3825 rtw89_write16(rtwdev, phy_offset + RAC_ANA24 * RAC_MULT,
3826 filter_out_val);
3827 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0A * RAC_MULT,
3828 B_BAC_EQ_SEL);
3829 rtw89_write16_set(rtwdev,
3830 R_RAC_DIRECT_OFFSET_G1 + RAC_ANA0C * RAC_MULT,
3831 B_PCIE_BIT_PSAVE);
3832 } else {
3833 return -EOPNOTSUPP;
3834 }
3835 rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0C * RAC_MULT,
3836 B_PCIE_BIT_PSAVE);
3837
3838 return 0;
3839 }
3840
rtw89_pci_clkreq_set(struct rtw89_dev * rtwdev,bool enable)3841 static void rtw89_pci_clkreq_set(struct rtw89_dev *rtwdev, bool enable)
3842 {
3843 const struct rtw89_pci_info *info = rtwdev->pci_info;
3844 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
3845
3846 if (rtw89_pci_disable_clkreq)
3847 return;
3848
3849 gen_def->clkreq_set(rtwdev, enable);
3850 }
3851
rtw89_pci_clkreq_set_ax(struct rtw89_dev * rtwdev,bool enable)3852 static void rtw89_pci_clkreq_set_ax(struct rtw89_dev *rtwdev, bool enable)
3853 {
3854 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3855 int ret;
3856
3857 ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
3858 PCIE_CLKDLY_HW_30US);
3859 if (ret)
3860 rtw89_err(rtwdev, "failed to set CLKREQ Delay\n");
3861
3862 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
3863 if (enable)
3864 ret = rtw89_pci_config_byte_set(rtwdev,
3865 RTW89_PCIE_L1_CTRL,
3866 RTW89_PCIE_BIT_CLK);
3867 else
3868 ret = rtw89_pci_config_byte_clr(rtwdev,
3869 RTW89_PCIE_L1_CTRL,
3870 RTW89_PCIE_BIT_CLK);
3871 if (ret)
3872 rtw89_err(rtwdev, "failed to %s CLKREQ_L1, ret=%d",
3873 enable ? "set" : "unset", ret);
3874 } else if (chip_id == RTL8852C) {
3875 rtw89_write32_set(rtwdev, R_AX_PCIE_LAT_CTRL,
3876 B_AX_CLK_REQ_SEL_OPT | B_AX_CLK_REQ_SEL);
3877 if (enable)
3878 rtw89_write32_set(rtwdev, R_AX_L1_CLK_CTRL,
3879 B_AX_CLK_REQ_N);
3880 else
3881 rtw89_write32_clr(rtwdev, R_AX_L1_CLK_CTRL,
3882 B_AX_CLK_REQ_N);
3883 }
3884 }
3885
rtw89_pci_aspm_set(struct rtw89_dev * rtwdev,bool enable)3886 static void rtw89_pci_aspm_set(struct rtw89_dev *rtwdev, bool enable)
3887 {
3888 const struct rtw89_pci_info *info = rtwdev->pci_info;
3889 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
3890
3891 if (rtw89_pci_disable_aspm_l1)
3892 return;
3893
3894 gen_def->aspm_set(rtwdev, enable);
3895 }
3896
rtw89_pci_aspm_set_ax(struct rtw89_dev * rtwdev,bool enable)3897 static void rtw89_pci_aspm_set_ax(struct rtw89_dev *rtwdev, bool enable)
3898 {
3899 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3900 u8 value = 0;
3901 int ret;
3902
3903 ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, &value);
3904 if (ret)
3905 rtw89_warn(rtwdev, "failed to read ASPM Delay\n");
3906
3907 u8p_replace_bits(&value, PCIE_L1DLY_16US, RTW89_L1DLY_MASK);
3908 u8p_replace_bits(&value, PCIE_L0SDLY_4US, RTW89_L0DLY_MASK);
3909
3910 ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, value);
3911 if (ret)
3912 rtw89_warn(rtwdev, "failed to read ASPM Delay\n");
3913
3914 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
3915 if (enable)
3916 ret = rtw89_pci_config_byte_set(rtwdev,
3917 RTW89_PCIE_L1_CTRL,
3918 RTW89_PCIE_BIT_L1);
3919 else
3920 ret = rtw89_pci_config_byte_clr(rtwdev,
3921 RTW89_PCIE_L1_CTRL,
3922 RTW89_PCIE_BIT_L1);
3923 } else if (chip_id == RTL8852C) {
3924 if (enable)
3925 rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3926 B_AX_ASPM_CTRL_L1);
3927 else
3928 rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3929 B_AX_ASPM_CTRL_L1);
3930 }
3931 if (ret)
3932 rtw89_err(rtwdev, "failed to %s ASPM L1, ret=%d",
3933 enable ? "set" : "unset", ret);
3934 }
3935
rtw89_pci_recalc_int_mit(struct rtw89_dev * rtwdev)3936 static void rtw89_pci_recalc_int_mit(struct rtw89_dev *rtwdev)
3937 {
3938 enum rtw89_chip_gen chip_gen = rtwdev->chip->chip_gen;
3939 const struct rtw89_pci_info *info = rtwdev->pci_info;
3940 struct rtw89_traffic_stats *stats = &rtwdev->stats;
3941 enum rtw89_tfc_lv tx_tfc_lv = stats->tx_tfc_lv;
3942 enum rtw89_tfc_lv rx_tfc_lv = stats->rx_tfc_lv;
3943 u32 val = 0;
3944
3945 if (rtwdev->scanning ||
3946 (tx_tfc_lv < RTW89_TFC_HIGH && rx_tfc_lv < RTW89_TFC_HIGH))
3947 goto out;
3948
3949 if (chip_gen == RTW89_CHIP_BE)
3950 val = B_BE_PCIE_MIT_RX0P2_EN | B_BE_PCIE_MIT_RX0P1_EN;
3951 else
3952 val = B_AX_RXMIT_RXP2_SEL | B_AX_RXMIT_RXP1_SEL |
3953 FIELD_PREP(B_AX_RXCOUNTER_MATCH_MASK, RTW89_PCI_RXBD_NUM_MAX / 2) |
3954 FIELD_PREP(B_AX_RXTIMER_UNIT_MASK, AX_RXTIMER_UNIT_64US) |
3955 FIELD_PREP(B_AX_RXTIMER_MATCH_MASK, 2048 / 64);
3956
3957 out:
3958 rtw89_write32(rtwdev, info->mit_addr, val);
3959 }
3960
rtw89_pci_link_cfg(struct rtw89_dev * rtwdev)3961 static void rtw89_pci_link_cfg(struct rtw89_dev *rtwdev)
3962 {
3963 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3964 struct pci_dev *pdev = rtwpci->pdev;
3965 u16 link_ctrl;
3966 int ret;
3967
3968 /* Though there is standard PCIE configuration space to set the
3969 * link control register, but by Realtek's design, driver should
3970 * check if host supports CLKREQ/ASPM to enable the HW module.
3971 *
3972 * These functions are implemented by two HW modules associated,
3973 * one is responsible to access PCIE configuration space to
3974 * follow the host settings, and another is in charge of doing
3975 * CLKREQ/ASPM mechanisms, it is default disabled. Because sometimes
3976 * the host does not support it, and due to some reasons or wrong
3977 * settings (ex. CLKREQ# not Bi-Direction), it could lead to device
3978 * loss if HW misbehaves on the link.
3979 *
3980 * Hence it's designed that driver should first check the PCIE
3981 * configuration space is sync'ed and enabled, then driver can turn
3982 * on the other module that is actually working on the mechanism.
3983 */
3984 ret = pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &link_ctrl);
3985 if (ret) {
3986 rtw89_err(rtwdev, "failed to read PCI cap, ret=%d\n", ret);
3987 return;
3988 }
3989
3990 if (link_ctrl & PCI_EXP_LNKCTL_CLKREQ_EN)
3991 rtw89_pci_clkreq_set(rtwdev, true);
3992
3993 if (link_ctrl & PCI_EXP_LNKCTL_ASPM_L1)
3994 rtw89_pci_aspm_set(rtwdev, true);
3995 }
3996
rtw89_pci_l1ss_set(struct rtw89_dev * rtwdev,bool enable)3997 static void rtw89_pci_l1ss_set(struct rtw89_dev *rtwdev, bool enable)
3998 {
3999 const struct rtw89_pci_info *info = rtwdev->pci_info;
4000 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
4001
4002 if (rtw89_pci_disable_l1ss)
4003 return;
4004
4005 gen_def->l1ss_set(rtwdev, enable);
4006 }
4007
rtw89_pci_l1ss_set_ax(struct rtw89_dev * rtwdev,bool enable)4008 static void rtw89_pci_l1ss_set_ax(struct rtw89_dev *rtwdev, bool enable)
4009 {
4010 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
4011 int ret;
4012
4013 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
4014 if (enable)
4015 ret = rtw89_pci_config_byte_set(rtwdev,
4016 RTW89_PCIE_TIMER_CTRL,
4017 RTW89_PCIE_BIT_L1SUB);
4018 else
4019 ret = rtw89_pci_config_byte_clr(rtwdev,
4020 RTW89_PCIE_TIMER_CTRL,
4021 RTW89_PCIE_BIT_L1SUB);
4022 if (ret)
4023 rtw89_err(rtwdev, "failed to %s L1SS, ret=%d",
4024 enable ? "set" : "unset", ret);
4025 } else if (chip_id == RTL8852C) {
4026 ret = rtw89_pci_config_byte_clr(rtwdev, RTW89_PCIE_L1SS_STS_V1,
4027 RTW89_PCIE_BIT_ASPM_L11 |
4028 RTW89_PCIE_BIT_PCI_L11);
4029 if (ret)
4030 rtw89_warn(rtwdev, "failed to unset ASPM L1.1, ret=%d", ret);
4031 if (enable)
4032 rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
4033 B_AX_L1SUB_DISABLE);
4034 else
4035 rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
4036 B_AX_L1SUB_DISABLE);
4037 }
4038 }
4039
rtw89_pci_l1ss_cfg(struct rtw89_dev * rtwdev)4040 static void rtw89_pci_l1ss_cfg(struct rtw89_dev *rtwdev)
4041 {
4042 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
4043 struct pci_dev *pdev = rtwpci->pdev;
4044 u32 l1ss_cap_ptr, l1ss_ctrl;
4045
4046 if (rtw89_pci_disable_l1ss)
4047 return;
4048
4049 l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
4050 if (!l1ss_cap_ptr)
4051 return;
4052
4053 pci_read_config_dword(pdev, l1ss_cap_ptr + PCI_L1SS_CTL1, &l1ss_ctrl);
4054
4055 if (l1ss_ctrl & PCI_L1SS_CTL1_L1SS_MASK)
4056 rtw89_pci_l1ss_set(rtwdev, true);
4057 }
4058
rtw89_pci_poll_io_idle_ax(struct rtw89_dev * rtwdev)4059 static int rtw89_pci_poll_io_idle_ax(struct rtw89_dev *rtwdev)
4060 {
4061 int ret = 0;
4062 u32 sts;
4063 u32 busy = B_AX_PCIEIO_BUSY | B_AX_PCIEIO_TX_BUSY | B_AX_PCIEIO_RX_BUSY;
4064
4065 ret = read_poll_timeout_atomic(rtw89_read32, sts, (sts & busy) == 0x0,
4066 10, 1000, false, rtwdev,
4067 R_AX_PCIE_DMA_BUSY1);
4068 if (ret) {
4069 rtw89_err(rtwdev, "pci dmach busy1 0x%X\n",
4070 rtw89_read32(rtwdev, R_AX_PCIE_DMA_BUSY1));
4071 return -EINVAL;
4072 }
4073 return ret;
4074 }
4075
rtw89_pci_lv1rst_stop_dma_ax(struct rtw89_dev * rtwdev)4076 static int rtw89_pci_lv1rst_stop_dma_ax(struct rtw89_dev *rtwdev)
4077 {
4078 u32 val;
4079 int ret;
4080
4081 if (rtwdev->chip->chip_id == RTL8852C)
4082 return 0;
4083
4084 rtw89_pci_ctrl_dma_all(rtwdev, false);
4085 ret = rtw89_pci_poll_io_idle_ax(rtwdev);
4086 if (ret) {
4087 val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
4088 rtw89_debug(rtwdev, RTW89_DBG_HCI,
4089 "[PCIe] poll_io_idle fail, before 0x%08x: 0x%08x\n",
4090 R_AX_DBG_ERR_FLAG, val);
4091 if (val & B_AX_TX_STUCK || val & B_AX_PCIE_TXBD_LEN0)
4092 rtw89_mac_ctrl_hci_dma_tx(rtwdev, false);
4093 if (val & B_AX_RX_STUCK)
4094 rtw89_mac_ctrl_hci_dma_rx(rtwdev, false);
4095 rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
4096 ret = rtw89_pci_poll_io_idle_ax(rtwdev);
4097 val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
4098 rtw89_debug(rtwdev, RTW89_DBG_HCI,
4099 "[PCIe] poll_io_idle fail, after 0x%08x: 0x%08x\n",
4100 R_AX_DBG_ERR_FLAG, val);
4101 }
4102
4103 return ret;
4104 }
4105
rtw89_pci_lv1rst_start_dma_ax(struct rtw89_dev * rtwdev)4106 static int rtw89_pci_lv1rst_start_dma_ax(struct rtw89_dev *rtwdev)
4107 {
4108 u32 ret;
4109
4110 if (rtwdev->chip->chip_id == RTL8852C)
4111 return 0;
4112
4113 rtw89_mac_ctrl_hci_dma_trx(rtwdev, false);
4114 rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
4115 rtw89_pci_clr_idx_all(rtwdev);
4116
4117 ret = rtw89_pci_rst_bdram_ax(rtwdev);
4118 if (ret)
4119 return ret;
4120
4121 rtw89_pci_ctrl_dma_all(rtwdev, true);
4122 return ret;
4123 }
4124
rtw89_pci_ops_mac_lv1_recovery(struct rtw89_dev * rtwdev,enum rtw89_lv1_rcvy_step step)4125 static int rtw89_pci_ops_mac_lv1_recovery(struct rtw89_dev *rtwdev,
4126 enum rtw89_lv1_rcvy_step step)
4127 {
4128 const struct rtw89_pci_info *info = rtwdev->pci_info;
4129 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
4130 int ret;
4131
4132 switch (step) {
4133 case RTW89_LV1_RCVY_STEP_1:
4134 ret = gen_def->lv1rst_stop_dma(rtwdev);
4135 if (ret)
4136 rtw89_err(rtwdev, "lv1 rcvy pci stop dma fail\n");
4137
4138 break;
4139
4140 case RTW89_LV1_RCVY_STEP_2:
4141 ret = gen_def->lv1rst_start_dma(rtwdev);
4142 if (ret)
4143 rtw89_err(rtwdev, "lv1 rcvy pci start dma fail\n");
4144 break;
4145
4146 default:
4147 return -EINVAL;
4148 }
4149
4150 return ret;
4151 }
4152
rtw89_pci_ops_dump_err_status(struct rtw89_dev * rtwdev)4153 static void rtw89_pci_ops_dump_err_status(struct rtw89_dev *rtwdev)
4154 {
4155 if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
4156 return;
4157
4158 if (rtwdev->chip->chip_id == RTL8852C) {
4159 rtw89_info(rtwdev, "R_AX_DBG_ERR_FLAG=0x%08x\n",
4160 rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG_V1));
4161 rtw89_info(rtwdev, "R_AX_LBC_WATCHDOG=0x%08x\n",
4162 rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG_V1));
4163 } else {
4164 rtw89_info(rtwdev, "R_AX_RPQ_RXBD_IDX =0x%08x\n",
4165 rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX));
4166 rtw89_info(rtwdev, "R_AX_DBG_ERR_FLAG=0x%08x\n",
4167 rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG));
4168 rtw89_info(rtwdev, "R_AX_LBC_WATCHDOG=0x%08x\n",
4169 rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG));
4170 }
4171 }
4172
rtw89_pci_napi_poll(struct napi_struct * napi,int budget)4173 static int rtw89_pci_napi_poll(struct napi_struct *napi, int budget)
4174 {
4175 struct rtw89_dev *rtwdev = container_of(napi, struct rtw89_dev, napi);
4176 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
4177 const struct rtw89_pci_info *info = rtwdev->pci_info;
4178 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
4179 unsigned long flags;
4180 int work_done;
4181
4182 rtwdev->napi_budget_countdown = budget;
4183
4184 rtw89_write32(rtwdev, gen_def->isr_clear_rpq.addr, gen_def->isr_clear_rpq.data);
4185 work_done = rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
4186 if (work_done == budget)
4187 return budget;
4188
4189 rtw89_write32(rtwdev, gen_def->isr_clear_rxq.addr, gen_def->isr_clear_rxq.data);
4190 work_done += rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
4191 if (work_done < budget && napi_complete_done(napi, work_done)) {
4192 spin_lock_irqsave(&rtwpci->irq_lock, flags);
4193 if (likely(rtwpci->running))
4194 rtw89_chip_enable_intr(rtwdev, rtwpci);
4195 spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
4196 }
4197
4198 return work_done;
4199 }
4200
rtw89_pci_suspend(struct device * dev)4201 static int __maybe_unused rtw89_pci_suspend(struct device *dev)
4202 {
4203 struct ieee80211_hw *hw = dev_get_drvdata(dev);
4204 struct rtw89_dev *rtwdev = hw->priv;
4205 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
4206
4207 rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
4208 rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
4209 rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
4210 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
4211 rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
4212 B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
4213 rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
4214 B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
4215 } else {
4216 rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
4217 B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
4218 }
4219
4220 return 0;
4221 }
4222
rtw89_pci_l2_hci_ldo(struct rtw89_dev * rtwdev)4223 static void rtw89_pci_l2_hci_ldo(struct rtw89_dev *rtwdev)
4224 {
4225 if (rtwdev->chip->chip_id == RTL8852C)
4226 return;
4227
4228 /* Hardware need write the reg twice to ensure the setting work */
4229 rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
4230 RTW89_PCIE_BIT_CFG_RST_MSTATE);
4231 rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
4232 RTW89_PCIE_BIT_CFG_RST_MSTATE);
4233 }
4234
rtw89_pci_resume(struct device * dev)4235 static int __maybe_unused rtw89_pci_resume(struct device *dev)
4236 {
4237 struct ieee80211_hw *hw = dev_get_drvdata(dev);
4238 struct rtw89_dev *rtwdev = hw->priv;
4239 enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
4240
4241 rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
4242 rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
4243 rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
4244 if (chip_id == RTL8852A || rtw89_is_rtl885xb(rtwdev)) {
4245 rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
4246 B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
4247 rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1,
4248 B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
4249 } else {
4250 rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1,
4251 B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
4252 rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
4253 B_AX_SEL_REQ_ENTR_L1);
4254 }
4255 rtw89_pci_l2_hci_ldo(rtwdev);
4256 rtw89_pci_disable_eq(rtwdev);
4257 rtw89_pci_cfg_dac(rtwdev);
4258 rtw89_pci_filter_out(rtwdev);
4259 rtw89_pci_link_cfg(rtwdev);
4260 rtw89_pci_l1ss_cfg(rtwdev);
4261
4262 return 0;
4263 }
4264
4265 SIMPLE_DEV_PM_OPS(rtw89_pm_ops, rtw89_pci_suspend, rtw89_pci_resume);
4266 EXPORT_SYMBOL(rtw89_pm_ops);
4267
4268 const struct rtw89_pci_gen_def rtw89_pci_gen_ax = {
4269 .isr_rdu = B_AX_RDU_INT,
4270 .isr_halt_c2h = B_AX_HALT_C2H_INT_EN,
4271 .isr_wdt_timeout = B_AX_WDT_TIMEOUT_INT_EN,
4272 .isr_clear_rpq = {R_AX_PCIE_HISR00, B_AX_RPQDMA_INT | B_AX_RPQBD_FULL_INT},
4273 .isr_clear_rxq = {R_AX_PCIE_HISR00, B_AX_RXP1DMA_INT | B_AX_RXDMA_INT |
4274 B_AX_RDU_INT},
4275
4276 .mac_pre_init = rtw89_pci_ops_mac_pre_init_ax,
4277 .mac_pre_deinit = rtw89_pci_ops_mac_pre_deinit_ax,
4278 .mac_post_init = rtw89_pci_ops_mac_post_init_ax,
4279
4280 .clr_idx_all = rtw89_pci_clr_idx_all_ax,
4281 .rst_bdram = rtw89_pci_rst_bdram_ax,
4282
4283 .lv1rst_stop_dma = rtw89_pci_lv1rst_stop_dma_ax,
4284 .lv1rst_start_dma = rtw89_pci_lv1rst_start_dma_ax,
4285
4286 .ctrl_txdma_ch = rtw89_pci_ctrl_txdma_ch_ax,
4287 .ctrl_txdma_fw_ch = rtw89_pci_ctrl_txdma_fw_ch_ax,
4288 .poll_txdma_ch_idle = rtw89_pci_poll_txdma_ch_idle_ax,
4289
4290 .aspm_set = rtw89_pci_aspm_set_ax,
4291 .clkreq_set = rtw89_pci_clkreq_set_ax,
4292 .l1ss_set = rtw89_pci_l1ss_set_ax,
4293
4294 .power_wake = rtw89_pci_power_wake_ax,
4295 };
4296 EXPORT_SYMBOL(rtw89_pci_gen_ax);
4297
4298 static const struct rtw89_hci_ops rtw89_pci_ops = {
4299 .tx_write = rtw89_pci_ops_tx_write,
4300 .tx_kick_off = rtw89_pci_ops_tx_kick_off,
4301 .flush_queues = rtw89_pci_ops_flush_queues,
4302 .reset = rtw89_pci_ops_reset,
4303 .start = rtw89_pci_ops_start,
4304 .stop = rtw89_pci_ops_stop,
4305 .pause = rtw89_pci_ops_pause,
4306 .switch_mode = rtw89_pci_ops_switch_mode,
4307 .recalc_int_mit = rtw89_pci_recalc_int_mit,
4308
4309 .read8 = rtw89_pci_ops_read8,
4310 .read16 = rtw89_pci_ops_read16,
4311 .read32 = rtw89_pci_ops_read32,
4312 .write8 = rtw89_pci_ops_write8,
4313 .write16 = rtw89_pci_ops_write16,
4314 .write32 = rtw89_pci_ops_write32,
4315
4316 .mac_pre_init = rtw89_pci_ops_mac_pre_init,
4317 .mac_pre_deinit = rtw89_pci_ops_mac_pre_deinit,
4318 .mac_post_init = rtw89_pci_ops_mac_post_init,
4319 .deinit = rtw89_pci_ops_deinit,
4320
4321 .check_and_reclaim_tx_resource = rtw89_pci_check_and_reclaim_tx_resource,
4322 .mac_lv1_rcvy = rtw89_pci_ops_mac_lv1_recovery,
4323 .dump_err_status = rtw89_pci_ops_dump_err_status,
4324 .napi_poll = rtw89_pci_napi_poll,
4325
4326 .recovery_start = rtw89_pci_ops_recovery_start,
4327 .recovery_complete = rtw89_pci_ops_recovery_complete,
4328
4329 .ctrl_txdma_ch = rtw89_pci_ctrl_txdma_ch,
4330 .ctrl_txdma_fw_ch = rtw89_pci_ctrl_txdma_fw_ch,
4331 .ctrl_trxhci = rtw89_pci_ctrl_dma_trx,
4332 .poll_txdma_ch_idle = rtw89_pci_poll_txdma_ch_idle,
4333
4334 .clr_idx_all = rtw89_pci_clr_idx_all,
4335 .clear = rtw89_pci_clear_resource,
4336 .disable_intr = rtw89_pci_disable_intr_lock,
4337 .enable_intr = rtw89_pci_enable_intr_lock,
4338 .rst_bdram = rtw89_pci_reset_bdram,
4339 };
4340
rtw89_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)4341 int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
4342 {
4343 struct rtw89_dev *rtwdev;
4344 const struct rtw89_driver_info *info;
4345 const struct rtw89_pci_info *pci_info;
4346 int ret;
4347
4348 info = (const struct rtw89_driver_info *)id->driver_data;
4349
4350 rtwdev = rtw89_alloc_ieee80211_hw(&pdev->dev,
4351 sizeof(struct rtw89_pci),
4352 info->chip);
4353 if (!rtwdev) {
4354 dev_err(&pdev->dev, "failed to allocate hw\n");
4355 return -ENOMEM;
4356 }
4357
4358 pci_info = info->bus.pci;
4359
4360 rtwdev->pci_info = info->bus.pci;
4361 rtwdev->hci.ops = &rtw89_pci_ops;
4362 rtwdev->hci.type = RTW89_HCI_TYPE_PCIE;
4363 rtwdev->hci.rpwm_addr = pci_info->rpwm_addr;
4364 rtwdev->hci.cpwm_addr = pci_info->cpwm_addr;
4365
4366 rtw89_check_quirks(rtwdev, info->quirks);
4367
4368 SET_IEEE80211_DEV(rtwdev->hw, &pdev->dev);
4369
4370 ret = rtw89_core_init(rtwdev);
4371 if (ret) {
4372 rtw89_err(rtwdev, "failed to initialise core\n");
4373 goto err_release_hw;
4374 }
4375
4376 ret = rtw89_pci_claim_device(rtwdev, pdev);
4377 if (ret) {
4378 rtw89_err(rtwdev, "failed to claim pci device\n");
4379 goto err_core_deinit;
4380 }
4381
4382 ret = rtw89_pci_setup_resource(rtwdev, pdev);
4383 if (ret) {
4384 rtw89_err(rtwdev, "failed to setup pci resource\n");
4385 goto err_declaim_pci;
4386 }
4387
4388 ret = rtw89_chip_info_setup(rtwdev);
4389 if (ret) {
4390 rtw89_err(rtwdev, "failed to setup chip information\n");
4391 goto err_clear_resource;
4392 }
4393
4394 rtw89_pci_disable_eq(rtwdev);
4395 rtw89_pci_filter_out(rtwdev);
4396 rtw89_pci_link_cfg(rtwdev);
4397 rtw89_pci_l1ss_cfg(rtwdev);
4398
4399 ret = rtw89_core_napi_init(rtwdev);
4400 if (ret) {
4401 rtw89_err(rtwdev, "failed to init napi\n");
4402 goto err_clear_resource;
4403 }
4404
4405 ret = rtw89_pci_request_irq(rtwdev, pdev);
4406 if (ret) {
4407 rtw89_err(rtwdev, "failed to request pci irq\n");
4408 goto err_deinit_napi;
4409 }
4410
4411 ret = rtw89_core_register(rtwdev);
4412 if (ret) {
4413 rtw89_err(rtwdev, "failed to register core\n");
4414 goto err_free_irq;
4415 }
4416
4417 set_bit(RTW89_FLAG_PROBE_DONE, rtwdev->flags);
4418
4419 return 0;
4420
4421 err_free_irq:
4422 rtw89_pci_free_irq(rtwdev, pdev);
4423 err_deinit_napi:
4424 rtw89_core_napi_deinit(rtwdev);
4425 err_clear_resource:
4426 rtw89_pci_clear_resource(rtwdev, pdev);
4427 err_declaim_pci:
4428 rtw89_pci_declaim_device(rtwdev, pdev);
4429 err_core_deinit:
4430 rtw89_core_deinit(rtwdev);
4431 err_release_hw:
4432 rtw89_free_ieee80211_hw(rtwdev);
4433
4434 return ret;
4435 }
4436 EXPORT_SYMBOL(rtw89_pci_probe);
4437
rtw89_pci_remove(struct pci_dev * pdev)4438 void rtw89_pci_remove(struct pci_dev *pdev)
4439 {
4440 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
4441 struct rtw89_dev *rtwdev;
4442
4443 rtwdev = hw->priv;
4444
4445 rtw89_pci_free_irq(rtwdev, pdev);
4446 rtw89_core_napi_deinit(rtwdev);
4447 rtw89_core_unregister(rtwdev);
4448 rtw89_pci_clear_resource(rtwdev, pdev);
4449 rtw89_pci_declaim_device(rtwdev, pdev);
4450 rtw89_core_deinit(rtwdev);
4451 rtw89_free_ieee80211_hw(rtwdev);
4452 }
4453 EXPORT_SYMBOL(rtw89_pci_remove);
4454
4455 MODULE_AUTHOR("Realtek Corporation");
4456 MODULE_DESCRIPTION("Realtek PCI 802.11ax wireless driver");
4457 MODULE_LICENSE("Dual BSD/GPL");
4458