1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Support routines for initializing a PCI subsystem
4 *
5 * Extruded from code written by
6 * Dave Rusling (david.rusling@reo.mts.dec.com)
7 * David Mosberger (davidm@cs.arizona.edu)
8 * David Miller (davem@redhat.com)
9 *
10 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
11 * PCI-PCI bridges cleanup, sorted resource allocation.
12 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
13 * Converted to allocation in 3 passes, which gives
14 * tighter packing. Prefetchable range support.
15 */
16
17 #include <linux/bitops.h>
18 #include <linux/init.h>
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/pci.h>
22 #include <linux/errno.h>
23 #include <linux/ioport.h>
24 #include <linux/cache.h>
25 #include <linux/limits.h>
26 #include <linux/sizes.h>
27 #include <linux/slab.h>
28 #include <linux/acpi.h>
29 #include "pci.h"
30
31 unsigned int pci_flags;
32 EXPORT_SYMBOL_GPL(pci_flags);
33
34 struct pci_dev_resource {
35 struct list_head list;
36 struct resource *res;
37 struct pci_dev *dev;
38 resource_size_t start;
39 resource_size_t end;
40 resource_size_t add_size;
41 resource_size_t min_align;
42 unsigned long flags;
43 };
44
free_list(struct list_head * head)45 static void free_list(struct list_head *head)
46 {
47 struct pci_dev_resource *dev_res, *tmp;
48
49 list_for_each_entry_safe(dev_res, tmp, head, list) {
50 list_del(&dev_res->list);
51 kfree(dev_res);
52 }
53 }
54
55 /**
56 * add_to_list() - Add a new resource tracker to the list
57 * @head: Head of the list
58 * @dev: Device to which the resource belongs
59 * @res: Resource to be tracked
60 * @add_size: Additional size to be optionally added to the resource
61 * @min_align: Minimum memory window alignment
62 */
add_to_list(struct list_head * head,struct pci_dev * dev,struct resource * res,resource_size_t add_size,resource_size_t min_align)63 static int add_to_list(struct list_head *head, struct pci_dev *dev,
64 struct resource *res, resource_size_t add_size,
65 resource_size_t min_align)
66 {
67 struct pci_dev_resource *tmp;
68
69 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
70 if (!tmp)
71 return -ENOMEM;
72
73 tmp->res = res;
74 tmp->dev = dev;
75 tmp->start = res->start;
76 tmp->end = res->end;
77 tmp->flags = res->flags;
78 tmp->add_size = add_size;
79 tmp->min_align = min_align;
80
81 list_add(&tmp->list, head);
82
83 return 0;
84 }
85
remove_from_list(struct list_head * head,struct resource * res)86 static void remove_from_list(struct list_head *head, struct resource *res)
87 {
88 struct pci_dev_resource *dev_res, *tmp;
89
90 list_for_each_entry_safe(dev_res, tmp, head, list) {
91 if (dev_res->res == res) {
92 list_del(&dev_res->list);
93 kfree(dev_res);
94 break;
95 }
96 }
97 }
98
res_to_dev_res(struct list_head * head,struct resource * res)99 static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
100 struct resource *res)
101 {
102 struct pci_dev_resource *dev_res;
103
104 list_for_each_entry(dev_res, head, list) {
105 if (dev_res->res == res)
106 return dev_res;
107 }
108
109 return NULL;
110 }
111
get_res_add_size(struct list_head * head,struct resource * res)112 static resource_size_t get_res_add_size(struct list_head *head,
113 struct resource *res)
114 {
115 struct pci_dev_resource *dev_res;
116
117 dev_res = res_to_dev_res(head, res);
118 return dev_res ? dev_res->add_size : 0;
119 }
120
get_res_add_align(struct list_head * head,struct resource * res)121 static resource_size_t get_res_add_align(struct list_head *head,
122 struct resource *res)
123 {
124 struct pci_dev_resource *dev_res;
125
126 dev_res = res_to_dev_res(head, res);
127 return dev_res ? dev_res->min_align : 0;
128 }
129
130 /* Sort resources by alignment */
pdev_sort_resources(struct pci_dev * dev,struct list_head * head)131 static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
132 {
133 struct resource *r;
134 int i;
135
136 pci_dev_for_each_resource(dev, r, i) {
137 struct pci_dev_resource *dev_res, *tmp;
138 resource_size_t r_align;
139 struct list_head *n;
140
141 if (r->flags & IORESOURCE_PCI_FIXED)
142 continue;
143
144 if (!(r->flags) || r->parent)
145 continue;
146
147 r_align = pci_resource_alignment(dev, r);
148 if (!r_align) {
149 pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
150 i, r);
151 continue;
152 }
153
154 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
155 if (!tmp)
156 panic("%s: kzalloc() failed!\n", __func__);
157 tmp->res = r;
158 tmp->dev = dev;
159
160 /* Fallback is smallest one or list is empty */
161 n = head;
162 list_for_each_entry(dev_res, head, list) {
163 resource_size_t align;
164
165 align = pci_resource_alignment(dev_res->dev,
166 dev_res->res);
167
168 if (r_align > align) {
169 n = &dev_res->list;
170 break;
171 }
172 }
173 /* Insert it just before n */
174 list_add_tail(&tmp->list, n);
175 }
176 }
177
__dev_sort_resources(struct pci_dev * dev,struct list_head * head)178 static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head)
179 {
180 u16 class = dev->class >> 8;
181
182 /* Don't touch classless devices or host bridges or IOAPICs */
183 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
184 return;
185
186 /* Don't touch IOAPIC devices already enabled by firmware */
187 if (class == PCI_CLASS_SYSTEM_PIC) {
188 u16 command;
189 pci_read_config_word(dev, PCI_COMMAND, &command);
190 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
191 return;
192 }
193
194 pdev_sort_resources(dev, head);
195 }
196
reset_resource(struct resource * res)197 static inline void reset_resource(struct resource *res)
198 {
199 res->start = 0;
200 res->end = 0;
201 res->flags = 0;
202 }
203
204 /**
205 * reassign_resources_sorted() - Satisfy any additional resource requests
206 *
207 * @realloc_head: Head of the list tracking requests requiring
208 * additional resources
209 * @head: Head of the list tracking requests with allocated
210 * resources
211 *
212 * Walk through each element of the realloc_head and try to procure additional
213 * resources for the element, provided the element is in the head list.
214 */
reassign_resources_sorted(struct list_head * realloc_head,struct list_head * head)215 static void reassign_resources_sorted(struct list_head *realloc_head,
216 struct list_head *head)
217 {
218 struct resource *res;
219 const char *res_name;
220 struct pci_dev_resource *add_res, *tmp;
221 struct pci_dev_resource *dev_res;
222 resource_size_t add_size, align;
223 int idx;
224
225 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
226 bool found_match = false;
227
228 res = add_res->res;
229
230 /* Skip resource that has been reset */
231 if (!res->flags)
232 goto out;
233
234 /* Skip this resource if not found in head list */
235 list_for_each_entry(dev_res, head, list) {
236 if (dev_res->res == res) {
237 found_match = true;
238 break;
239 }
240 }
241 if (!found_match) /* Just skip */
242 continue;
243
244 idx = res - &add_res->dev->resource[0];
245 res_name = pci_resource_name(add_res->dev, idx);
246 add_size = add_res->add_size;
247 align = add_res->min_align;
248 if (!resource_size(res)) {
249 res->start = align;
250 res->end = res->start + add_size - 1;
251 if (pci_assign_resource(add_res->dev, idx))
252 reset_resource(res);
253 } else {
254 res->flags |= add_res->flags &
255 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
256 if (pci_reassign_resource(add_res->dev, idx,
257 add_size, align))
258 pci_info(add_res->dev, "%s %pR: failed to add %llx\n",
259 res_name, res,
260 (unsigned long long) add_size);
261 }
262 out:
263 list_del(&add_res->list);
264 kfree(add_res);
265 }
266 }
267
268 /**
269 * assign_requested_resources_sorted() - Satisfy resource requests
270 *
271 * @head: Head of the list tracking requests for resources
272 * @fail_head: Head of the list tracking requests that could not be
273 * allocated
274 *
275 * Satisfy resource requests of each element in the list. Add requests that
276 * could not be satisfied to the failed_list.
277 */
assign_requested_resources_sorted(struct list_head * head,struct list_head * fail_head)278 static void assign_requested_resources_sorted(struct list_head *head,
279 struct list_head *fail_head)
280 {
281 struct resource *res;
282 struct pci_dev_resource *dev_res;
283 int idx;
284
285 list_for_each_entry(dev_res, head, list) {
286 res = dev_res->res;
287 idx = res - &dev_res->dev->resource[0];
288 if (resource_size(res) &&
289 pci_assign_resource(dev_res->dev, idx)) {
290 if (fail_head) {
291 /*
292 * If the failed resource is a ROM BAR and
293 * it will be enabled later, don't add it
294 * to the list.
295 */
296 if (!((idx == PCI_ROM_RESOURCE) &&
297 (!(res->flags & IORESOURCE_ROM_ENABLE))))
298 add_to_list(fail_head,
299 dev_res->dev, res,
300 0 /* don't care */,
301 0 /* don't care */);
302 }
303 reset_resource(res);
304 }
305 }
306 }
307
pci_fail_res_type_mask(struct list_head * fail_head)308 static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
309 {
310 struct pci_dev_resource *fail_res;
311 unsigned long mask = 0;
312
313 /* Check failed type */
314 list_for_each_entry(fail_res, fail_head, list)
315 mask |= fail_res->flags;
316
317 /*
318 * One pref failed resource will set IORESOURCE_MEM, as we can
319 * allocate pref in non-pref range. Will release all assigned
320 * non-pref sibling resources according to that bit.
321 */
322 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
323 }
324
pci_need_to_release(unsigned long mask,struct resource * res)325 static bool pci_need_to_release(unsigned long mask, struct resource *res)
326 {
327 if (res->flags & IORESOURCE_IO)
328 return !!(mask & IORESOURCE_IO);
329
330 /* Check pref at first */
331 if (res->flags & IORESOURCE_PREFETCH) {
332 if (mask & IORESOURCE_PREFETCH)
333 return true;
334 /* Count pref if its parent is non-pref */
335 else if ((mask & IORESOURCE_MEM) &&
336 !(res->parent->flags & IORESOURCE_PREFETCH))
337 return true;
338 else
339 return false;
340 }
341
342 if (res->flags & IORESOURCE_MEM)
343 return !!(mask & IORESOURCE_MEM);
344
345 return false; /* Should not get here */
346 }
347
__assign_resources_sorted(struct list_head * head,struct list_head * realloc_head,struct list_head * fail_head)348 static void __assign_resources_sorted(struct list_head *head,
349 struct list_head *realloc_head,
350 struct list_head *fail_head)
351 {
352 /*
353 * Should not assign requested resources at first. They could be
354 * adjacent, so later reassign can not reallocate them one by one in
355 * parent resource window.
356 *
357 * Try to assign requested + add_size at beginning. If could do that,
358 * could get out early. If could not do that, we still try to assign
359 * requested at first, then try to reassign add_size for some resources.
360 *
361 * Separate three resource type checking if we need to release
362 * assigned resource after requested + add_size try.
363 *
364 * 1. If IO port assignment fails, will release assigned IO
365 * port.
366 * 2. If pref MMIO assignment fails, release assigned pref
367 * MMIO. If assigned pref MMIO's parent is non-pref MMIO
368 * and non-pref MMIO assignment fails, will release that
369 * assigned pref MMIO.
370 * 3. If non-pref MMIO assignment fails or pref MMIO
371 * assignment fails, will release assigned non-pref MMIO.
372 */
373 LIST_HEAD(save_head);
374 LIST_HEAD(local_fail_head);
375 struct pci_dev_resource *save_res;
376 struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
377 unsigned long fail_type;
378 resource_size_t add_align, align;
379
380 /* Check if optional add_size is there */
381 if (!realloc_head || list_empty(realloc_head))
382 goto requested_and_reassign;
383
384 /* Save original start, end, flags etc at first */
385 list_for_each_entry(dev_res, head, list) {
386 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
387 free_list(&save_head);
388 goto requested_and_reassign;
389 }
390 }
391
392 /* Update res in head list with add_size in realloc_head list */
393 list_for_each_entry_safe(dev_res, tmp_res, head, list) {
394 dev_res->res->end += get_res_add_size(realloc_head,
395 dev_res->res);
396
397 /*
398 * There are two kinds of additional resources in the list:
399 * 1. bridge resource -- IORESOURCE_STARTALIGN
400 * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
401 * Here just fix the additional alignment for bridge
402 */
403 if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
404 continue;
405
406 add_align = get_res_add_align(realloc_head, dev_res->res);
407
408 /*
409 * The "head" list is sorted by alignment so resources with
410 * bigger alignment will be assigned first. After we
411 * change the alignment of a dev_res in "head" list, we
412 * need to reorder the list by alignment to make it
413 * consistent.
414 */
415 if (add_align > dev_res->res->start) {
416 resource_size_t r_size = resource_size(dev_res->res);
417
418 dev_res->res->start = add_align;
419 dev_res->res->end = add_align + r_size - 1;
420
421 list_for_each_entry(dev_res2, head, list) {
422 align = pci_resource_alignment(dev_res2->dev,
423 dev_res2->res);
424 if (add_align > align) {
425 list_move_tail(&dev_res->list,
426 &dev_res2->list);
427 break;
428 }
429 }
430 }
431
432 }
433
434 /* Try updated head list with add_size added */
435 assign_requested_resources_sorted(head, &local_fail_head);
436
437 /* All assigned with add_size? */
438 if (list_empty(&local_fail_head)) {
439 /* Remove head list from realloc_head list */
440 list_for_each_entry(dev_res, head, list)
441 remove_from_list(realloc_head, dev_res->res);
442 free_list(&save_head);
443 free_list(head);
444 return;
445 }
446
447 /* Check failed type */
448 fail_type = pci_fail_res_type_mask(&local_fail_head);
449 /* Remove not need to be released assigned res from head list etc */
450 list_for_each_entry_safe(dev_res, tmp_res, head, list)
451 if (dev_res->res->parent &&
452 !pci_need_to_release(fail_type, dev_res->res)) {
453 /* Remove it from realloc_head list */
454 remove_from_list(realloc_head, dev_res->res);
455 remove_from_list(&save_head, dev_res->res);
456 list_del(&dev_res->list);
457 kfree(dev_res);
458 }
459
460 free_list(&local_fail_head);
461 /* Release assigned resource */
462 list_for_each_entry(dev_res, head, list)
463 if (dev_res->res->parent)
464 release_resource(dev_res->res);
465 /* Restore start/end/flags from saved list */
466 list_for_each_entry(save_res, &save_head, list) {
467 struct resource *res = save_res->res;
468
469 res->start = save_res->start;
470 res->end = save_res->end;
471 res->flags = save_res->flags;
472 }
473 free_list(&save_head);
474
475 requested_and_reassign:
476 /* Satisfy the must-have resource requests */
477 assign_requested_resources_sorted(head, fail_head);
478
479 /* Try to satisfy any additional optional resource requests */
480 if (realloc_head)
481 reassign_resources_sorted(realloc_head, head);
482 free_list(head);
483 }
484
pdev_assign_resources_sorted(struct pci_dev * dev,struct list_head * add_head,struct list_head * fail_head)485 static void pdev_assign_resources_sorted(struct pci_dev *dev,
486 struct list_head *add_head,
487 struct list_head *fail_head)
488 {
489 LIST_HEAD(head);
490
491 __dev_sort_resources(dev, &head);
492 __assign_resources_sorted(&head, add_head, fail_head);
493
494 }
495
pbus_assign_resources_sorted(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)496 static void pbus_assign_resources_sorted(const struct pci_bus *bus,
497 struct list_head *realloc_head,
498 struct list_head *fail_head)
499 {
500 struct pci_dev *dev;
501 LIST_HEAD(head);
502
503 list_for_each_entry(dev, &bus->devices, bus_list)
504 __dev_sort_resources(dev, &head);
505
506 __assign_resources_sorted(&head, realloc_head, fail_head);
507 }
508
pci_setup_cardbus(struct pci_bus * bus)509 void pci_setup_cardbus(struct pci_bus *bus)
510 {
511 struct pci_dev *bridge = bus->self;
512 struct resource *res;
513 struct pci_bus_region region;
514
515 pci_info(bridge, "CardBus bridge to %pR\n",
516 &bus->busn_res);
517
518 res = bus->resource[0];
519 pcibios_resource_to_bus(bridge->bus, ®ion, res);
520 if (res->flags & IORESOURCE_IO) {
521 /*
522 * The IO resource is allocated a range twice as large as it
523 * would normally need. This allows us to set both IO regs.
524 */
525 pci_info(bridge, " bridge window %pR\n", res);
526 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
527 region.start);
528 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
529 region.end);
530 }
531
532 res = bus->resource[1];
533 pcibios_resource_to_bus(bridge->bus, ®ion, res);
534 if (res->flags & IORESOURCE_IO) {
535 pci_info(bridge, " bridge window %pR\n", res);
536 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
537 region.start);
538 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
539 region.end);
540 }
541
542 res = bus->resource[2];
543 pcibios_resource_to_bus(bridge->bus, ®ion, res);
544 if (res->flags & IORESOURCE_MEM) {
545 pci_info(bridge, " bridge window %pR\n", res);
546 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
547 region.start);
548 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
549 region.end);
550 }
551
552 res = bus->resource[3];
553 pcibios_resource_to_bus(bridge->bus, ®ion, res);
554 if (res->flags & IORESOURCE_MEM) {
555 pci_info(bridge, " bridge window %pR\n", res);
556 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
557 region.start);
558 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
559 region.end);
560 }
561 }
562 EXPORT_SYMBOL(pci_setup_cardbus);
563
564 /*
565 * Initialize bridges with base/limit values we have collected. PCI-to-PCI
566 * Bridge Architecture Specification rev. 1.1 (1998) requires that if there
567 * are no I/O ports or memory behind the bridge, the corresponding range
568 * must be turned off by writing base value greater than limit to the
569 * bridge's base/limit registers.
570 *
571 * Note: care must be taken when updating I/O base/limit registers of
572 * bridges which support 32-bit I/O. This update requires two config space
573 * writes, so it's quite possible that an I/O window of the bridge will
574 * have some undesirable address (e.g. 0) after the first write. Ditto
575 * 64-bit prefetchable MMIO.
576 */
pci_setup_bridge_io(struct pci_dev * bridge)577 static void pci_setup_bridge_io(struct pci_dev *bridge)
578 {
579 struct resource *res;
580 const char *res_name;
581 struct pci_bus_region region;
582 unsigned long io_mask;
583 u8 io_base_lo, io_limit_lo;
584 u16 l;
585 u32 io_upper16;
586
587 io_mask = PCI_IO_RANGE_MASK;
588 if (bridge->io_window_1k)
589 io_mask = PCI_IO_1K_RANGE_MASK;
590
591 /* Set up the top and bottom of the PCI I/O segment for this bus */
592 res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
593 res_name = pci_resource_name(bridge, PCI_BRIDGE_IO_WINDOW);
594 pcibios_resource_to_bus(bridge->bus, ®ion, res);
595 if (res->flags & IORESOURCE_IO) {
596 pci_read_config_word(bridge, PCI_IO_BASE, &l);
597 io_base_lo = (region.start >> 8) & io_mask;
598 io_limit_lo = (region.end >> 8) & io_mask;
599 l = ((u16) io_limit_lo << 8) | io_base_lo;
600 /* Set up upper 16 bits of I/O base/limit */
601 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
602 pci_info(bridge, " %s %pR\n", res_name, res);
603 } else {
604 /* Clear upper 16 bits of I/O base/limit */
605 io_upper16 = 0;
606 l = 0x00f0;
607 }
608 /* Temporarily disable the I/O range before updating PCI_IO_BASE */
609 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
610 /* Update lower 16 bits of I/O base/limit */
611 pci_write_config_word(bridge, PCI_IO_BASE, l);
612 /* Update upper 16 bits of I/O base/limit */
613 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
614 }
615
pci_setup_bridge_mmio(struct pci_dev * bridge)616 static void pci_setup_bridge_mmio(struct pci_dev *bridge)
617 {
618 struct resource *res;
619 const char *res_name;
620 struct pci_bus_region region;
621 u32 l;
622
623 /* Set up the top and bottom of the PCI Memory segment for this bus */
624 res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
625 res_name = pci_resource_name(bridge, PCI_BRIDGE_MEM_WINDOW);
626 pcibios_resource_to_bus(bridge->bus, ®ion, res);
627 if (res->flags & IORESOURCE_MEM) {
628 l = (region.start >> 16) & 0xfff0;
629 l |= region.end & 0xfff00000;
630 pci_info(bridge, " %s %pR\n", res_name, res);
631 } else {
632 l = 0x0000fff0;
633 }
634 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
635 }
636
pci_setup_bridge_mmio_pref(struct pci_dev * bridge)637 static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
638 {
639 struct resource *res;
640 const char *res_name;
641 struct pci_bus_region region;
642 u32 l, bu, lu;
643
644 /*
645 * Clear out the upper 32 bits of PREF limit. If
646 * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables
647 * PREF range, which is ok.
648 */
649 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
650
651 /* Set up PREF base/limit */
652 bu = lu = 0;
653 res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
654 res_name = pci_resource_name(bridge, PCI_BRIDGE_PREF_MEM_WINDOW);
655 pcibios_resource_to_bus(bridge->bus, ®ion, res);
656 if (res->flags & IORESOURCE_PREFETCH) {
657 l = (region.start >> 16) & 0xfff0;
658 l |= region.end & 0xfff00000;
659 if (res->flags & IORESOURCE_MEM_64) {
660 bu = upper_32_bits(region.start);
661 lu = upper_32_bits(region.end);
662 }
663 pci_info(bridge, " %s %pR\n", res_name, res);
664 } else {
665 l = 0x0000fff0;
666 }
667 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
668
669 /* Set the upper 32 bits of PREF base & limit */
670 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
671 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
672 }
673
__pci_setup_bridge(struct pci_bus * bus,unsigned long type)674 static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
675 {
676 struct pci_dev *bridge = bus->self;
677
678 pci_info(bridge, "PCI bridge to %pR\n",
679 &bus->busn_res);
680
681 if (type & IORESOURCE_IO)
682 pci_setup_bridge_io(bridge);
683
684 if (type & IORESOURCE_MEM)
685 pci_setup_bridge_mmio(bridge);
686
687 if (type & IORESOURCE_PREFETCH)
688 pci_setup_bridge_mmio_pref(bridge);
689
690 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
691 }
692
pcibios_setup_bridge(struct pci_bus * bus,unsigned long type)693 void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
694 {
695 }
696
pci_setup_bridge(struct pci_bus * bus)697 void pci_setup_bridge(struct pci_bus *bus)
698 {
699 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
700 IORESOURCE_PREFETCH;
701
702 pcibios_setup_bridge(bus, type);
703 __pci_setup_bridge(bus, type);
704 }
705
706
pci_claim_bridge_resource(struct pci_dev * bridge,int i)707 int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
708 {
709 if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
710 return 0;
711
712 if (pci_claim_resource(bridge, i) == 0)
713 return 0; /* Claimed the window */
714
715 if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
716 return 0;
717
718 if (!pci_bus_clip_resource(bridge, i))
719 return -EINVAL; /* Clipping didn't change anything */
720
721 switch (i) {
722 case PCI_BRIDGE_IO_WINDOW:
723 pci_setup_bridge_io(bridge);
724 break;
725 case PCI_BRIDGE_MEM_WINDOW:
726 pci_setup_bridge_mmio(bridge);
727 break;
728 case PCI_BRIDGE_PREF_MEM_WINDOW:
729 pci_setup_bridge_mmio_pref(bridge);
730 break;
731 default:
732 return -EINVAL;
733 }
734
735 if (pci_claim_resource(bridge, i) == 0)
736 return 0; /* Claimed a smaller window */
737
738 return -EINVAL;
739 }
740
741 /*
742 * Check whether the bridge supports optional I/O and prefetchable memory
743 * ranges. If not, the respective base/limit registers must be read-only
744 * and read as 0.
745 */
pci_bridge_check_ranges(struct pci_bus * bus)746 static void pci_bridge_check_ranges(struct pci_bus *bus)
747 {
748 struct pci_dev *bridge = bus->self;
749 struct resource *b_res;
750
751 b_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
752 b_res->flags |= IORESOURCE_MEM;
753
754 if (bridge->io_window) {
755 b_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
756 b_res->flags |= IORESOURCE_IO;
757 }
758
759 if (bridge->pref_window) {
760 b_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
761 b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
762 if (bridge->pref_64_window) {
763 b_res->flags |= IORESOURCE_MEM_64 |
764 PCI_PREF_RANGE_TYPE_64;
765 }
766 }
767 }
768
769 /*
770 * Helper function for sizing routines. Assigned resources have non-NULL
771 * parent resource.
772 *
773 * Return first unassigned resource of the correct type. If there is none,
774 * return first assigned resource of the correct type. If none of the
775 * above, return NULL.
776 *
777 * Returning an assigned resource of the correct type allows the caller to
778 * distinguish between already assigned and no resource of the correct type.
779 */
find_bus_resource_of_type(struct pci_bus * bus,unsigned long type_mask,unsigned long type)780 static struct resource *find_bus_resource_of_type(struct pci_bus *bus,
781 unsigned long type_mask,
782 unsigned long type)
783 {
784 struct resource *r, *r_assigned = NULL;
785
786 pci_bus_for_each_resource(bus, r) {
787 if (r == &ioport_resource || r == &iomem_resource)
788 continue;
789 if (r && (r->flags & type_mask) == type && !r->parent)
790 return r;
791 if (r && (r->flags & type_mask) == type && !r_assigned)
792 r_assigned = r;
793 }
794 return r_assigned;
795 }
796
calculate_iosize(resource_size_t size,resource_size_t min_size,resource_size_t size1,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)797 static resource_size_t calculate_iosize(resource_size_t size,
798 resource_size_t min_size,
799 resource_size_t size1,
800 resource_size_t add_size,
801 resource_size_t children_add_size,
802 resource_size_t old_size,
803 resource_size_t align)
804 {
805 if (size < min_size)
806 size = min_size;
807 if (old_size == 1)
808 old_size = 0;
809 /*
810 * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the
811 * struct pci_bus.
812 */
813 #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
814 size = (size & 0xff) + ((size & ~0xffUL) << 2);
815 #endif
816 size = size + size1;
817
818 size = max(size, add_size) + children_add_size;
819 return ALIGN(max(size, old_size), align);
820 }
821
calculate_memsize(resource_size_t size,resource_size_t min_size,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)822 static resource_size_t calculate_memsize(resource_size_t size,
823 resource_size_t min_size,
824 resource_size_t add_size,
825 resource_size_t children_add_size,
826 resource_size_t old_size,
827 resource_size_t align)
828 {
829 if (size < min_size)
830 size = min_size;
831 if (old_size == 1)
832 old_size = 0;
833
834 size = max(size, add_size) + children_add_size;
835 return ALIGN(max(size, old_size), align);
836 }
837
pcibios_window_alignment(struct pci_bus * bus,unsigned long type)838 resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
839 unsigned long type)
840 {
841 return 1;
842 }
843
844 #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
845 #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
846 #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
847
window_alignment(struct pci_bus * bus,unsigned long type)848 static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type)
849 {
850 resource_size_t align = 1, arch_align;
851
852 if (type & IORESOURCE_MEM)
853 align = PCI_P2P_DEFAULT_MEM_ALIGN;
854 else if (type & IORESOURCE_IO) {
855 /*
856 * Per spec, I/O windows are 4K-aligned, but some bridges have
857 * an extension to support 1K alignment.
858 */
859 if (bus->self && bus->self->io_window_1k)
860 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
861 else
862 align = PCI_P2P_DEFAULT_IO_ALIGN;
863 }
864
865 arch_align = pcibios_window_alignment(bus, type);
866 return max(align, arch_align);
867 }
868
869 /**
870 * pbus_size_io() - Size the I/O window of a given bus
871 *
872 * @bus: The bus
873 * @min_size: The minimum I/O window that must be allocated
874 * @add_size: Additional optional I/O window
875 * @realloc_head: Track the additional I/O window on this list
876 *
877 * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these
878 * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI
879 * devices are limited to 256 bytes. We must be careful with the ISA
880 * aliasing though.
881 */
pbus_size_io(struct pci_bus * bus,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)882 static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
883 resource_size_t add_size,
884 struct list_head *realloc_head)
885 {
886 struct pci_dev *dev;
887 struct resource *b_res = find_bus_resource_of_type(bus, IORESOURCE_IO,
888 IORESOURCE_IO);
889 resource_size_t size = 0, size0 = 0, size1 = 0;
890 resource_size_t children_add_size = 0;
891 resource_size_t min_align, align;
892
893 if (!b_res)
894 return;
895
896 /* If resource is already assigned, nothing more to do */
897 if (b_res->parent)
898 return;
899
900 min_align = window_alignment(bus, IORESOURCE_IO);
901 list_for_each_entry(dev, &bus->devices, bus_list) {
902 struct resource *r;
903
904 pci_dev_for_each_resource(dev, r) {
905 unsigned long r_size;
906
907 if (r->parent || !(r->flags & IORESOURCE_IO))
908 continue;
909 r_size = resource_size(r);
910
911 if (r_size < 0x400)
912 /* Might be re-aligned for ISA */
913 size += r_size;
914 else
915 size1 += r_size;
916
917 align = pci_resource_alignment(dev, r);
918 if (align > min_align)
919 min_align = align;
920
921 if (realloc_head)
922 children_add_size += get_res_add_size(realloc_head, r);
923 }
924 }
925
926 size0 = calculate_iosize(size, min_size, size1, 0, 0,
927 resource_size(b_res), min_align);
928 size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
929 calculate_iosize(size, min_size, size1, add_size, children_add_size,
930 resource_size(b_res), min_align);
931 if (!size0 && !size1) {
932 if (bus->self && (b_res->start || b_res->end))
933 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
934 b_res, &bus->busn_res);
935 b_res->flags = 0;
936 return;
937 }
938
939 b_res->start = min_align;
940 b_res->end = b_res->start + size0 - 1;
941 b_res->flags |= IORESOURCE_STARTALIGN;
942 if (bus->self && size1 > size0 && realloc_head) {
943 add_to_list(realloc_head, bus->self, b_res, size1-size0,
944 min_align);
945 pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n",
946 b_res, &bus->busn_res,
947 (unsigned long long) size1 - size0);
948 }
949 }
950
calculate_mem_align(resource_size_t * aligns,int max_order)951 static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
952 int max_order)
953 {
954 resource_size_t align = 0;
955 resource_size_t min_align = 0;
956 int order;
957
958 for (order = 0; order <= max_order; order++) {
959 resource_size_t align1 = 1;
960
961 align1 <<= order + __ffs(SZ_1M);
962
963 if (!align)
964 min_align = align1;
965 else if (ALIGN(align + min_align, min_align) < align1)
966 min_align = align1 >> 1;
967 align += aligns[order];
968 }
969
970 return min_align;
971 }
972
973 /**
974 * pbus_upstream_space_available - Check no upstream resource limits allocation
975 * @bus: The bus
976 * @mask: Mask the resource flag, then compare it with type
977 * @type: The type of resource from bridge
978 * @size: The size required from the bridge window
979 * @align: Required alignment for the resource
980 *
981 * Checks that @size can fit inside the upstream bridge resources that are
982 * already assigned.
983 *
984 * Return: %true if enough space is available on all assigned upstream
985 * resources.
986 */
pbus_upstream_space_available(struct pci_bus * bus,unsigned long mask,unsigned long type,resource_size_t size,resource_size_t align)987 static bool pbus_upstream_space_available(struct pci_bus *bus, unsigned long mask,
988 unsigned long type, resource_size_t size,
989 resource_size_t align)
990 {
991 struct resource_constraint constraint = {
992 .max = RESOURCE_SIZE_MAX,
993 .align = align,
994 };
995 struct pci_bus *downstream = bus;
996 struct resource *r;
997
998 while ((bus = bus->parent)) {
999 if (pci_is_root_bus(bus))
1000 break;
1001
1002 pci_bus_for_each_resource(bus, r) {
1003 if (!r || !r->parent || (r->flags & mask) != type)
1004 continue;
1005
1006 if (resource_size(r) >= size) {
1007 struct resource gap = {};
1008
1009 if (find_resource_space(r, &gap, size, &constraint) == 0) {
1010 gap.flags = type;
1011 pci_dbg(bus->self,
1012 "Assigned bridge window %pR to %pR free space at %pR\n",
1013 r, &bus->busn_res, &gap);
1014 return true;
1015 }
1016 }
1017
1018 if (bus->self) {
1019 pci_info(bus->self,
1020 "Assigned bridge window %pR to %pR cannot fit 0x%llx required for %s bridging to %pR\n",
1021 r, &bus->busn_res,
1022 (unsigned long long)size,
1023 pci_name(downstream->self),
1024 &downstream->busn_res);
1025 }
1026
1027 return false;
1028 }
1029 }
1030
1031 return true;
1032 }
1033
1034 /**
1035 * pbus_size_mem() - Size the memory window of a given bus
1036 *
1037 * @bus: The bus
1038 * @mask: Mask the resource flag, then compare it with type
1039 * @type: The type of free resource from bridge
1040 * @type2: Second match type
1041 * @type3: Third match type
1042 * @min_size: The minimum memory window that must be allocated
1043 * @add_size: Additional optional memory window
1044 * @realloc_head: Track the additional memory window on this list
1045 *
1046 * Calculate the size of the bus and minimal alignment which guarantees
1047 * that all child resources fit in this size.
1048 *
1049 * Return -ENOSPC if there's no available bus resource of the desired
1050 * type. Otherwise, set the bus resource start/end to indicate the
1051 * required size, add things to realloc_head (if supplied), and return 0.
1052 */
pbus_size_mem(struct pci_bus * bus,unsigned long mask,unsigned long type,unsigned long type2,unsigned long type3,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)1053 static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
1054 unsigned long type, unsigned long type2,
1055 unsigned long type3, resource_size_t min_size,
1056 resource_size_t add_size,
1057 struct list_head *realloc_head)
1058 {
1059 struct pci_dev *dev;
1060 resource_size_t min_align, win_align, align, size, size0, size1;
1061 resource_size_t aligns[24]; /* Alignments from 1MB to 8TB */
1062 int order, max_order;
1063 struct resource *b_res = find_bus_resource_of_type(bus,
1064 mask | IORESOURCE_PREFETCH, type);
1065 resource_size_t children_add_size = 0;
1066 resource_size_t children_add_align = 0;
1067 resource_size_t add_align = 0;
1068
1069 if (!b_res)
1070 return -ENOSPC;
1071
1072 /* If resource is already assigned, nothing more to do */
1073 if (b_res->parent)
1074 return 0;
1075
1076 memset(aligns, 0, sizeof(aligns));
1077 max_order = 0;
1078 size = 0;
1079
1080 list_for_each_entry(dev, &bus->devices, bus_list) {
1081 struct resource *r;
1082 int i;
1083
1084 pci_dev_for_each_resource(dev, r, i) {
1085 const char *r_name = pci_resource_name(dev, i);
1086 resource_size_t r_size;
1087
1088 if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1089 ((r->flags & mask) != type &&
1090 (r->flags & mask) != type2 &&
1091 (r->flags & mask) != type3))
1092 continue;
1093 r_size = resource_size(r);
1094 #ifdef CONFIG_PCI_IOV
1095 /* Put SRIOV requested res to the optional list */
1096 if (realloc_head && i >= PCI_IOV_RESOURCES &&
1097 i <= PCI_IOV_RESOURCE_END) {
1098 add_align = max(pci_resource_alignment(dev, r), add_align);
1099 r->end = r->start - 1;
1100 add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */);
1101 children_add_size += r_size;
1102 continue;
1103 }
1104 #endif
1105 /*
1106 * aligns[0] is for 1MB (since bridge memory
1107 * windows are always at least 1MB aligned), so
1108 * keep "order" from being negative for smaller
1109 * resources.
1110 */
1111 align = pci_resource_alignment(dev, r);
1112 order = __ffs(align) - __ffs(SZ_1M);
1113 if (order < 0)
1114 order = 0;
1115 if (order >= ARRAY_SIZE(aligns)) {
1116 pci_warn(dev, "%s %pR: disabling; bad alignment %#llx\n",
1117 r_name, r, (unsigned long long) align);
1118 r->flags = 0;
1119 continue;
1120 }
1121 size += max(r_size, align);
1122 /*
1123 * Exclude ranges with size > align from calculation of
1124 * the alignment.
1125 */
1126 if (r_size <= align)
1127 aligns[order] += align;
1128 if (order > max_order)
1129 max_order = order;
1130
1131 if (realloc_head) {
1132 children_add_size += get_res_add_size(realloc_head, r);
1133 children_add_align = get_res_add_align(realloc_head, r);
1134 add_align = max(add_align, children_add_align);
1135 }
1136 }
1137 }
1138
1139 win_align = window_alignment(bus, b_res->flags);
1140 min_align = calculate_mem_align(aligns, max_order);
1141 min_align = max(min_align, win_align);
1142 size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
1143 add_align = max(min_align, add_align);
1144
1145 if (bus->self && size0 &&
1146 !pbus_upstream_space_available(bus, mask | IORESOURCE_PREFETCH, type,
1147 size0, add_align)) {
1148 min_align = 1ULL << (max_order + __ffs(SZ_1M));
1149 min_align = max(min_align, win_align);
1150 size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), win_align);
1151 pci_info(bus->self, "bridge window %pR to %pR requires relaxed alignment rules\n",
1152 b_res, &bus->busn_res);
1153 }
1154
1155 size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
1156 calculate_memsize(size, min_size, add_size, children_add_size,
1157 resource_size(b_res), add_align);
1158 if (!size0 && !size1) {
1159 if (bus->self && (b_res->start || b_res->end))
1160 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1161 b_res, &bus->busn_res);
1162 b_res->flags = 0;
1163 return 0;
1164 }
1165 b_res->start = min_align;
1166 b_res->end = size0 + min_align - 1;
1167 b_res->flags |= IORESOURCE_STARTALIGN;
1168 if (bus->self && size1 > size0 && realloc_head) {
1169 add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1170 pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1171 b_res, &bus->busn_res,
1172 (unsigned long long) (size1 - size0),
1173 (unsigned long long) add_align);
1174 }
1175 return 0;
1176 }
1177
pci_cardbus_resource_alignment(struct resource * res)1178 unsigned long pci_cardbus_resource_alignment(struct resource *res)
1179 {
1180 if (res->flags & IORESOURCE_IO)
1181 return pci_cardbus_io_size;
1182 if (res->flags & IORESOURCE_MEM)
1183 return pci_cardbus_mem_size;
1184 return 0;
1185 }
1186
pci_bus_size_cardbus(struct pci_bus * bus,struct list_head * realloc_head)1187 static void pci_bus_size_cardbus(struct pci_bus *bus,
1188 struct list_head *realloc_head)
1189 {
1190 struct pci_dev *bridge = bus->self;
1191 struct resource *b_res;
1192 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
1193 u16 ctrl;
1194
1195 b_res = &bridge->resource[PCI_CB_BRIDGE_IO_0_WINDOW];
1196 if (b_res->parent)
1197 goto handle_b_res_1;
1198 /*
1199 * Reserve some resources for CardBus. We reserve a fixed amount
1200 * of bus space for CardBus bridges.
1201 */
1202 b_res->start = pci_cardbus_io_size;
1203 b_res->end = b_res->start + pci_cardbus_io_size - 1;
1204 b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1205 if (realloc_head) {
1206 b_res->end -= pci_cardbus_io_size;
1207 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1208 pci_cardbus_io_size);
1209 }
1210
1211 handle_b_res_1:
1212 b_res = &bridge->resource[PCI_CB_BRIDGE_IO_1_WINDOW];
1213 if (b_res->parent)
1214 goto handle_b_res_2;
1215 b_res->start = pci_cardbus_io_size;
1216 b_res->end = b_res->start + pci_cardbus_io_size - 1;
1217 b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1218 if (realloc_head) {
1219 b_res->end -= pci_cardbus_io_size;
1220 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1221 pci_cardbus_io_size);
1222 }
1223
1224 handle_b_res_2:
1225 /* MEM1 must not be pref MMIO */
1226 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1227 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1228 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1229 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1230 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1231 }
1232
1233 /* Check whether prefetchable memory is supported by this bridge. */
1234 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1235 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1236 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1237 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1238 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1239 }
1240
1241 b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_0_WINDOW];
1242 if (b_res->parent)
1243 goto handle_b_res_3;
1244 /*
1245 * If we have prefetchable memory support, allocate two regions.
1246 * Otherwise, allocate one region of twice the size.
1247 */
1248 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
1249 b_res->start = pci_cardbus_mem_size;
1250 b_res->end = b_res->start + pci_cardbus_mem_size - 1;
1251 b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1252 IORESOURCE_STARTALIGN;
1253 if (realloc_head) {
1254 b_res->end -= pci_cardbus_mem_size;
1255 add_to_list(realloc_head, bridge, b_res,
1256 pci_cardbus_mem_size, pci_cardbus_mem_size);
1257 }
1258
1259 /* Reduce that to half */
1260 b_res_3_size = pci_cardbus_mem_size;
1261 }
1262
1263 handle_b_res_3:
1264 b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_1_WINDOW];
1265 if (b_res->parent)
1266 goto handle_done;
1267 b_res->start = pci_cardbus_mem_size;
1268 b_res->end = b_res->start + b_res_3_size - 1;
1269 b_res->flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1270 if (realloc_head) {
1271 b_res->end -= b_res_3_size;
1272 add_to_list(realloc_head, bridge, b_res, b_res_3_size,
1273 pci_cardbus_mem_size);
1274 }
1275
1276 handle_done:
1277 ;
1278 }
1279
__pci_bus_size_bridges(struct pci_bus * bus,struct list_head * realloc_head)1280 void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
1281 {
1282 struct pci_dev *dev;
1283 unsigned long mask, prefmask, type2 = 0, type3 = 0;
1284 resource_size_t additional_io_size = 0, additional_mmio_size = 0,
1285 additional_mmio_pref_size = 0;
1286 struct resource *pref;
1287 struct pci_host_bridge *host;
1288 int hdr_type, ret;
1289
1290 list_for_each_entry(dev, &bus->devices, bus_list) {
1291 struct pci_bus *b = dev->subordinate;
1292 if (!b)
1293 continue;
1294
1295 switch (dev->hdr_type) {
1296 case PCI_HEADER_TYPE_CARDBUS:
1297 pci_bus_size_cardbus(b, realloc_head);
1298 break;
1299
1300 case PCI_HEADER_TYPE_BRIDGE:
1301 default:
1302 __pci_bus_size_bridges(b, realloc_head);
1303 break;
1304 }
1305 }
1306
1307 /* The root bus? */
1308 if (pci_is_root_bus(bus)) {
1309 host = to_pci_host_bridge(bus->bridge);
1310 if (!host->size_windows)
1311 return;
1312 pci_bus_for_each_resource(bus, pref)
1313 if (pref && (pref->flags & IORESOURCE_PREFETCH))
1314 break;
1315 hdr_type = -1; /* Intentionally invalid - not a PCI device. */
1316 } else {
1317 pref = &bus->self->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1318 hdr_type = bus->self->hdr_type;
1319 }
1320
1321 switch (hdr_type) {
1322 case PCI_HEADER_TYPE_CARDBUS:
1323 /* Don't size CardBuses yet */
1324 break;
1325
1326 case PCI_HEADER_TYPE_BRIDGE:
1327 pci_bridge_check_ranges(bus);
1328 if (bus->self->is_hotplug_bridge) {
1329 additional_io_size = pci_hotplug_io_size;
1330 additional_mmio_size = pci_hotplug_mmio_size;
1331 additional_mmio_pref_size = pci_hotplug_mmio_pref_size;
1332 }
1333 fallthrough;
1334 default:
1335 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1336 additional_io_size, realloc_head);
1337
1338 /*
1339 * If there's a 64-bit prefetchable MMIO window, compute
1340 * the size required to put all 64-bit prefetchable
1341 * resources in it.
1342 */
1343 mask = IORESOURCE_MEM;
1344 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
1345 if (pref && (pref->flags & IORESOURCE_MEM_64)) {
1346 prefmask |= IORESOURCE_MEM_64;
1347 ret = pbus_size_mem(bus, prefmask, prefmask,
1348 prefmask, prefmask,
1349 realloc_head ? 0 : additional_mmio_pref_size,
1350 additional_mmio_pref_size, realloc_head);
1351
1352 /*
1353 * If successful, all non-prefetchable resources
1354 * and any 32-bit prefetchable resources will go in
1355 * the non-prefetchable window.
1356 */
1357 if (ret == 0) {
1358 mask = prefmask;
1359 type2 = prefmask & ~IORESOURCE_MEM_64;
1360 type3 = prefmask & ~IORESOURCE_PREFETCH;
1361 }
1362 }
1363
1364 /*
1365 * If there is no 64-bit prefetchable window, compute the
1366 * size required to put all prefetchable resources in the
1367 * 32-bit prefetchable window (if there is one).
1368 */
1369 if (!type2) {
1370 prefmask &= ~IORESOURCE_MEM_64;
1371 ret = pbus_size_mem(bus, prefmask, prefmask,
1372 prefmask, prefmask,
1373 realloc_head ? 0 : additional_mmio_pref_size,
1374 additional_mmio_pref_size, realloc_head);
1375
1376 /*
1377 * If successful, only non-prefetchable resources
1378 * will go in the non-prefetchable window.
1379 */
1380 if (ret == 0)
1381 mask = prefmask;
1382 else
1383 additional_mmio_size += additional_mmio_pref_size;
1384
1385 type2 = type3 = IORESOURCE_MEM;
1386 }
1387
1388 /*
1389 * Compute the size required to put everything else in the
1390 * non-prefetchable window. This includes:
1391 *
1392 * - all non-prefetchable resources
1393 * - 32-bit prefetchable resources if there's a 64-bit
1394 * prefetchable window or no prefetchable window at all
1395 * - 64-bit prefetchable resources if there's no prefetchable
1396 * window at all
1397 *
1398 * Note that the strategy in __pci_assign_resource() must match
1399 * that used here. Specifically, we cannot put a 32-bit
1400 * prefetchable resource in a 64-bit prefetchable window.
1401 */
1402 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
1403 realloc_head ? 0 : additional_mmio_size,
1404 additional_mmio_size, realloc_head);
1405 break;
1406 }
1407 }
1408
pci_bus_size_bridges(struct pci_bus * bus)1409 void pci_bus_size_bridges(struct pci_bus *bus)
1410 {
1411 __pci_bus_size_bridges(bus, NULL);
1412 }
1413 EXPORT_SYMBOL(pci_bus_size_bridges);
1414
assign_fixed_resource_on_bus(struct pci_bus * b,struct resource * r)1415 static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1416 {
1417 struct resource *parent_r;
1418 unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1419 IORESOURCE_PREFETCH;
1420
1421 pci_bus_for_each_resource(b, parent_r) {
1422 if (!parent_r)
1423 continue;
1424
1425 if ((r->flags & mask) == (parent_r->flags & mask) &&
1426 resource_contains(parent_r, r))
1427 request_resource(parent_r, r);
1428 }
1429 }
1430
1431 /*
1432 * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are
1433 * skipped by pbus_assign_resources_sorted().
1434 */
pdev_assign_fixed_resources(struct pci_dev * dev)1435 static void pdev_assign_fixed_resources(struct pci_dev *dev)
1436 {
1437 struct resource *r;
1438
1439 pci_dev_for_each_resource(dev, r) {
1440 struct pci_bus *b;
1441
1442 if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1443 !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1444 continue;
1445
1446 b = dev->bus;
1447 while (b && !r->parent) {
1448 assign_fixed_resource_on_bus(b, r);
1449 b = b->parent;
1450 }
1451 }
1452 }
1453
__pci_bus_assign_resources(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)1454 void __pci_bus_assign_resources(const struct pci_bus *bus,
1455 struct list_head *realloc_head,
1456 struct list_head *fail_head)
1457 {
1458 struct pci_bus *b;
1459 struct pci_dev *dev;
1460
1461 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
1462
1463 list_for_each_entry(dev, &bus->devices, bus_list) {
1464 pdev_assign_fixed_resources(dev);
1465
1466 b = dev->subordinate;
1467 if (!b)
1468 continue;
1469
1470 __pci_bus_assign_resources(b, realloc_head, fail_head);
1471
1472 switch (dev->hdr_type) {
1473 case PCI_HEADER_TYPE_BRIDGE:
1474 if (!pci_is_enabled(dev))
1475 pci_setup_bridge(b);
1476 break;
1477
1478 case PCI_HEADER_TYPE_CARDBUS:
1479 pci_setup_cardbus(b);
1480 break;
1481
1482 default:
1483 pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1484 pci_domain_nr(b), b->number);
1485 break;
1486 }
1487 }
1488 }
1489
pci_bus_assign_resources(const struct pci_bus * bus)1490 void pci_bus_assign_resources(const struct pci_bus *bus)
1491 {
1492 __pci_bus_assign_resources(bus, NULL, NULL);
1493 }
1494 EXPORT_SYMBOL(pci_bus_assign_resources);
1495
pci_claim_device_resources(struct pci_dev * dev)1496 static void pci_claim_device_resources(struct pci_dev *dev)
1497 {
1498 int i;
1499
1500 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1501 struct resource *r = &dev->resource[i];
1502
1503 if (!r->flags || r->parent)
1504 continue;
1505
1506 pci_claim_resource(dev, i);
1507 }
1508 }
1509
pci_claim_bridge_resources(struct pci_dev * dev)1510 static void pci_claim_bridge_resources(struct pci_dev *dev)
1511 {
1512 int i;
1513
1514 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1515 struct resource *r = &dev->resource[i];
1516
1517 if (!r->flags || r->parent)
1518 continue;
1519
1520 pci_claim_bridge_resource(dev, i);
1521 }
1522 }
1523
pci_bus_allocate_dev_resources(struct pci_bus * b)1524 static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1525 {
1526 struct pci_dev *dev;
1527 struct pci_bus *child;
1528
1529 list_for_each_entry(dev, &b->devices, bus_list) {
1530 pci_claim_device_resources(dev);
1531
1532 child = dev->subordinate;
1533 if (child)
1534 pci_bus_allocate_dev_resources(child);
1535 }
1536 }
1537
pci_bus_allocate_resources(struct pci_bus * b)1538 static void pci_bus_allocate_resources(struct pci_bus *b)
1539 {
1540 struct pci_bus *child;
1541
1542 /*
1543 * Carry out a depth-first search on the PCI bus tree to allocate
1544 * bridge apertures. Read the programmed bridge bases and
1545 * recursively claim the respective bridge resources.
1546 */
1547 if (b->self) {
1548 pci_read_bridge_bases(b);
1549 pci_claim_bridge_resources(b->self);
1550 }
1551
1552 list_for_each_entry(child, &b->children, node)
1553 pci_bus_allocate_resources(child);
1554 }
1555
pci_bus_claim_resources(struct pci_bus * b)1556 void pci_bus_claim_resources(struct pci_bus *b)
1557 {
1558 pci_bus_allocate_resources(b);
1559 pci_bus_allocate_dev_resources(b);
1560 }
1561 EXPORT_SYMBOL(pci_bus_claim_resources);
1562
__pci_bridge_assign_resources(const struct pci_dev * bridge,struct list_head * add_head,struct list_head * fail_head)1563 static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1564 struct list_head *add_head,
1565 struct list_head *fail_head)
1566 {
1567 struct pci_bus *b;
1568
1569 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1570 add_head, fail_head);
1571
1572 b = bridge->subordinate;
1573 if (!b)
1574 return;
1575
1576 __pci_bus_assign_resources(b, add_head, fail_head);
1577
1578 switch (bridge->class >> 8) {
1579 case PCI_CLASS_BRIDGE_PCI:
1580 pci_setup_bridge(b);
1581 break;
1582
1583 case PCI_CLASS_BRIDGE_CARDBUS:
1584 pci_setup_cardbus(b);
1585 break;
1586
1587 default:
1588 pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1589 pci_domain_nr(b), b->number);
1590 break;
1591 }
1592 }
1593
1594 #define PCI_RES_TYPE_MASK \
1595 (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1596 IORESOURCE_MEM_64)
1597
pci_bridge_release_resources(struct pci_bus * bus,unsigned long type)1598 static void pci_bridge_release_resources(struct pci_bus *bus,
1599 unsigned long type)
1600 {
1601 struct pci_dev *dev = bus->self;
1602 struct resource *r;
1603 unsigned int old_flags;
1604 struct resource *b_res;
1605 int idx = 1;
1606
1607 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
1608
1609 /*
1610 * 1. If IO port assignment fails, release bridge IO port.
1611 * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO.
1612 * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit,
1613 * release bridge pref MMIO.
1614 * 4. If pref MMIO assignment fails, and bridge pref is 32bit,
1615 * release bridge pref MMIO.
1616 * 5. If pref MMIO assignment fails, and bridge pref is not
1617 * assigned, release bridge nonpref MMIO.
1618 */
1619 if (type & IORESOURCE_IO)
1620 idx = 0;
1621 else if (!(type & IORESOURCE_PREFETCH))
1622 idx = 1;
1623 else if ((type & IORESOURCE_MEM_64) &&
1624 (b_res[2].flags & IORESOURCE_MEM_64))
1625 idx = 2;
1626 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1627 (b_res[2].flags & IORESOURCE_PREFETCH))
1628 idx = 2;
1629 else
1630 idx = 1;
1631
1632 r = &b_res[idx];
1633
1634 if (!r->parent)
1635 return;
1636
1637 /* If there are children, release them all */
1638 release_child_resources(r);
1639 if (!release_resource(r)) {
1640 type = old_flags = r->flags & PCI_RES_TYPE_MASK;
1641 pci_info(dev, "resource %d %pR released\n",
1642 PCI_BRIDGE_RESOURCES + idx, r);
1643 /* Keep the old size */
1644 r->end = resource_size(r) - 1;
1645 r->start = 0;
1646 r->flags = 0;
1647
1648 /* Avoiding touch the one without PREF */
1649 if (type & IORESOURCE_PREFETCH)
1650 type = IORESOURCE_PREFETCH;
1651 __pci_setup_bridge(bus, type);
1652 /* For next child res under same bridge */
1653 r->flags = old_flags;
1654 }
1655 }
1656
1657 enum release_type {
1658 leaf_only,
1659 whole_subtree,
1660 };
1661
1662 /*
1663 * Try to release PCI bridge resources from leaf bridge, so we can allocate
1664 * a larger window later.
1665 */
pci_bus_release_bridge_resources(struct pci_bus * bus,unsigned long type,enum release_type rel_type)1666 static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1667 unsigned long type,
1668 enum release_type rel_type)
1669 {
1670 struct pci_dev *dev;
1671 bool is_leaf_bridge = true;
1672
1673 list_for_each_entry(dev, &bus->devices, bus_list) {
1674 struct pci_bus *b = dev->subordinate;
1675 if (!b)
1676 continue;
1677
1678 is_leaf_bridge = false;
1679
1680 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1681 continue;
1682
1683 if (rel_type == whole_subtree)
1684 pci_bus_release_bridge_resources(b, type,
1685 whole_subtree);
1686 }
1687
1688 if (pci_is_root_bus(bus))
1689 return;
1690
1691 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1692 return;
1693
1694 if ((rel_type == whole_subtree) || is_leaf_bridge)
1695 pci_bridge_release_resources(bus, type);
1696 }
1697
pci_bus_dump_res(struct pci_bus * bus)1698 static void pci_bus_dump_res(struct pci_bus *bus)
1699 {
1700 struct resource *res;
1701 int i;
1702
1703 pci_bus_for_each_resource(bus, res, i) {
1704 if (!res || !res->end || !res->flags)
1705 continue;
1706
1707 dev_info(&bus->dev, "resource %d %pR\n", i, res);
1708 }
1709 }
1710
pci_bus_dump_resources(struct pci_bus * bus)1711 static void pci_bus_dump_resources(struct pci_bus *bus)
1712 {
1713 struct pci_bus *b;
1714 struct pci_dev *dev;
1715
1716
1717 pci_bus_dump_res(bus);
1718
1719 list_for_each_entry(dev, &bus->devices, bus_list) {
1720 b = dev->subordinate;
1721 if (!b)
1722 continue;
1723
1724 pci_bus_dump_resources(b);
1725 }
1726 }
1727
pci_bus_get_depth(struct pci_bus * bus)1728 static int pci_bus_get_depth(struct pci_bus *bus)
1729 {
1730 int depth = 0;
1731 struct pci_bus *child_bus;
1732
1733 list_for_each_entry(child_bus, &bus->children, node) {
1734 int ret;
1735
1736 ret = pci_bus_get_depth(child_bus);
1737 if (ret + 1 > depth)
1738 depth = ret + 1;
1739 }
1740
1741 return depth;
1742 }
1743
1744 /*
1745 * -1: undefined, will auto detect later
1746 * 0: disabled by user
1747 * 1: disabled by auto detect
1748 * 2: enabled by user
1749 * 3: enabled by auto detect
1750 */
1751 enum enable_type {
1752 undefined = -1,
1753 user_disabled,
1754 auto_disabled,
1755 user_enabled,
1756 auto_enabled,
1757 };
1758
1759 static enum enable_type pci_realloc_enable = undefined;
pci_realloc_get_opt(char * str)1760 void __init pci_realloc_get_opt(char *str)
1761 {
1762 if (!strncmp(str, "off", 3))
1763 pci_realloc_enable = user_disabled;
1764 else if (!strncmp(str, "on", 2))
1765 pci_realloc_enable = user_enabled;
1766 }
pci_realloc_enabled(enum enable_type enable)1767 static bool pci_realloc_enabled(enum enable_type enable)
1768 {
1769 return enable >= user_enabled;
1770 }
1771
1772 #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
iov_resources_unassigned(struct pci_dev * dev,void * data)1773 static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1774 {
1775 int i;
1776 bool *unassigned = data;
1777
1778 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1779 struct resource *r = &dev->resource[i + PCI_IOV_RESOURCES];
1780 struct pci_bus_region region;
1781
1782 /* Not assigned or rejected by kernel? */
1783 if (!r->flags)
1784 continue;
1785
1786 pcibios_resource_to_bus(dev->bus, ®ion, r);
1787 if (!region.start) {
1788 *unassigned = true;
1789 return 1; /* Return early from pci_walk_bus() */
1790 }
1791 }
1792
1793 return 0;
1794 }
1795
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1796 static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1797 enum enable_type enable_local)
1798 {
1799 bool unassigned = false;
1800 struct pci_host_bridge *host;
1801
1802 if (enable_local != undefined)
1803 return enable_local;
1804
1805 host = pci_find_host_bridge(bus);
1806 if (host->preserve_config)
1807 return auto_disabled;
1808
1809 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1810 if (unassigned)
1811 return auto_enabled;
1812
1813 return enable_local;
1814 }
1815 #else
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1816 static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1817 enum enable_type enable_local)
1818 {
1819 return enable_local;
1820 }
1821 #endif
1822
adjust_bridge_window(struct pci_dev * bridge,struct resource * res,struct list_head * add_list,resource_size_t new_size)1823 static void adjust_bridge_window(struct pci_dev *bridge, struct resource *res,
1824 struct list_head *add_list,
1825 resource_size_t new_size)
1826 {
1827 resource_size_t add_size, size = resource_size(res);
1828
1829 if (res->parent)
1830 return;
1831
1832 if (!new_size)
1833 return;
1834
1835 if (new_size > size) {
1836 add_size = new_size - size;
1837 pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
1838 &add_size);
1839 } else if (new_size < size) {
1840 add_size = size - new_size;
1841 pci_dbg(bridge, "bridge window %pR shrunken by %pa\n", res,
1842 &add_size);
1843 } else {
1844 return;
1845 }
1846
1847 res->end = res->start + new_size - 1;
1848
1849 /* If the resource is part of the add_list, remove it now */
1850 if (add_list)
1851 remove_from_list(add_list, res);
1852 }
1853
remove_dev_resource(struct resource * avail,struct pci_dev * dev,struct resource * res)1854 static void remove_dev_resource(struct resource *avail, struct pci_dev *dev,
1855 struct resource *res)
1856 {
1857 resource_size_t size, align, tmp;
1858
1859 size = resource_size(res);
1860 if (!size)
1861 return;
1862
1863 align = pci_resource_alignment(dev, res);
1864 align = align ? ALIGN(avail->start, align) - avail->start : 0;
1865 tmp = align + size;
1866 avail->start = min(avail->start + tmp, avail->end + 1);
1867 }
1868
remove_dev_resources(struct pci_dev * dev,struct resource * io,struct resource * mmio,struct resource * mmio_pref)1869 static void remove_dev_resources(struct pci_dev *dev, struct resource *io,
1870 struct resource *mmio,
1871 struct resource *mmio_pref)
1872 {
1873 struct resource *res;
1874
1875 pci_dev_for_each_resource(dev, res) {
1876 if (resource_type(res) == IORESOURCE_IO) {
1877 remove_dev_resource(io, dev, res);
1878 } else if (resource_type(res) == IORESOURCE_MEM) {
1879
1880 /*
1881 * Make sure prefetchable memory is reduced from
1882 * the correct resource. Specifically we put 32-bit
1883 * prefetchable memory in non-prefetchable window
1884 * if there is a 64-bit prefetchable window.
1885 *
1886 * See comments in __pci_bus_size_bridges() for
1887 * more information.
1888 */
1889 if ((res->flags & IORESOURCE_PREFETCH) &&
1890 ((res->flags & IORESOURCE_MEM_64) ==
1891 (mmio_pref->flags & IORESOURCE_MEM_64)))
1892 remove_dev_resource(mmio_pref, dev, res);
1893 else
1894 remove_dev_resource(mmio, dev, res);
1895 }
1896 }
1897 }
1898
1899 /*
1900 * io, mmio and mmio_pref contain the total amount of bridge window space
1901 * available. This includes the minimal space needed to cover all the
1902 * existing devices on the bus and the possible extra space that can be
1903 * shared with the bridges.
1904 */
pci_bus_distribute_available_resources(struct pci_bus * bus,struct list_head * add_list,struct resource io,struct resource mmio,struct resource mmio_pref)1905 static void pci_bus_distribute_available_resources(struct pci_bus *bus,
1906 struct list_head *add_list,
1907 struct resource io,
1908 struct resource mmio,
1909 struct resource mmio_pref)
1910 {
1911 unsigned int normal_bridges = 0, hotplug_bridges = 0;
1912 struct resource *io_res, *mmio_res, *mmio_pref_res;
1913 struct pci_dev *dev, *bridge = bus->self;
1914 resource_size_t io_per_b, mmio_per_b, mmio_pref_per_b, align;
1915
1916 io_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
1917 mmio_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
1918 mmio_pref_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1919
1920 /*
1921 * The alignment of this bridge is yet to be considered, hence it must
1922 * be done now before extending its bridge window.
1923 */
1924 align = pci_resource_alignment(bridge, io_res);
1925 if (!io_res->parent && align)
1926 io.start = min(ALIGN(io.start, align), io.end + 1);
1927
1928 align = pci_resource_alignment(bridge, mmio_res);
1929 if (!mmio_res->parent && align)
1930 mmio.start = min(ALIGN(mmio.start, align), mmio.end + 1);
1931
1932 align = pci_resource_alignment(bridge, mmio_pref_res);
1933 if (!mmio_pref_res->parent && align)
1934 mmio_pref.start = min(ALIGN(mmio_pref.start, align),
1935 mmio_pref.end + 1);
1936
1937 /*
1938 * Now that we have adjusted for alignment, update the bridge window
1939 * resources to fill as much remaining resource space as possible.
1940 */
1941 adjust_bridge_window(bridge, io_res, add_list, resource_size(&io));
1942 adjust_bridge_window(bridge, mmio_res, add_list, resource_size(&mmio));
1943 adjust_bridge_window(bridge, mmio_pref_res, add_list,
1944 resource_size(&mmio_pref));
1945
1946 /*
1947 * Calculate how many hotplug bridges and normal bridges there
1948 * are on this bus. We will distribute the additional available
1949 * resources between hotplug bridges.
1950 */
1951 for_each_pci_bridge(dev, bus) {
1952 if (dev->is_hotplug_bridge)
1953 hotplug_bridges++;
1954 else
1955 normal_bridges++;
1956 }
1957
1958 if (!(hotplug_bridges + normal_bridges))
1959 return;
1960
1961 /*
1962 * Calculate the amount of space we can forward from "bus" to any
1963 * downstream buses, i.e., the space left over after assigning the
1964 * BARs and windows on "bus".
1965 */
1966 list_for_each_entry(dev, &bus->devices, bus_list) {
1967 if (!dev->is_virtfn)
1968 remove_dev_resources(dev, &io, &mmio, &mmio_pref);
1969 }
1970
1971 /*
1972 * If there is at least one hotplug bridge on this bus it gets all
1973 * the extra resource space that was left after the reductions
1974 * above.
1975 *
1976 * If there are no hotplug bridges the extra resource space is
1977 * split between non-hotplug bridges. This is to allow possible
1978 * hotplug bridges below them to get the extra space as well.
1979 */
1980 if (hotplug_bridges) {
1981 io_per_b = div64_ul(resource_size(&io), hotplug_bridges);
1982 mmio_per_b = div64_ul(resource_size(&mmio), hotplug_bridges);
1983 mmio_pref_per_b = div64_ul(resource_size(&mmio_pref),
1984 hotplug_bridges);
1985 } else {
1986 io_per_b = div64_ul(resource_size(&io), normal_bridges);
1987 mmio_per_b = div64_ul(resource_size(&mmio), normal_bridges);
1988 mmio_pref_per_b = div64_ul(resource_size(&mmio_pref),
1989 normal_bridges);
1990 }
1991
1992 for_each_pci_bridge(dev, bus) {
1993 struct resource *res;
1994 struct pci_bus *b;
1995
1996 b = dev->subordinate;
1997 if (!b)
1998 continue;
1999 if (hotplug_bridges && !dev->is_hotplug_bridge)
2000 continue;
2001
2002 res = &dev->resource[PCI_BRIDGE_IO_WINDOW];
2003
2004 /*
2005 * Make sure the split resource space is properly aligned
2006 * for bridge windows (align it down to avoid going above
2007 * what is available).
2008 */
2009 align = pci_resource_alignment(dev, res);
2010 io.end = align ? io.start + ALIGN_DOWN(io_per_b, align) - 1
2011 : io.start + io_per_b - 1;
2012
2013 /*
2014 * The x_per_b holds the extra resource space that can be
2015 * added for each bridge but there is the minimal already
2016 * reserved as well so adjust x.start down accordingly to
2017 * cover the whole space.
2018 */
2019 io.start -= resource_size(res);
2020
2021 res = &dev->resource[PCI_BRIDGE_MEM_WINDOW];
2022 align = pci_resource_alignment(dev, res);
2023 mmio.end = align ? mmio.start + ALIGN_DOWN(mmio_per_b, align) - 1
2024 : mmio.start + mmio_per_b - 1;
2025 mmio.start -= resource_size(res);
2026
2027 res = &dev->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2028 align = pci_resource_alignment(dev, res);
2029 mmio_pref.end = align ? mmio_pref.start +
2030 ALIGN_DOWN(mmio_pref_per_b, align) - 1
2031 : mmio_pref.start + mmio_pref_per_b - 1;
2032 mmio_pref.start -= resource_size(res);
2033
2034 pci_bus_distribute_available_resources(b, add_list, io, mmio,
2035 mmio_pref);
2036
2037 io.start += io.end + 1;
2038 mmio.start += mmio.end + 1;
2039 mmio_pref.start += mmio_pref.end + 1;
2040 }
2041 }
2042
pci_bridge_distribute_available_resources(struct pci_dev * bridge,struct list_head * add_list)2043 static void pci_bridge_distribute_available_resources(struct pci_dev *bridge,
2044 struct list_head *add_list)
2045 {
2046 struct resource available_io, available_mmio, available_mmio_pref;
2047
2048 if (!bridge->is_hotplug_bridge)
2049 return;
2050
2051 pci_dbg(bridge, "distributing available resources\n");
2052
2053 /* Take the initial extra resources from the hotplug port */
2054 available_io = bridge->resource[PCI_BRIDGE_IO_WINDOW];
2055 available_mmio = bridge->resource[PCI_BRIDGE_MEM_WINDOW];
2056 available_mmio_pref = bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2057
2058 pci_bus_distribute_available_resources(bridge->subordinate,
2059 add_list, available_io,
2060 available_mmio,
2061 available_mmio_pref);
2062 }
2063
pci_bridge_resources_not_assigned(struct pci_dev * dev)2064 static bool pci_bridge_resources_not_assigned(struct pci_dev *dev)
2065 {
2066 const struct resource *r;
2067
2068 /*
2069 * If the child device's resources are not yet assigned it means we
2070 * are configuring them (not the boot firmware), so we should be
2071 * able to extend the upstream bridge resources in the same way we
2072 * do with the normal hotplug case.
2073 */
2074 r = &dev->resource[PCI_BRIDGE_IO_WINDOW];
2075 if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2076 return false;
2077 r = &dev->resource[PCI_BRIDGE_MEM_WINDOW];
2078 if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2079 return false;
2080 r = &dev->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2081 if (r->flags && !(r->flags & IORESOURCE_STARTALIGN))
2082 return false;
2083
2084 return true;
2085 }
2086
2087 static void
pci_root_bus_distribute_available_resources(struct pci_bus * bus,struct list_head * add_list)2088 pci_root_bus_distribute_available_resources(struct pci_bus *bus,
2089 struct list_head *add_list)
2090 {
2091 struct pci_dev *dev, *bridge = bus->self;
2092
2093 for_each_pci_bridge(dev, bus) {
2094 struct pci_bus *b;
2095
2096 b = dev->subordinate;
2097 if (!b)
2098 continue;
2099
2100 /*
2101 * Need to check "bridge" here too because it is NULL
2102 * in case of root bus.
2103 */
2104 if (bridge && pci_bridge_resources_not_assigned(dev))
2105 pci_bridge_distribute_available_resources(dev, add_list);
2106 else
2107 pci_root_bus_distribute_available_resources(b, add_list);
2108 }
2109 }
2110
2111 /*
2112 * First try will not touch PCI bridge res.
2113 * Second and later try will clear small leaf bridge res.
2114 * Will stop till to the max depth if can not find good one.
2115 */
pci_assign_unassigned_root_bus_resources(struct pci_bus * bus)2116 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
2117 {
2118 LIST_HEAD(realloc_head);
2119 /* List of resources that want additional resources */
2120 struct list_head *add_list = NULL;
2121 int tried_times = 0;
2122 enum release_type rel_type = leaf_only;
2123 LIST_HEAD(fail_head);
2124 struct pci_dev_resource *fail_res;
2125 int pci_try_num = 1;
2126 enum enable_type enable_local;
2127
2128 /* Don't realloc if asked to do so */
2129 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
2130 if (pci_realloc_enabled(enable_local)) {
2131 int max_depth = pci_bus_get_depth(bus);
2132
2133 pci_try_num = max_depth + 1;
2134 dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n",
2135 max_depth, pci_try_num);
2136 }
2137
2138 again:
2139 /*
2140 * Last try will use add_list, otherwise will try good to have as must
2141 * have, so can realloc parent bridge resource
2142 */
2143 if (tried_times + 1 == pci_try_num)
2144 add_list = &realloc_head;
2145 /*
2146 * Depth first, calculate sizes and alignments of all subordinate buses.
2147 */
2148 __pci_bus_size_bridges(bus, add_list);
2149
2150 pci_root_bus_distribute_available_resources(bus, add_list);
2151
2152 /* Depth last, allocate resources and update the hardware. */
2153 __pci_bus_assign_resources(bus, add_list, &fail_head);
2154 if (add_list)
2155 BUG_ON(!list_empty(add_list));
2156 tried_times++;
2157
2158 /* Any device complain? */
2159 if (list_empty(&fail_head))
2160 goto dump;
2161
2162 if (tried_times >= pci_try_num) {
2163 if (enable_local == undefined)
2164 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
2165 else if (enable_local == auto_enabled)
2166 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
2167
2168 free_list(&fail_head);
2169 goto dump;
2170 }
2171
2172 dev_info(&bus->dev, "No. %d try to assign unassigned res\n",
2173 tried_times + 1);
2174
2175 /* Third times and later will not check if it is leaf */
2176 if ((tried_times + 1) > 2)
2177 rel_type = whole_subtree;
2178
2179 /*
2180 * Try to release leaf bridge's resources that doesn't fit resource of
2181 * child device under that bridge.
2182 */
2183 list_for_each_entry(fail_res, &fail_head, list)
2184 pci_bus_release_bridge_resources(fail_res->dev->bus,
2185 fail_res->flags & PCI_RES_TYPE_MASK,
2186 rel_type);
2187
2188 /* Restore size and flags */
2189 list_for_each_entry(fail_res, &fail_head, list) {
2190 struct resource *res = fail_res->res;
2191 int idx;
2192
2193 res->start = fail_res->start;
2194 res->end = fail_res->end;
2195 res->flags = fail_res->flags;
2196
2197 if (pci_is_bridge(fail_res->dev)) {
2198 idx = res - &fail_res->dev->resource[0];
2199 if (idx >= PCI_BRIDGE_RESOURCES &&
2200 idx <= PCI_BRIDGE_RESOURCE_END)
2201 res->flags = 0;
2202 }
2203 }
2204 free_list(&fail_head);
2205
2206 goto again;
2207
2208 dump:
2209 /* Dump the resource on buses */
2210 pci_bus_dump_resources(bus);
2211 }
2212
pci_assign_unassigned_resources(void)2213 void pci_assign_unassigned_resources(void)
2214 {
2215 struct pci_bus *root_bus;
2216
2217 list_for_each_entry(root_bus, &pci_root_buses, node) {
2218 pci_assign_unassigned_root_bus_resources(root_bus);
2219
2220 /* Make sure the root bridge has a companion ACPI device */
2221 if (ACPI_HANDLE(root_bus->bridge))
2222 acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
2223 }
2224 }
2225
pci_assign_unassigned_bridge_resources(struct pci_dev * bridge)2226 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
2227 {
2228 struct pci_bus *parent = bridge->subordinate;
2229 /* List of resources that want additional resources */
2230 LIST_HEAD(add_list);
2231
2232 int tried_times = 0;
2233 LIST_HEAD(fail_head);
2234 struct pci_dev_resource *fail_res;
2235 int retval;
2236
2237 again:
2238 __pci_bus_size_bridges(parent, &add_list);
2239
2240 /*
2241 * Distribute remaining resources (if any) equally between hotplug
2242 * bridges below. This makes it possible to extend the hierarchy
2243 * later without running out of resources.
2244 */
2245 pci_bridge_distribute_available_resources(bridge, &add_list);
2246
2247 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2248 BUG_ON(!list_empty(&add_list));
2249 tried_times++;
2250
2251 if (list_empty(&fail_head))
2252 goto enable_all;
2253
2254 if (tried_times >= 2) {
2255 /* Still fail, don't need to try more */
2256 free_list(&fail_head);
2257 goto enable_all;
2258 }
2259
2260 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
2261 tried_times + 1);
2262
2263 /*
2264 * Try to release leaf bridge's resources that aren't big enough
2265 * to contain child device resources.
2266 */
2267 list_for_each_entry(fail_res, &fail_head, list)
2268 pci_bus_release_bridge_resources(fail_res->dev->bus,
2269 fail_res->flags & PCI_RES_TYPE_MASK,
2270 whole_subtree);
2271
2272 /* Restore size and flags */
2273 list_for_each_entry(fail_res, &fail_head, list) {
2274 struct resource *res = fail_res->res;
2275 int idx;
2276
2277 res->start = fail_res->start;
2278 res->end = fail_res->end;
2279 res->flags = fail_res->flags;
2280
2281 if (pci_is_bridge(fail_res->dev)) {
2282 idx = res - &fail_res->dev->resource[0];
2283 if (idx >= PCI_BRIDGE_RESOURCES &&
2284 idx <= PCI_BRIDGE_RESOURCE_END)
2285 res->flags = 0;
2286 }
2287 }
2288 free_list(&fail_head);
2289
2290 goto again;
2291
2292 enable_all:
2293 retval = pci_reenable_device(bridge);
2294 if (retval)
2295 pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
2296 pci_set_master(bridge);
2297 }
2298 EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
2299
pci_reassign_bridge_resources(struct pci_dev * bridge,unsigned long type)2300 int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
2301 {
2302 struct pci_dev_resource *dev_res;
2303 struct pci_dev *next;
2304 LIST_HEAD(saved);
2305 LIST_HEAD(added);
2306 LIST_HEAD(failed);
2307 unsigned int i;
2308 int ret;
2309
2310 down_read(&pci_bus_sem);
2311
2312 /* Walk to the root hub, releasing bridge BARs when possible */
2313 next = bridge;
2314 do {
2315 bridge = next;
2316 for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
2317 i++) {
2318 struct resource *res = &bridge->resource[i];
2319 const char *res_name = pci_resource_name(bridge, i);
2320
2321 if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
2322 continue;
2323
2324 /* Ignore BARs which are still in use */
2325 if (res->child)
2326 continue;
2327
2328 ret = add_to_list(&saved, bridge, res, 0, 0);
2329 if (ret)
2330 goto cleanup;
2331
2332 pci_info(bridge, "%s %pR: releasing\n", res_name, res);
2333
2334 if (res->parent)
2335 release_resource(res);
2336 res->start = 0;
2337 res->end = 0;
2338 break;
2339 }
2340 if (i == PCI_BRIDGE_RESOURCE_END)
2341 break;
2342
2343 next = bridge->bus ? bridge->bus->self : NULL;
2344 } while (next);
2345
2346 if (list_empty(&saved)) {
2347 up_read(&pci_bus_sem);
2348 return -ENOENT;
2349 }
2350
2351 __pci_bus_size_bridges(bridge->subordinate, &added);
2352 __pci_bridge_assign_resources(bridge, &added, &failed);
2353 BUG_ON(!list_empty(&added));
2354
2355 if (!list_empty(&failed)) {
2356 ret = -ENOSPC;
2357 goto cleanup;
2358 }
2359
2360 list_for_each_entry(dev_res, &saved, list) {
2361 /* Skip the bridge we just assigned resources for */
2362 if (bridge == dev_res->dev)
2363 continue;
2364
2365 bridge = dev_res->dev;
2366 pci_setup_bridge(bridge->subordinate);
2367 }
2368
2369 free_list(&saved);
2370 up_read(&pci_bus_sem);
2371 return 0;
2372
2373 cleanup:
2374 /* Restore size and flags */
2375 list_for_each_entry(dev_res, &failed, list) {
2376 struct resource *res = dev_res->res;
2377
2378 res->start = dev_res->start;
2379 res->end = dev_res->end;
2380 res->flags = dev_res->flags;
2381 }
2382 free_list(&failed);
2383
2384 /* Revert to the old configuration */
2385 list_for_each_entry(dev_res, &saved, list) {
2386 struct resource *res = dev_res->res;
2387
2388 bridge = dev_res->dev;
2389 i = res - bridge->resource;
2390
2391 res->start = dev_res->start;
2392 res->end = dev_res->end;
2393 res->flags = dev_res->flags;
2394
2395 pci_claim_resource(bridge, i);
2396 pci_setup_bridge(bridge->subordinate);
2397 }
2398 free_list(&saved);
2399 up_read(&pci_bus_sem);
2400
2401 return ret;
2402 }
2403
pci_assign_unassigned_bus_resources(struct pci_bus * bus)2404 void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
2405 {
2406 struct pci_dev *dev;
2407 /* List of resources that want additional resources */
2408 LIST_HEAD(add_list);
2409
2410 down_read(&pci_bus_sem);
2411 for_each_pci_bridge(dev, bus)
2412 if (pci_has_subordinate(dev))
2413 __pci_bus_size_bridges(dev->subordinate, &add_list);
2414 up_read(&pci_bus_sem);
2415 __pci_bus_assign_resources(bus, &add_list, NULL);
2416 BUG_ON(!list_empty(&add_list));
2417 }
2418 EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2419