• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 #include <linux/android_kabi.h>
26 
27 #include <linux/usb/ch9.h>
28 #include <linux/usb/gadget.h>
29 #include <linux/usb/otg.h>
30 #include <linux/usb/role.h>
31 #include <linux/ulpi/interface.h>
32 
33 #include <linux/phy/phy.h>
34 
35 #include <linux/power_supply.h>
36 
37 /*
38  * DWC3 Multiport controllers support up to 15 High-Speed PHYs
39  * and 4 SuperSpeed PHYs.
40  */
41 #define DWC3_USB2_MAX_PORTS	15
42 #define DWC3_USB3_MAX_PORTS	4
43 
44 #define DWC3_MSG_MAX	500
45 
46 /* Global constants */
47 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
48 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
49 #define DWC3_EP0_SETUP_SIZE	512
50 #define DWC3_ENDPOINTS_NUM	32
51 #define DWC3_XHCI_RESOURCES_NUM	2
52 #define DWC3_ISOC_MAX_RETRIES	5
53 
54 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
55 #define DWC3_EVENT_BUFFERS_SIZE	4096
56 #define DWC3_EVENT_TYPE_MASK	0xfe
57 
58 #define DWC3_EVENT_TYPE_DEV	0
59 #define DWC3_EVENT_TYPE_CARKIT	3
60 #define DWC3_EVENT_TYPE_I2C	4
61 
62 #define DWC3_DEVICE_EVENT_DISCONNECT		0
63 #define DWC3_DEVICE_EVENT_RESET			1
64 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
65 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
66 #define DWC3_DEVICE_EVENT_WAKEUP		4
67 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
68 #define DWC3_DEVICE_EVENT_SUSPEND		6
69 #define DWC3_DEVICE_EVENT_SOF			7
70 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
71 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
72 #define DWC3_DEVICE_EVENT_OVERFLOW		11
73 
74 /* Controller's role while using the OTG block */
75 #define DWC3_OTG_ROLE_IDLE	0
76 #define DWC3_OTG_ROLE_HOST	1
77 #define DWC3_OTG_ROLE_DEVICE	2
78 
79 #define DWC3_GEVNTCOUNT_MASK	0xfffc
80 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
81 #define DWC3_GSNPSID_MASK	0xffff0000
82 #define DWC3_GSNPSREV_MASK	0xffff
83 #define DWC3_GSNPS_ID(p)	(((p) & DWC3_GSNPSID_MASK) >> 16)
84 
85 /* DWC3 registers memory space boundries */
86 #define DWC3_XHCI_REGS_START		0x0
87 #define DWC3_XHCI_REGS_END		0x7fff
88 #define DWC3_GLOBALS_REGS_START		0xc100
89 #define DWC3_GLOBALS_REGS_END		0xc6ff
90 #define DWC3_DEVICE_REGS_START		0xc700
91 #define DWC3_DEVICE_REGS_END		0xcbff
92 #define DWC3_OTG_REGS_START		0xcc00
93 #define DWC3_OTG_REGS_END		0xccff
94 
95 #define DWC3_RTK_RTD_GLOBALS_REGS_START	0x8100
96 
97 /* Global Registers */
98 #define DWC3_GSBUSCFG0		0xc100
99 #define DWC3_GSBUSCFG1		0xc104
100 #define DWC3_GTXTHRCFG		0xc108
101 #define DWC3_GRXTHRCFG		0xc10c
102 #define DWC3_GCTL		0xc110
103 #define DWC3_GEVTEN		0xc114
104 #define DWC3_GSTS		0xc118
105 #define DWC3_GUCTL1		0xc11c
106 #define DWC3_GSNPSID		0xc120
107 #define DWC3_GGPIO		0xc124
108 #define DWC3_GUID		0xc128
109 #define DWC3_GUCTL		0xc12c
110 #define DWC3_GBUSERRADDR0	0xc130
111 #define DWC3_GBUSERRADDR1	0xc134
112 #define DWC3_GPRTBIMAP0		0xc138
113 #define DWC3_GPRTBIMAP1		0xc13c
114 #define DWC3_GHWPARAMS0		0xc140
115 #define DWC3_GHWPARAMS1		0xc144
116 #define DWC3_GHWPARAMS2		0xc148
117 #define DWC3_GHWPARAMS3		0xc14c
118 #define DWC3_GHWPARAMS4		0xc150
119 #define DWC3_GHWPARAMS5		0xc154
120 #define DWC3_GHWPARAMS6		0xc158
121 #define DWC3_GHWPARAMS7		0xc15c
122 #define DWC3_GDBGFIFOSPACE	0xc160
123 #define DWC3_GDBGLTSSM		0xc164
124 #define DWC3_GDBGBMU		0xc16c
125 #define DWC3_GDBGLSPMUX		0xc170
126 #define DWC3_GDBGLSP		0xc174
127 #define DWC3_GDBGEPINFO0	0xc178
128 #define DWC3_GDBGEPINFO1	0xc17c
129 #define DWC3_GPRTBIMAP_HS0	0xc180
130 #define DWC3_GPRTBIMAP_HS1	0xc184
131 #define DWC3_GPRTBIMAP_FS0	0xc188
132 #define DWC3_GPRTBIMAP_FS1	0xc18c
133 #define DWC3_GUCTL2		0xc19c
134 
135 #define DWC3_VER_NUMBER		0xc1a0
136 #define DWC3_VER_TYPE		0xc1a4
137 
138 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
139 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
140 
141 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
142 
143 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
144 
145 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
146 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
147 
148 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
149 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
150 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
151 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
152 
153 #define DWC3_GHWPARAMS8		0xc600
154 #define DWC3_GUCTL3		0xc60c
155 #define DWC3_GFLADJ		0xc630
156 #define DWC3_GHWPARAMS9		0xc6e0
157 
158 /* Device Registers */
159 #define DWC3_DCFG		0xc700
160 #define DWC3_DCTL		0xc704
161 #define DWC3_DEVTEN		0xc708
162 #define DWC3_DSTS		0xc70c
163 #define DWC3_DGCMDPAR		0xc710
164 #define DWC3_DGCMD		0xc714
165 #define DWC3_DALEPENA		0xc720
166 #define DWC3_DCFG1		0xc740 /* DWC_usb32 only */
167 
168 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
169 #define DWC3_DEPCMDPAR2		0x00
170 #define DWC3_DEPCMDPAR1		0x04
171 #define DWC3_DEPCMDPAR0		0x08
172 #define DWC3_DEPCMD		0x0c
173 
174 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
175 
176 /* OTG Registers */
177 #define DWC3_OCFG		0xcc00
178 #define DWC3_OCTL		0xcc04
179 #define DWC3_OEVT		0xcc08
180 #define DWC3_OEVTEN		0xcc0C
181 #define DWC3_OSTS		0xcc10
182 
183 #define DWC3_LLUCTL		0xd024
184 
185 /* Bit fields */
186 
187 /* Global SoC Bus Configuration INCRx Register 0 */
188 #define DWC3_GSBUSCFG0_INCR256BRSTENA	(1 << 7) /* INCR256 burst */
189 #define DWC3_GSBUSCFG0_INCR128BRSTENA	(1 << 6) /* INCR128 burst */
190 #define DWC3_GSBUSCFG0_INCR64BRSTENA	(1 << 5) /* INCR64 burst */
191 #define DWC3_GSBUSCFG0_INCR32BRSTENA	(1 << 4) /* INCR32 burst */
192 #define DWC3_GSBUSCFG0_INCR16BRSTENA	(1 << 3) /* INCR16 burst */
193 #define DWC3_GSBUSCFG0_INCR8BRSTENA	(1 << 2) /* INCR8 burst */
194 #define DWC3_GSBUSCFG0_INCR4BRSTENA	(1 << 1) /* INCR4 burst */
195 #define DWC3_GSBUSCFG0_INCRBRSTENA	(1 << 0) /* undefined length enable */
196 #define DWC3_GSBUSCFG0_INCRBRST_MASK	0xff
197 
198 /* Global SoC Bus Configuration Register: AHB-prot/AXI-cache/OCP-ReqInfo */
199 #define DWC3_GSBUSCFG0_REQINFO(n)	(((n) & 0xffff) << 16)
200 #define DWC3_GSBUSCFG0_REQINFO_UNSPECIFIED	0xffffffff
201 
202 /* Global Debug LSP MUX Select */
203 #define DWC3_GDBGLSPMUX_ENDBC		BIT(15)	/* Host only */
204 #define DWC3_GDBGLSPMUX_HOSTSELECT(n)	((n) & 0x3fff)
205 #define DWC3_GDBGLSPMUX_DEVSELECT(n)	(((n) & 0xf) << 4)
206 #define DWC3_GDBGLSPMUX_EPSELECT(n)	((n) & 0xf)
207 
208 /* Global Debug Queue/FIFO Space Available Register */
209 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
210 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
211 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
212 
213 #define DWC3_TXFIFO		0
214 #define DWC3_RXFIFO		1
215 #define DWC3_TXREQQ		2
216 #define DWC3_RXREQQ		3
217 #define DWC3_RXINFOQ		4
218 #define DWC3_PSTATQ		5
219 #define DWC3_DESCFETCHQ		6
220 #define DWC3_EVENTQ		7
221 #define DWC3_AUXEVENTQ		8
222 
223 /* Global RX Threshold Configuration Register */
224 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
225 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
226 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
227 
228 /* Global TX Threshold Configuration Register */
229 #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16)
230 #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24)
231 #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29)
232 
233 /* Global RX Threshold Configuration Register for DWC_usb31 only */
234 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n)	(((n) & 0x1f) << 16)
235 #define DWC31_GRXTHRCFG_RXPKTCNT(n)		(((n) & 0x1f) << 21)
236 #define DWC31_GRXTHRCFG_PKTCNTSEL		BIT(26)
237 #define DWC31_RXTHRNUMPKTSEL_HS_PRD		BIT(15)
238 #define DWC31_RXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
239 #define DWC31_RXTHRNUMPKTSEL_PRD		BIT(10)
240 #define DWC31_RXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
241 #define DWC31_MAXRXBURSTSIZE_PRD(n)		((n) & 0x1f)
242 
243 /* Global TX Threshold Configuration Register for DWC_usb31 only */
244 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n)	(((n) & 0x1f) << 16)
245 #define DWC31_GTXTHRCFG_TXPKTCNT(n)		(((n) & 0x1f) << 21)
246 #define DWC31_GTXTHRCFG_PKTCNTSEL		BIT(26)
247 #define DWC31_TXTHRNUMPKTSEL_HS_PRD		BIT(15)
248 #define DWC31_TXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
249 #define DWC31_TXTHRNUMPKTSEL_PRD		BIT(10)
250 #define DWC31_TXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
251 #define DWC31_MAXTXBURSTSIZE_PRD(n)		((n) & 0x1f)
252 
253 /* Global Configuration Register */
254 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
255 #define DWC3_GCTL_PWRDNSCALE_MASK	GENMASK(31, 19)
256 #define DWC3_GCTL_U2RSTECN	BIT(16)
257 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
258 #define DWC3_GCTL_CLK_BUS	(0)
259 #define DWC3_GCTL_CLK_PIPE	(1)
260 #define DWC3_GCTL_CLK_PIPEHALF	(2)
261 #define DWC3_GCTL_CLK_MASK	(3)
262 
263 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
264 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
265 #define DWC3_GCTL_PRTCAP_HOST	1
266 #define DWC3_GCTL_PRTCAP_DEVICE	2
267 #define DWC3_GCTL_PRTCAP_OTG	3
268 
269 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
270 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
271 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
272 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
273 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
274 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
275 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
276 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
277 
278 /* Global User Control 1 Register */
279 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT	BIT(31)
280 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
281 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK	BIT(26)
282 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW		BIT(24)
283 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS		BIT(17)
284 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS		BIT(16)
285 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST	BIT(10)
286 
287 /* Global Status Register */
288 #define DWC3_GSTS_OTG_IP	BIT(10)
289 #define DWC3_GSTS_BC_IP		BIT(9)
290 #define DWC3_GSTS_ADP_IP	BIT(8)
291 #define DWC3_GSTS_HOST_IP	BIT(7)
292 #define DWC3_GSTS_DEVICE_IP	BIT(6)
293 #define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
294 #define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)
295 #define DWC3_GSTS_CURMOD(n)	((n) & 0x3)
296 #define DWC3_GSTS_CURMOD_DEVICE	0
297 #define DWC3_GSTS_CURMOD_HOST	1
298 
299 /* Global USB2 PHY Configuration Register */
300 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
301 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
302 #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV	BIT(17)
303 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
304 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
305 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
306 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
307 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
308 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
309 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
310 #define USBTRDTIM_UTMI_8_BIT		9
311 #define USBTRDTIM_UTMI_16_BIT		5
312 #define UTMI_PHYIF_16_BIT		1
313 #define UTMI_PHYIF_8_BIT		0
314 
315 /* Global USB2 PHY Vendor Control Register */
316 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
317 #define DWC3_GUSB2PHYACC_DONE		BIT(24)
318 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
319 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
320 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
321 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
322 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
323 
324 /* Global USB3 PIPE Control Register */
325 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
326 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
327 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
328 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
329 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
330 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
331 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
332 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
333 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
334 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
335 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
336 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
337 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
338 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
339 
340 /* Global TX Fifo Size Register */
341 #define DWC31_GTXFIFOSIZ_TXFRAMNUM	BIT(15)		/* DWC_usb31 only */
342 #define DWC31_GTXFIFOSIZ_TXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
343 #define DWC3_GTXFIFOSIZ_TXFDEP(n)	((n) & 0xffff)
344 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
345 
346 /* Global RX Fifo Size Register */
347 #define DWC31_GRXFIFOSIZ_RXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
348 #define DWC3_GRXFIFOSIZ_RXFDEP(n)	((n) & 0xffff)
349 
350 /* Global Event Size Registers */
351 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
352 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
353 
354 /* Global HWPARAMS0 Register */
355 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
356 #define DWC3_GHWPARAMS0_MODE_GADGET	0
357 #define DWC3_GHWPARAMS0_MODE_HOST	1
358 #define DWC3_GHWPARAMS0_MODE_DRD	2
359 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
360 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
361 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
362 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
363 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
364 
365 /* Global HWPARAMS1 Register */
366 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
367 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
368 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
369 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
370 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
371 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
372 #define DWC3_GHWPARAMS1_ENDBC		BIT(31)
373 
374 /* Global HWPARAMS3 Register */
375 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
376 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
377 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
378 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
379 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
380 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
381 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
382 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
383 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
384 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
385 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
386 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
387 
388 /* Global HWPARAMS4 Register */
389 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
390 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
391 
392 /* Global HWPARAMS6 Register */
393 #define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
394 #define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
395 #define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
396 #define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
397 #define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
398 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
399 
400 /* DWC_usb32 only */
401 #define DWC3_GHWPARAMS6_MDWIDTH(n)		((n) & (0x3 << 8))
402 
403 /* Global HWPARAMS7 Register */
404 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
405 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
406 
407 /* Global HWPARAMS9 Register */
408 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS	BIT(0)
409 #define DWC3_GHWPARAMS9_DEV_MST			BIT(1)
410 
411 /* Global Frame Length Adjustment Register */
412 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
413 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
414 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK		GENMASK(21, 8)
415 #define DWC3_GFLADJ_REFCLK_LPM_SEL		BIT(23)
416 #define DWC3_GFLADJ_240MHZDECR			GENMASK(30, 24)
417 #define DWC3_GFLADJ_240MHZDECR_PLS1		BIT(31)
418 
419 /* Global User Control Register*/
420 #define DWC3_GUCTL_REFCLKPER_MASK		0xffc00000
421 #define DWC3_GUCTL_REFCLKPER_SEL		22
422 
423 /* Global User Control Register 2 */
424 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
425 #define DWC3_GUCTL2_LC_TIMER			BIT(19)
426 
427 /* Global User Control Register 3 */
428 #define DWC3_GUCTL3_SPLITDISABLE		BIT(14)
429 
430 /* Device Configuration Register */
431 #define DWC3_DCFG_NUMLANES(n)	(((n) & 0x3) << 30) /* DWC_usb32 only */
432 
433 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
434 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
435 
436 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
437 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
438 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
439 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
440 #define DWC3_DCFG_FULLSPEED	BIT(0)
441 
442 #define DWC3_DCFG_NUMP_SHIFT	17
443 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
444 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
445 #define DWC3_DCFG_LPM_CAP	BIT(22)
446 #define DWC3_DCFG_IGNSTRMPP	BIT(23)
447 
448 /* Device Control Register */
449 #define DWC3_DCTL_RUN_STOP	BIT(31)
450 #define DWC3_DCTL_CSFTRST	BIT(30)
451 #define DWC3_DCTL_LSFTRST	BIT(29)
452 
453 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
454 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
455 
456 #define DWC3_DCTL_APPL1RES	BIT(23)
457 
458 /* These apply for core versions 1.87a and earlier */
459 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
460 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
461 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
462 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
463 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
464 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
465 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
466 
467 /* These apply for core versions 1.94a and later */
468 #define DWC3_DCTL_NYET_THRES_MASK	(0xf << 20)
469 #define DWC3_DCTL_NYET_THRES(n)		(((n) & 0xf) << 20)
470 
471 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
472 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
473 #define DWC3_DCTL_CRS			BIT(17)
474 #define DWC3_DCTL_CSS			BIT(16)
475 
476 #define DWC3_DCTL_INITU2ENA		BIT(12)
477 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
478 #define DWC3_DCTL_INITU1ENA		BIT(10)
479 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
480 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
481 
482 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
483 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
484 
485 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
486 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
487 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
488 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
489 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
490 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
491 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
492 
493 /* Device Event Enable Register */
494 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
495 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
496 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
497 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
498 #define DWC3_DEVTEN_SOFEN		BIT(7)
499 #define DWC3_DEVTEN_U3L2L1SUSPEN	BIT(6)
500 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
501 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
502 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
503 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
504 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
505 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
506 
507 #define DWC3_DSTS_CONNLANES(n)		(((n) >> 30) & 0x3) /* DWC_usb32 only */
508 
509 /* Device Status Register */
510 #define DWC3_DSTS_DCNRD			BIT(29)
511 
512 /* This applies for core versions 1.87a and earlier */
513 #define DWC3_DSTS_PWRUPREQ		BIT(24)
514 
515 /* These apply for core versions 1.94a and later */
516 #define DWC3_DSTS_RSS			BIT(25)
517 #define DWC3_DSTS_SSS			BIT(24)
518 
519 #define DWC3_DSTS_COREIDLE		BIT(23)
520 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
521 
522 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
523 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
524 
525 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
526 
527 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
528 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
529 
530 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
531 
532 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
533 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
534 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
535 #define DWC3_DSTS_FULLSPEED		BIT(0)
536 
537 /* Device Generic Command Register */
538 #define DWC3_DGCMD_SET_LMP		0x01
539 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
540 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
541 
542 /* These apply for core versions 1.94a and later */
543 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
544 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
545 
546 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
547 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
548 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
549 #define DWC3_DGCMD_SET_ENDPOINT_PRIME	0x0d
550 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
551 #define DWC3_DGCMD_DEV_NOTIFICATION	0x07
552 
553 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
554 #define DWC3_DGCMD_CMDACT		BIT(10)
555 #define DWC3_DGCMD_CMDIOC		BIT(8)
556 
557 /* Device Generic Command Parameter Register */
558 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
559 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
560 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
561 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
562 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
563 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
564 #define DWC3_DGCMDPAR_DN_FUNC_WAKE		BIT(0)
565 #define DWC3_DGCMDPAR_INTF_SEL(n)		((n) << 4)
566 
567 /* Device Endpoint Command Register */
568 #define DWC3_DEPCMD_PARAM_SHIFT		16
569 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
570 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
571 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
572 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
573 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
574 #define DWC3_DEPCMD_CMDACT		BIT(10)
575 #define DWC3_DEPCMD_CMDIOC		BIT(8)
576 
577 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
578 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
579 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
580 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
581 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
582 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
583 /* This applies for core versions 1.90a and earlier */
584 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
585 /* This applies for core versions 1.94a and later */
586 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
587 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
588 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
589 
590 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
591 
592 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
593 #define DWC3_DALEPENA_EP(n)		BIT(n)
594 
595 /* DWC_usb32 DCFG1 config */
596 #define DWC3_DCFG1_DIS_MST_ENH		BIT(1)
597 
598 #define DWC3_DEPCMD_TYPE_CONTROL	0
599 #define DWC3_DEPCMD_TYPE_ISOC		1
600 #define DWC3_DEPCMD_TYPE_BULK		2
601 #define DWC3_DEPCMD_TYPE_INTR		3
602 
603 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
604 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
605 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
606 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
607 
608 /* OTG Configuration Register */
609 #define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
610 #define DWC3_OCFG_HIBDISMASK		BIT(4)
611 #define DWC3_OCFG_SFTRSTMASK		BIT(3)
612 #define DWC3_OCFG_OTGVERSION		BIT(2)
613 #define DWC3_OCFG_HNPCAP		BIT(1)
614 #define DWC3_OCFG_SRPCAP		BIT(0)
615 
616 /* OTG CTL Register */
617 #define DWC3_OCTL_OTG3GOERR		BIT(7)
618 #define DWC3_OCTL_PERIMODE		BIT(6)
619 #define DWC3_OCTL_PRTPWRCTL		BIT(5)
620 #define DWC3_OCTL_HNPREQ		BIT(4)
621 #define DWC3_OCTL_SESREQ		BIT(3)
622 #define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
623 #define DWC3_OCTL_DEVSETHNPEN		BIT(1)
624 #define DWC3_OCTL_HSTSETHNPEN		BIT(0)
625 
626 /* OTG Event Register */
627 #define DWC3_OEVT_DEVICEMODE		BIT(31)
628 #define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
629 #define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
630 #define DWC3_OEVT_HIBENTRY		BIT(25)
631 #define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
632 #define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
633 #define DWC3_OEVT_HRRINITNOTIF		BIT(22)
634 #define DWC3_OEVT_ADEVIDLE		BIT(21)
635 #define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
636 #define DWC3_OEVT_ADEVHOST		BIT(19)
637 #define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
638 #define DWC3_OEVT_ADEVSRPDET		BIT(17)
639 #define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
640 #define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
641 #define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
642 #define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
643 #define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
644 #define DWC3_OEVT_BSESSVLD		BIT(3)
645 #define DWC3_OEVT_HSTNEGSTS		BIT(2)
646 #define DWC3_OEVT_SESREQSTS		BIT(1)
647 #define DWC3_OEVT_ERROR			BIT(0)
648 
649 /* OTG Event Enable Register */
650 #define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
651 #define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
652 #define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
653 #define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
654 #define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
655 #define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
656 #define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
657 #define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
658 #define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
659 #define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
660 #define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
661 #define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
662 #define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
663 #define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
664 #define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
665 #define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)
666 
667 /* OTG Status Register */
668 #define DWC3_OSTS_DEVRUNSTP		BIT(13)
669 #define DWC3_OSTS_XHCIRUNSTP		BIT(12)
670 #define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
671 #define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
672 #define DWC3_OSTS_BSESVLD		BIT(2)
673 #define DWC3_OSTS_VBUSVLD		BIT(1)
674 #define DWC3_OSTS_CONIDSTS		BIT(0)
675 
676 /* Force Gen1 speed on Gen2 link */
677 #define DWC3_LLUCTL_FORCE_GEN1		BIT(10)
678 
679 /* Structures */
680 
681 struct dwc3_trb;
682 
683 /**
684  * struct dwc3_event_buffer - Software event buffer representation
685  * @buf: _THE_ buffer
686  * @cache: The buffer cache used in the threaded interrupt
687  * @length: size of this buffer
688  * @lpos: event offset
689  * @count: cache of last read event count register
690  * @flags: flags related to this event buffer
691  * @dma: dma_addr_t
692  * @dwc: pointer to DWC controller
693  */
694 struct dwc3_event_buffer {
695 	void			*buf;
696 	void			*cache;
697 	unsigned int		length;
698 	unsigned int		lpos;
699 	unsigned int		count;
700 	unsigned int		flags;
701 
702 #define DWC3_EVENT_PENDING	BIT(0)
703 
704 	dma_addr_t		dma;
705 
706 	struct dwc3		*dwc;
707 
708 	ANDROID_KABI_RESERVE(1);
709 };
710 
711 #define DWC3_EP_FLAG_STALLED	BIT(0)
712 #define DWC3_EP_FLAG_WEDGED	BIT(1)
713 
714 #define DWC3_EP_DIRECTION_TX	true
715 #define DWC3_EP_DIRECTION_RX	false
716 
717 #define DWC3_TRB_NUM		256
718 
719 /**
720  * struct dwc3_ep - device side endpoint representation
721  * @endpoint: usb endpoint
722  * @cancelled_list: list of cancelled requests for this endpoint
723  * @pending_list: list of pending requests for this endpoint
724  * @started_list: list of started requests on this endpoint
725  * @regs: pointer to first endpoint register
726  * @trb_pool: array of transaction buffers
727  * @trb_pool_dma: dma address of @trb_pool
728  * @trb_enqueue: enqueue 'pointer' into TRB array
729  * @trb_dequeue: dequeue 'pointer' into TRB array
730  * @dwc: pointer to DWC controller
731  * @saved_state: ep state saved during hibernation
732  * @flags: endpoint flags (wedged, stalled, ...)
733  * @number: endpoint number (1 - 15)
734  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
735  * @resource_index: Resource transfer index
736  * @frame_number: set to the frame number we want this transfer to start (ISOC)
737  * @interval: the interval on which the ISOC transfer is started
738  * @name: a human readable name e.g. ep1out-bulk
739  * @direction: true for TX, false for RX
740  * @stream_capable: true when streams are enabled
741  * @combo_num: the test combination BIT[15:14] of the frame number to test
742  *		isochronous START TRANSFER command failure workaround
743  * @start_cmd_status: the status of testing START TRANSFER command with
744  *		combo_num = 'b00
745  */
746 struct dwc3_ep {
747 	struct usb_ep		endpoint;
748 	struct list_head	cancelled_list;
749 	struct list_head	pending_list;
750 	struct list_head	started_list;
751 
752 	void __iomem		*regs;
753 
754 	struct dwc3_trb		*trb_pool;
755 	dma_addr_t		trb_pool_dma;
756 	struct dwc3		*dwc;
757 
758 	u32			saved_state;
759 	unsigned int		flags;
760 #define DWC3_EP_ENABLED			BIT(0)
761 #define DWC3_EP_STALL			BIT(1)
762 #define DWC3_EP_WEDGE			BIT(2)
763 #define DWC3_EP_TRANSFER_STARTED	BIT(3)
764 #define DWC3_EP_END_TRANSFER_PENDING	BIT(4)
765 #define DWC3_EP_PENDING_REQUEST		BIT(5)
766 #define DWC3_EP_DELAY_START		BIT(6)
767 #define DWC3_EP_WAIT_TRANSFER_COMPLETE	BIT(7)
768 #define DWC3_EP_IGNORE_NEXT_NOSTREAM	BIT(8)
769 #define DWC3_EP_FORCE_RESTART_STREAM	BIT(9)
770 #define DWC3_EP_FIRST_STREAM_PRIMED	BIT(10)
771 #define DWC3_EP_PENDING_CLEAR_STALL	BIT(11)
772 #define DWC3_EP_TXFIFO_RESIZED		BIT(12)
773 #define DWC3_EP_DELAY_STOP             BIT(13)
774 #define DWC3_EP_RESOURCE_ALLOCATED	BIT(14)
775 
776 	/* This last one is specific to EP0 */
777 #define DWC3_EP0_DIR_IN			BIT(31)
778 
779 	/*
780 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
781 	 * use a u8 type here. If anybody decides to increase number of TRBs to
782 	 * anything larger than 256 - I can't see why people would want to do
783 	 * this though - then this type needs to be changed.
784 	 *
785 	 * By using u8 types we ensure that our % operator when incrementing
786 	 * enqueue and dequeue get optimized away by the compiler.
787 	 */
788 	u8			trb_enqueue;
789 	u8			trb_dequeue;
790 
791 	u8			number;
792 	u8			type;
793 	u8			resource_index;
794 	u32			frame_number;
795 	u32			interval;
796 
797 	char			name[20];
798 
799 	unsigned		direction:1;
800 	unsigned		stream_capable:1;
801 
802 	/* For isochronous START TRANSFER workaround only */
803 	u8			combo_num;
804 	int			start_cmd_status;
805 
806 	ANDROID_KABI_RESERVE(1);
807 	ANDROID_KABI_RESERVE(2);
808 };
809 
810 enum dwc3_phy {
811 	DWC3_PHY_UNKNOWN = 0,
812 	DWC3_PHY_USB3,
813 	DWC3_PHY_USB2,
814 };
815 
816 enum dwc3_ep0_next {
817 	DWC3_EP0_UNKNOWN = 0,
818 	DWC3_EP0_COMPLETE,
819 	DWC3_EP0_NRDY_DATA,
820 	DWC3_EP0_NRDY_STATUS,
821 };
822 
823 enum dwc3_ep0_state {
824 	EP0_UNCONNECTED		= 0,
825 	EP0_SETUP_PHASE,
826 	EP0_DATA_PHASE,
827 	EP0_STATUS_PHASE,
828 };
829 
830 enum dwc3_link_state {
831 	/* In SuperSpeed */
832 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
833 	DWC3_LINK_STATE_U1		= 0x01,
834 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
835 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
836 	DWC3_LINK_STATE_SS_DIS		= 0x04,
837 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
838 	DWC3_LINK_STATE_SS_INACT	= 0x06,
839 	DWC3_LINK_STATE_POLL		= 0x07,
840 	DWC3_LINK_STATE_RECOV		= 0x08,
841 	DWC3_LINK_STATE_HRESET		= 0x09,
842 	DWC3_LINK_STATE_CMPLY		= 0x0a,
843 	DWC3_LINK_STATE_LPBK		= 0x0b,
844 	DWC3_LINK_STATE_RESET		= 0x0e,
845 	DWC3_LINK_STATE_RESUME		= 0x0f,
846 	DWC3_LINK_STATE_MASK		= 0x0f,
847 };
848 
849 /* TRB Length, PCM and Status */
850 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
851 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
852 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
853 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
854 
855 #define DWC3_TRBSTS_OK			0
856 #define DWC3_TRBSTS_MISSED_ISOC		1
857 #define DWC3_TRBSTS_SETUP_PENDING	2
858 #define DWC3_TRB_STS_XFER_IN_PROG	4
859 
860 /* TRB Control */
861 #define DWC3_TRB_CTRL_HWO		BIT(0)
862 #define DWC3_TRB_CTRL_LST		BIT(1)
863 #define DWC3_TRB_CTRL_CHN		BIT(2)
864 #define DWC3_TRB_CTRL_CSP		BIT(3)
865 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
866 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
867 #define DWC3_TRB_CTRL_IOC		BIT(11)
868 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
869 #define DWC3_TRB_CTRL_GET_SID_SOFN(n)	(((n) & (0xffff << 14)) >> 14)
870 
871 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
872 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
873 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
874 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
875 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
876 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
877 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
878 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
879 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
880 
881 /**
882  * struct dwc3_trb - transfer request block (hw format)
883  * @bpl: DW0-3
884  * @bph: DW4-7
885  * @size: DW8-B
886  * @ctrl: DWC-F
887  */
888 struct dwc3_trb {
889 	u32		bpl;
890 	u32		bph;
891 	u32		size;
892 	u32		ctrl;
893 } __packed;
894 
895 /**
896  * struct dwc3_hwparams - copy of HWPARAMS registers
897  * @hwparams0: GHWPARAMS0
898  * @hwparams1: GHWPARAMS1
899  * @hwparams2: GHWPARAMS2
900  * @hwparams3: GHWPARAMS3
901  * @hwparams4: GHWPARAMS4
902  * @hwparams5: GHWPARAMS5
903  * @hwparams6: GHWPARAMS6
904  * @hwparams7: GHWPARAMS7
905  * @hwparams8: GHWPARAMS8
906  * @hwparams9: GHWPARAMS9
907  */
908 struct dwc3_hwparams {
909 	u32	hwparams0;
910 	u32	hwparams1;
911 	u32	hwparams2;
912 	u32	hwparams3;
913 	u32	hwparams4;
914 	u32	hwparams5;
915 	u32	hwparams6;
916 	u32	hwparams7;
917 	u32	hwparams8;
918 	u32	hwparams9;
919 
920 	ANDROID_KABI_RESERVE(1);
921 	ANDROID_KABI_RESERVE(2);
922 };
923 
924 /* HWPARAMS0 */
925 #define DWC3_MODE(n)		((n) & 0x7)
926 
927 /* HWPARAMS1 */
928 #define DWC3_SPRAM_TYPE(n)	(((n) >> 23) & 1)
929 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
930 
931 /* HWPARAMS3 */
932 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
933 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
934 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
935 			(DWC3_NUM_EPS_MASK)) >> 12)
936 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
937 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
938 
939 /* HWPARAMS6 */
940 #define DWC3_RAM0_DEPTH(n)	(((n) & (0xffff0000)) >> 16)
941 
942 /* HWPARAMS7 */
943 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
944 
945 /* HWPARAMS9 */
946 #define DWC3_MST_CAPABLE(p)	(!!((p)->hwparams9 &		\
947 			DWC3_GHWPARAMS9_DEV_MST))
948 
949 /**
950  * struct dwc3_request - representation of a transfer request
951  * @request: struct usb_request to be transferred
952  * @list: a list_head used for request queueing
953  * @dep: struct dwc3_ep owning this request
954  * @sg: pointer to first incomplete sg
955  * @start_sg: pointer to the sg which should be queued next
956  * @num_pending_sgs: counter to pending sgs
957  * @num_queued_sgs: counter to the number of sgs which already got queued
958  * @remaining: amount of data remaining
959  * @status: internal dwc3 request status tracking
960  * @epnum: endpoint number to which this request refers
961  * @trb: pointer to struct dwc3_trb
962  * @trb_dma: DMA address of @trb
963  * @num_trbs: number of TRBs used by this request
964  * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
965  *	or unaligned OUT)
966  * @direction: IN or OUT direction flag
967  * @mapped: true when request has been dma-mapped
968  */
969 struct dwc3_request {
970 	struct usb_request	request;
971 	struct list_head	list;
972 	struct dwc3_ep		*dep;
973 	struct scatterlist	*sg;
974 	struct scatterlist	*start_sg;
975 
976 	unsigned int		num_pending_sgs;
977 	unsigned int		num_queued_sgs;
978 	unsigned int		remaining;
979 
980 	unsigned int		status;
981 #define DWC3_REQUEST_STATUS_QUEUED		0
982 #define DWC3_REQUEST_STATUS_STARTED		1
983 #define DWC3_REQUEST_STATUS_DISCONNECTED	2
984 #define DWC3_REQUEST_STATUS_DEQUEUED		3
985 #define DWC3_REQUEST_STATUS_STALLED		4
986 #define DWC3_REQUEST_STATUS_COMPLETED		5
987 #define DWC3_REQUEST_STATUS_UNKNOWN		-1
988 
989 	u8			epnum;
990 	struct dwc3_trb		*trb;
991 	dma_addr_t		trb_dma;
992 
993 	unsigned int		num_trbs;
994 
995 	unsigned int		needs_extra_trb:1;
996 	unsigned int		direction:1;
997 	unsigned int		mapped:1;
998 
999 	ANDROID_KABI_RESERVE(1);
1000 	ANDROID_KABI_RESERVE(2);
1001 };
1002 
1003 /*
1004  * struct dwc3_scratchpad_array - hibernation scratchpad array
1005  * (format defined by hw)
1006  */
1007 struct dwc3_scratchpad_array {
1008 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
1009 };
1010 
1011 /**
1012  * struct dwc3 - representation of our controller
1013  * @drd_work: workqueue used for role swapping
1014  * @ep0_trb: trb which is used for the ctrl_req
1015  * @bounce: address of bounce buffer
1016  * @setup_buf: used while precessing STD USB requests
1017  * @ep0_trb_addr: dma address of @ep0_trb
1018  * @bounce_addr: dma address of @bounce
1019  * @ep0_usb_req: dummy req used while handling STD USB requests
1020  * @ep0_in_setup: one control transfer is completed and enter setup phase
1021  * @lock: for synchronizing
1022  * @mutex: for mode switching
1023  * @dev: pointer to our struct device
1024  * @sysdev: pointer to the DMA-capable device
1025  * @xhci: pointer to our xHCI child
1026  * @xhci_resources: struct resources for our @xhci child
1027  * @ev_buf: struct dwc3_event_buffer pointer
1028  * @eps: endpoint array
1029  * @gadget: device side representation of the peripheral controller
1030  * @gadget_driver: pointer to the gadget driver
1031  * @bus_clk: clock for accessing the registers
1032  * @ref_clk: reference clock
1033  * @susp_clk: clock used when the SS phy is in low power (S3) state
1034  * @utmi_clk: clock used for USB2 PHY communication
1035  * @pipe_clk: clock used for USB3 PHY communication
1036  * @reset: reset control
1037  * @regs: base address for our registers
1038  * @regs_size: address space size
1039  * @fladj: frame length adjustment
1040  * @ref_clk_per: reference clock period configuration
1041  * @irq_gadget: peripheral controller's IRQ number
1042  * @otg_irq: IRQ number for OTG IRQs
1043  * @current_otg_role: current role of operation while using the OTG block
1044  * @desired_otg_role: desired role of operation while using the OTG block
1045  * @otg_restart_host: flag that OTG controller needs to restart host
1046  * @u1u2: only used on revisions <1.83a for workaround
1047  * @maximum_speed: maximum speed requested (mainly for testing purposes)
1048  * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1049  * @gadget_max_speed: maximum gadget speed requested
1050  * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1051  *			rate and lane count.
1052  * @ip: controller's ID
1053  * @revision: controller's version of an IP
1054  * @version_type: VERSIONTYPE register contents, a sub release of a revision
1055  * @dr_mode: requested mode of operation
1056  * @current_dr_role: current role of operation when in dual-role mode
1057  * @desired_dr_role: desired role of operation when in dual-role mode
1058  * @edev: extcon handle
1059  * @edev_nb: extcon notifier
1060  * @hsphy_mode: UTMI phy mode, one of following:
1061  *		- USBPHY_INTERFACE_MODE_UTMI
1062  *		- USBPHY_INTERFACE_MODE_UTMIW
1063  * @role_sw: usb_role_switch handle
1064  * @role_switch_default_mode: default operation mode of controller while
1065  *			usb role is USB_ROLE_NONE.
1066  * @usb_psy: pointer to power supply interface.
1067  * @usb2_phy: pointer to USB2 PHY
1068  * @usb3_phy: pointer to USB3 PHY
1069  * @usb2_generic_phy: pointer to array of USB2 PHYs
1070  * @usb3_generic_phy: pointer to array of USB3 PHYs
1071  * @num_usb2_ports: number of USB2 ports
1072  * @num_usb3_ports: number of USB3 ports
1073  * @phys_ready: flag to indicate that PHYs are ready
1074  * @ulpi: pointer to ulpi interface
1075  * @ulpi_ready: flag to indicate that ULPI is initialized
1076  * @u2sel: parameter from Set SEL request.
1077  * @u2pel: parameter from Set SEL request.
1078  * @u1sel: parameter from Set SEL request.
1079  * @u1pel: parameter from Set SEL request.
1080  * @num_eps: number of endpoints
1081  * @ep0_next_event: hold the next expected event
1082  * @ep0state: state of endpoint zero
1083  * @link_state: link state
1084  * @speed: device speed (super, high, full, low)
1085  * @hwparams: copy of hwparams registers
1086  * @regset: debugfs pointer to regdump file
1087  * @dbg_lsp_select: current debug lsp mux register selection
1088  * @test_mode: true when we're entering a USB test mode
1089  * @test_mode_nr: test feature selector
1090  * @lpm_nyet_threshold: LPM NYET response threshold
1091  * @hird_threshold: HIRD threshold
1092  * @rx_thr_num_pkt: USB receive packet count
1093  * @rx_max_burst: max USB receive burst size
1094  * @tx_thr_num_pkt: USB transmit packet count
1095  * @tx_max_burst: max USB transmit burst size
1096  * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1097  * @rx_max_burst_prd: max periodic ESS receive burst size
1098  * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1099  * @tx_max_burst_prd: max periodic ESS transmit burst size
1100  * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1101  * @clear_stall_protocol: endpoint number that requires a delayed status phase
1102  * @num_hc_interrupters: number of host controller interrupters
1103  * @hsphy_interface: "utmi" or "ulpi"
1104  * @connected: true when we're connected to a host, false otherwise
1105  * @softconnect: true when gadget connect is called, false when disconnect runs
1106  * @delayed_status: true when gadget driver asks for delayed status
1107  * @ep0_bounced: true when we used bounce buffer
1108  * @ep0_expect_in: true when we expect a DATA IN transfer
1109  * @sysdev_is_parent: true when dwc3 device has a parent driver
1110  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1111  *			there's now way for software to detect this in runtime.
1112  * @is_utmi_l1_suspend: the core asserts output signal
1113  *	0	- utmi_sleep_n
1114  *	1	- utmi_l1_suspend_n
1115  * @is_fpga: true when we are using the FPGA board
1116  * @pending_events: true when we have pending IRQs to be handled
1117  * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1118  * @pullups_connected: true when Run/Stop bit is set
1119  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1120  * @three_stage_setup: set if we perform a three phase setup
1121  * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1122  *			not needed for DWC_usb31 version 1.70a-ea06 and below
1123  * @usb3_lpm_capable: set if hadrware supports Link Power Management
1124  * @usb2_lpm_disable: set to disable usb2 lpm for host
1125  * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1126  * @disable_scramble_quirk: set if we enable the disable scramble quirk
1127  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1128  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1129  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1130  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1131  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1132  * @lfps_filter_quirk: set if we enable LFPS filter quirk
1133  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1134  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1135  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1136  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1137  *                      disabling the suspend signal to the PHY.
1138  * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1139  * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1140  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1141  * @async_callbacks: if set, indicate that async callbacks will be used.
1142  *
1143  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1144  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
1145  *			provide a free-running PHY clock.
1146  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1147  *			change quirk.
1148  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1149  *			check during HS transmit.
1150  * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
1151  *			generation after resume from suspend.
1152  * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1153  *			VBUS with an external supply.
1154  * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1155  *			instances in park mode.
1156  * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1157  *			instances in park mode.
1158  * @gfladj_refclk_lpm_sel: set if we need to enable SOF/ITP counter
1159  *                          running based on ref_clk
1160  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1161  * @tx_de_emphasis: Tx de-emphasis value
1162  *	0	- -6dB de-emphasis
1163  *	1	- -3.5dB de-emphasis
1164  *	2	- No de-emphasis
1165  *	3	- Reserved
1166  * @dis_metastability_quirk: set to disable metastability quirk.
1167  * @dis_split_quirk: set to disable split boundary.
1168  * @sys_wakeup: set if the device may do system wakeup.
1169  * @wakeup_configured: set if the device is configured for remote wakeup.
1170  * @suspended: set to track suspend event due to U3/L2.
1171  * @susphy_state: state of DWC3_GUSB2PHYCFG_SUSPHY + DWC3_GUSB3PIPECTL_SUSPHY
1172  *		  before PM suspend.
1173  * @imod_interval: set the interrupt moderation interval in 250ns
1174  *			increments or 0 to disable.
1175  * @max_cfg_eps: current max number of IN eps used across all USB configs.
1176  * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1177  *		     address.
1178  * @num_ep_resized: carries the current number endpoints which have had its tx
1179  *		    fifo resized.
1180  * @debug_root: root debugfs directory for this device to put its files in.
1181  * @gsbuscfg0_reqinfo: store GSBUSCFG0.DATRDREQINFO, DESRDREQINFO,
1182  *		       DATWRREQINFO, and DESWRREQINFO value passed from
1183  *		       glue driver.
1184  * @wakeup_pending_funcs: Indicates whether any interface has requested for
1185  *			 function wakeup in bitmap format where bit position
1186  *			 represents interface_id.
1187  */
1188 struct dwc3 {
1189 	struct work_struct	drd_work;
1190 	struct dwc3_trb		*ep0_trb;
1191 	void			*bounce;
1192 	u8			*setup_buf;
1193 	dma_addr_t		ep0_trb_addr;
1194 	dma_addr_t		bounce_addr;
1195 	struct dwc3_request	ep0_usb_req;
1196 	struct completion	ep0_in_setup;
1197 
1198 	/* device lock */
1199 	spinlock_t		lock;
1200 
1201 	/* mode switching lock */
1202 	struct mutex		mutex;
1203 
1204 	struct device		*dev;
1205 	struct device		*sysdev;
1206 
1207 	struct platform_device	*xhci;
1208 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1209 
1210 	struct dwc3_event_buffer *ev_buf;
1211 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
1212 
1213 	struct usb_gadget	*gadget;
1214 	struct usb_gadget_driver *gadget_driver;
1215 
1216 	struct clk		*bus_clk;
1217 	struct clk		*ref_clk;
1218 	struct clk		*susp_clk;
1219 	struct clk		*utmi_clk;
1220 	struct clk		*pipe_clk;
1221 
1222 	struct reset_control	*reset;
1223 
1224 	struct usb_phy		*usb2_phy;
1225 	struct usb_phy		*usb3_phy;
1226 
1227 	struct phy		*usb2_generic_phy[DWC3_USB2_MAX_PORTS];
1228 	struct phy		*usb3_generic_phy[DWC3_USB3_MAX_PORTS];
1229 
1230 	u8			num_usb2_ports;
1231 	u8			num_usb3_ports;
1232 
1233 	bool			phys_ready;
1234 
1235 	struct ulpi		*ulpi;
1236 	bool			ulpi_ready;
1237 
1238 	void __iomem		*regs;
1239 	size_t			regs_size;
1240 
1241 	enum usb_dr_mode	dr_mode;
1242 	u32			current_dr_role;
1243 	u32			desired_dr_role;
1244 	struct extcon_dev	*edev;
1245 	struct notifier_block	edev_nb;
1246 	enum usb_phy_interface	hsphy_mode;
1247 	struct usb_role_switch	*role_sw;
1248 	enum usb_dr_mode	role_switch_default_mode;
1249 
1250 	struct power_supply	*usb_psy;
1251 
1252 	u32			fladj;
1253 	u32			ref_clk_per;
1254 	u32			irq_gadget;
1255 	u32			otg_irq;
1256 	u32			current_otg_role;
1257 	u32			desired_otg_role;
1258 	bool			otg_restart_host;
1259 	u32			u1u2;
1260 	u32			maximum_speed;
1261 	u32			gadget_max_speed;
1262 	enum usb_ssp_rate	max_ssp_rate;
1263 	enum usb_ssp_rate	gadget_ssp_rate;
1264 
1265 	u32			ip;
1266 
1267 #define DWC3_IP			0x5533
1268 #define DWC31_IP		0x3331
1269 #define DWC32_IP		0x3332
1270 
1271 	u32			revision;
1272 
1273 #define DWC3_REVISION_ANY	0x0
1274 #define DWC3_REVISION_173A	0x5533173a
1275 #define DWC3_REVISION_175A	0x5533175a
1276 #define DWC3_REVISION_180A	0x5533180a
1277 #define DWC3_REVISION_183A	0x5533183a
1278 #define DWC3_REVISION_185A	0x5533185a
1279 #define DWC3_REVISION_187A	0x5533187a
1280 #define DWC3_REVISION_188A	0x5533188a
1281 #define DWC3_REVISION_190A	0x5533190a
1282 #define DWC3_REVISION_194A	0x5533194a
1283 #define DWC3_REVISION_200A	0x5533200a
1284 #define DWC3_REVISION_202A	0x5533202a
1285 #define DWC3_REVISION_210A	0x5533210a
1286 #define DWC3_REVISION_220A	0x5533220a
1287 #define DWC3_REVISION_230A	0x5533230a
1288 #define DWC3_REVISION_240A	0x5533240a
1289 #define DWC3_REVISION_250A	0x5533250a
1290 #define DWC3_REVISION_260A	0x5533260a
1291 #define DWC3_REVISION_270A	0x5533270a
1292 #define DWC3_REVISION_280A	0x5533280a
1293 #define DWC3_REVISION_290A	0x5533290a
1294 #define DWC3_REVISION_300A	0x5533300a
1295 #define DWC3_REVISION_310A	0x5533310a
1296 #define DWC3_REVISION_320A	0x5533320a
1297 #define DWC3_REVISION_330A	0x5533330a
1298 
1299 #define DWC31_REVISION_ANY	0x0
1300 #define DWC31_REVISION_110A	0x3131302a
1301 #define DWC31_REVISION_120A	0x3132302a
1302 #define DWC31_REVISION_160A	0x3136302a
1303 #define DWC31_REVISION_170A	0x3137302a
1304 #define DWC31_REVISION_180A	0x3138302a
1305 #define DWC31_REVISION_190A	0x3139302a
1306 #define DWC31_REVISION_200A	0x3230302a
1307 
1308 #define DWC32_REVISION_ANY	0x0
1309 #define DWC32_REVISION_100A	0x3130302a
1310 
1311 	u32			version_type;
1312 
1313 #define DWC31_VERSIONTYPE_ANY		0x0
1314 #define DWC31_VERSIONTYPE_EA01		0x65613031
1315 #define DWC31_VERSIONTYPE_EA02		0x65613032
1316 #define DWC31_VERSIONTYPE_EA03		0x65613033
1317 #define DWC31_VERSIONTYPE_EA04		0x65613034
1318 #define DWC31_VERSIONTYPE_EA05		0x65613035
1319 #define DWC31_VERSIONTYPE_EA06		0x65613036
1320 
1321 	enum dwc3_ep0_next	ep0_next_event;
1322 	enum dwc3_ep0_state	ep0state;
1323 	enum dwc3_link_state	link_state;
1324 
1325 	u16			u2sel;
1326 	u16			u2pel;
1327 	u8			u1sel;
1328 	u8			u1pel;
1329 
1330 	u8			speed;
1331 
1332 	u8			num_eps;
1333 
1334 	struct dwc3_hwparams	hwparams;
1335 	struct debugfs_regset32	*regset;
1336 
1337 	u32			dbg_lsp_select;
1338 
1339 	u8			test_mode;
1340 	u8			test_mode_nr;
1341 	u8			lpm_nyet_threshold;
1342 	u8			hird_threshold;
1343 	u8			rx_thr_num_pkt;
1344 	u8			rx_max_burst;
1345 	u8			tx_thr_num_pkt;
1346 	u8			tx_max_burst;
1347 	u8			rx_thr_num_pkt_prd;
1348 	u8			rx_max_burst_prd;
1349 	u8			tx_thr_num_pkt_prd;
1350 	u8			tx_max_burst_prd;
1351 	u8			tx_fifo_resize_max_num;
1352 	u8			clear_stall_protocol;
1353 	u16			num_hc_interrupters;
1354 
1355 	const char		*hsphy_interface;
1356 
1357 	unsigned		connected:1;
1358 	unsigned		softconnect:1;
1359 	unsigned		delayed_status:1;
1360 	unsigned		ep0_bounced:1;
1361 	unsigned		ep0_expect_in:1;
1362 	unsigned		sysdev_is_parent:1;
1363 	unsigned		has_lpm_erratum:1;
1364 	unsigned		is_utmi_l1_suspend:1;
1365 	unsigned		is_fpga:1;
1366 	unsigned		pending_events:1;
1367 	unsigned		do_fifo_resize:1;
1368 	unsigned		pullups_connected:1;
1369 	unsigned		setup_packet_pending:1;
1370 	unsigned		three_stage_setup:1;
1371 	unsigned		dis_start_transfer_quirk:1;
1372 	unsigned		usb3_lpm_capable:1;
1373 	unsigned		usb2_lpm_disable:1;
1374 	unsigned		usb2_gadget_lpm_disable:1;
1375 
1376 	unsigned		disable_scramble_quirk:1;
1377 	unsigned		u2exit_lfps_quirk:1;
1378 	unsigned		u2ss_inp3_quirk:1;
1379 	unsigned		req_p1p2p3_quirk:1;
1380 	unsigned                del_p1p2p3_quirk:1;
1381 	unsigned		del_phy_power_chg_quirk:1;
1382 	unsigned		lfps_filter_quirk:1;
1383 	unsigned		rx_detect_poll_quirk:1;
1384 	unsigned		dis_u3_susphy_quirk:1;
1385 	unsigned		dis_u2_susphy_quirk:1;
1386 	unsigned		dis_enblslpm_quirk:1;
1387 	unsigned		dis_u1_entry_quirk:1;
1388 	unsigned		dis_u2_entry_quirk:1;
1389 	unsigned		dis_rxdet_inp3_quirk:1;
1390 	unsigned		dis_u2_freeclk_exists_quirk:1;
1391 	unsigned		dis_del_phy_power_chg_quirk:1;
1392 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1393 	unsigned		resume_hs_terminations:1;
1394 	unsigned		ulpi_ext_vbus_drv:1;
1395 	unsigned		parkmode_disable_ss_quirk:1;
1396 	unsigned		parkmode_disable_hs_quirk:1;
1397 	unsigned		gfladj_refclk_lpm_sel:1;
1398 
1399 	unsigned		tx_de_emphasis_quirk:1;
1400 	unsigned		tx_de_emphasis:2;
1401 
1402 	unsigned		dis_metastability_quirk:1;
1403 
1404 	unsigned		dis_split_quirk:1;
1405 	unsigned		async_callbacks:1;
1406 	unsigned		sys_wakeup:1;
1407 	unsigned		wakeup_configured:1;
1408 	unsigned		suspended:1;
1409 	unsigned		susphy_state:1;
1410 
1411 	u16			imod_interval;
1412 
1413 	int			max_cfg_eps;
1414 	int			last_fifo_depth;
1415 	int			num_ep_resized;
1416 	struct dentry		*debug_root;
1417 	u32			gsbuscfg0_reqinfo;
1418 	u32			wakeup_pending_funcs;
1419 
1420 	ANDROID_KABI_RESERVE(1);
1421 	ANDROID_KABI_RESERVE(2);
1422 	ANDROID_KABI_RESERVE(3);
1423 	ANDROID_KABI_RESERVE(4);
1424 };
1425 
1426 #define INCRX_BURST_MODE 0
1427 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1428 
1429 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1430 
1431 /* -------------------------------------------------------------------------- */
1432 
1433 struct dwc3_event_type {
1434 	u32	is_devspec:1;
1435 	u32	type:7;
1436 	u32	reserved8_31:24;
1437 } __packed;
1438 
1439 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1440 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1441 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1442 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1443 #define DWC3_DEPEVT_STREAMEVT		0x06
1444 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1445 
1446 /**
1447  * struct dwc3_event_depevt - Device Endpoint Events
1448  * @one_bit: indicates this is an endpoint event (not used)
1449  * @endpoint_number: number of the endpoint
1450  * @endpoint_event: The event we have:
1451  *	0x00	- Reserved
1452  *	0x01	- XferComplete
1453  *	0x02	- XferInProgress
1454  *	0x03	- XferNotReady
1455  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1456  *	0x05	- Reserved
1457  *	0x06	- StreamEvt
1458  *	0x07	- EPCmdCmplt
1459  * @reserved11_10: Reserved, don't use.
1460  * @status: Indicates the status of the event. Refer to databook for
1461  *	more information.
1462  * @parameters: Parameters of the current event. Refer to databook for
1463  *	more information.
1464  */
1465 struct dwc3_event_depevt {
1466 	u32	one_bit:1;
1467 	u32	endpoint_number:5;
1468 	u32	endpoint_event:4;
1469 	u32	reserved11_10:2;
1470 	u32	status:4;
1471 
1472 /* Within XferNotReady */
1473 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1474 
1475 /* Within XferComplete or XferInProgress */
1476 #define DEPEVT_STATUS_BUSERR	BIT(0)
1477 #define DEPEVT_STATUS_SHORT	BIT(1)
1478 #define DEPEVT_STATUS_IOC	BIT(2)
1479 #define DEPEVT_STATUS_LST	BIT(3) /* XferComplete */
1480 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1481 
1482 /* Stream event only */
1483 #define DEPEVT_STREAMEVT_FOUND		1
1484 #define DEPEVT_STREAMEVT_NOTFOUND	2
1485 
1486 /* Stream event parameter */
1487 #define DEPEVT_STREAM_PRIME		0xfffe
1488 #define DEPEVT_STREAM_NOSTREAM		0x0
1489 
1490 /* Control-only Status */
1491 #define DEPEVT_STATUS_CONTROL_DATA	1
1492 #define DEPEVT_STATUS_CONTROL_STATUS	2
1493 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1494 
1495 /* In response to Start Transfer */
1496 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1497 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1498 
1499 	u32	parameters:16;
1500 
1501 /* For Command Complete Events */
1502 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1503 } __packed;
1504 
1505 /**
1506  * struct dwc3_event_devt - Device Events
1507  * @one_bit: indicates this is a non-endpoint event (not used)
1508  * @device_event: indicates it's a device event. Should read as 0x00
1509  * @type: indicates the type of device event.
1510  *	0	- DisconnEvt
1511  *	1	- USBRst
1512  *	2	- ConnectDone
1513  *	3	- ULStChng
1514  *	4	- WkUpEvt
1515  *	5	- Reserved
1516  *	6	- Suspend (EOPF on revisions 2.10a and prior)
1517  *	7	- SOF
1518  *	8	- Reserved
1519  *	9	- ErrticErr
1520  *	10	- CmdCmplt
1521  *	11	- EvntOverflow
1522  *	12	- VndrDevTstRcved
1523  * @reserved15_12: Reserved, not used
1524  * @event_info: Information about this event
1525  * @reserved31_25: Reserved, not used
1526  */
1527 struct dwc3_event_devt {
1528 	u32	one_bit:1;
1529 	u32	device_event:7;
1530 	u32	type:4;
1531 	u32	reserved15_12:4;
1532 	u32	event_info:9;
1533 	u32	reserved31_25:7;
1534 } __packed;
1535 
1536 /**
1537  * struct dwc3_event_gevt - Other Core Events
1538  * @one_bit: indicates this is a non-endpoint event (not used)
1539  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1540  * @phy_port_number: self-explanatory
1541  * @reserved31_12: Reserved, not used.
1542  */
1543 struct dwc3_event_gevt {
1544 	u32	one_bit:1;
1545 	u32	device_event:7;
1546 	u32	phy_port_number:4;
1547 	u32	reserved31_12:20;
1548 } __packed;
1549 
1550 /**
1551  * union dwc3_event - representation of Event Buffer contents
1552  * @raw: raw 32-bit event
1553  * @type: the type of the event
1554  * @depevt: Device Endpoint Event
1555  * @devt: Device Event
1556  * @gevt: Global Event
1557  */
1558 union dwc3_event {
1559 	u32				raw;
1560 	struct dwc3_event_type		type;
1561 	struct dwc3_event_depevt	depevt;
1562 	struct dwc3_event_devt		devt;
1563 	struct dwc3_event_gevt		gevt;
1564 };
1565 
1566 /**
1567  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1568  * parameters
1569  * @param2: third parameter
1570  * @param1: second parameter
1571  * @param0: first parameter
1572  */
1573 struct dwc3_gadget_ep_cmd_params {
1574 	u32	param2;
1575 	u32	param1;
1576 	u32	param0;
1577 };
1578 
1579 /*
1580  * DWC3 Features to be used as Driver Data
1581  */
1582 
1583 #define DWC3_HAS_PERIPHERAL		BIT(0)
1584 #define DWC3_HAS_XHCI			BIT(1)
1585 #define DWC3_HAS_OTG			BIT(3)
1586 
1587 /* prototypes */
1588 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode, bool ignore_susphy);
1589 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1590 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1591 
1592 #define DWC3_IP_IS(_ip)							\
1593 	(dwc->ip == _ip##_IP)
1594 
1595 #define DWC3_VER_IS(_ip, _ver)						\
1596 	(DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1597 
1598 #define DWC3_VER_IS_PRIOR(_ip, _ver)					\
1599 	(DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1600 
1601 #define DWC3_VER_IS_WITHIN(_ip, _from, _to)				\
1602 	(DWC3_IP_IS(_ip) &&						\
1603 	 dwc->revision >= _ip##_REVISION_##_from &&			\
1604 	 (!(_ip##_REVISION_##_to) ||					\
1605 	  dwc->revision <= _ip##_REVISION_##_to))
1606 
1607 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to)			\
1608 	(DWC3_VER_IS(_ip, _ver) &&					\
1609 	 dwc->version_type >= _ip##_VERSIONTYPE_##_from &&		\
1610 	 (!(_ip##_VERSIONTYPE_##_to) ||					\
1611 	  dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1612 
1613 /**
1614  * dwc3_mdwidth - get MDWIDTH value in bits
1615  * @dwc: pointer to our context structure
1616  *
1617  * Return MDWIDTH configuration value in bits.
1618  */
dwc3_mdwidth(struct dwc3 * dwc)1619 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1620 {
1621 	u32 mdwidth;
1622 
1623 	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1624 	if (DWC3_IP_IS(DWC32))
1625 		mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1626 
1627 	return mdwidth;
1628 }
1629 
1630 bool dwc3_has_imod(struct dwc3 *dwc);
1631 
1632 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1633 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1634 
1635 int dwc3_core_soft_reset(struct dwc3 *dwc);
1636 void dwc3_enable_susphy(struct dwc3 *dwc, bool enable);
1637 
1638 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1639 int dwc3_host_init(struct dwc3 *dwc);
1640 void dwc3_host_exit(struct dwc3 *dwc);
1641 #else
dwc3_host_init(struct dwc3 * dwc)1642 static inline int dwc3_host_init(struct dwc3 *dwc)
1643 { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1644 static inline void dwc3_host_exit(struct dwc3 *dwc)
1645 { }
1646 #endif
1647 
1648 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1649 int dwc3_gadget_init(struct dwc3 *dwc);
1650 void dwc3_gadget_exit(struct dwc3 *dwc);
1651 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1652 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1653 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1654 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1655 		struct dwc3_gadget_ep_cmd_params *params);
1656 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1657 		u32 param);
1658 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1659 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1660 #else
dwc3_gadget_init(struct dwc3 * dwc)1661 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1662 { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1663 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1664 { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)1665 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1666 { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)1667 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1668 { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)1669 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1670 		enum dwc3_link_state state)
1671 { return 0; }
1672 
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)1673 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1674 		struct dwc3_gadget_ep_cmd_params *params)
1675 { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)1676 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1677 		int cmd, u32 param)
1678 { return 0; }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)1679 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1680 { }
1681 #endif
1682 
1683 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1684 int dwc3_drd_init(struct dwc3 *dwc);
1685 void dwc3_drd_exit(struct dwc3 *dwc);
1686 void dwc3_otg_init(struct dwc3 *dwc);
1687 void dwc3_otg_exit(struct dwc3 *dwc);
1688 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1689 void dwc3_otg_host_init(struct dwc3 *dwc);
1690 #else
dwc3_drd_init(struct dwc3 * dwc)1691 static inline int dwc3_drd_init(struct dwc3 *dwc)
1692 { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)1693 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1694 { }
dwc3_otg_init(struct dwc3 * dwc)1695 static inline void dwc3_otg_init(struct dwc3 *dwc)
1696 { }
dwc3_otg_exit(struct dwc3 * dwc)1697 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1698 { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1699 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1700 { }
dwc3_otg_host_init(struct dwc3 * dwc)1701 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1702 { }
1703 #endif
1704 
1705 /* power management interface */
1706 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1707 int dwc3_gadget_suspend(struct dwc3 *dwc);
1708 int dwc3_gadget_resume(struct dwc3 *dwc);
1709 #else
dwc3_gadget_suspend(struct dwc3 * dwc)1710 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1711 {
1712 	return 0;
1713 }
1714 
dwc3_gadget_resume(struct dwc3 * dwc)1715 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1716 {
1717 	return 0;
1718 }
1719 
1720 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1721 
1722 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1723 int dwc3_ulpi_init(struct dwc3 *dwc);
1724 void dwc3_ulpi_exit(struct dwc3 *dwc);
1725 #else
dwc3_ulpi_init(struct dwc3 * dwc)1726 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1727 { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)1728 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1729 { }
1730 #endif
1731 
1732 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1733