1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 *
4 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
5 *
6 * Copyright(c) 2008-2010 Intel Corporation
7 * Copyright (c) 2006 ATI Technologies Inc.
8 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
9 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
10 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
11 *
12 * Authors:
13 * Wu Fengguang <wfg@linux.intel.com>
14 *
15 * Maintained by:
16 * Wu Fengguang <wfg@linux.intel.com>
17 */
18
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/pci.h>
22 #include <linux/slab.h>
23 #include <linux/module.h>
24 #include <linux/pm_runtime.h>
25 #include <sound/core.h>
26 #include <sound/jack.h>
27 #include <sound/asoundef.h>
28 #include <sound/tlv.h>
29 #include <sound/hdaudio.h>
30 #include <sound/hda_i915.h>
31 #include <sound/hda_chmap.h>
32 #include <sound/hda_codec.h>
33 #include "hda_local.h"
34 #include "hda_jack.h"
35 #include "hda_controller.h"
36
37 static bool static_hdmi_pcm;
38 module_param(static_hdmi_pcm, bool, 0644);
39 MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
40
41 static bool enable_acomp = true;
42 module_param(enable_acomp, bool, 0444);
43 MODULE_PARM_DESC(enable_acomp, "Enable audio component binding (default=yes)");
44
45 static bool enable_silent_stream =
46 IS_ENABLED(CONFIG_SND_HDA_INTEL_HDMI_SILENT_STREAM);
47 module_param(enable_silent_stream, bool, 0644);
48 MODULE_PARM_DESC(enable_silent_stream, "Enable Silent Stream for HDMI devices");
49
50 static bool enable_all_pins;
51 module_param(enable_all_pins, bool, 0444);
52 MODULE_PARM_DESC(enable_all_pins, "Forcibly enable all pins");
53
54 struct hdmi_spec_per_cvt {
55 hda_nid_t cvt_nid;
56 bool assigned; /* the stream has been assigned */
57 bool silent_stream; /* silent stream activated */
58 unsigned int channels_min;
59 unsigned int channels_max;
60 u32 rates;
61 u64 formats;
62 unsigned int maxbps;
63 };
64
65 /* max. connections to a widget */
66 #define HDA_MAX_CONNECTIONS 32
67
68 struct hdmi_spec_per_pin {
69 hda_nid_t pin_nid;
70 int dev_id;
71 /* pin idx, different device entries on the same pin use the same idx */
72 int pin_nid_idx;
73 int num_mux_nids;
74 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
75 int mux_idx;
76 hda_nid_t cvt_nid;
77
78 struct hda_codec *codec;
79 struct hdmi_eld sink_eld;
80 struct mutex lock;
81 struct delayed_work work;
82 struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
83 int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
84 int prev_pcm_idx; /* previously assigned pcm index */
85 int repoll_count;
86 bool setup; /* the stream has been set up by prepare callback */
87 bool silent_stream;
88 int channels; /* current number of channels */
89 bool non_pcm;
90 bool chmap_set; /* channel-map override by ALSA API? */
91 unsigned char chmap[8]; /* ALSA API channel-map */
92 #ifdef CONFIG_SND_PROC_FS
93 struct snd_info_entry *proc_entry;
94 #endif
95 };
96
97 /* operations used by generic code that can be overridden by patches */
98 struct hdmi_ops {
99 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
100 int dev_id, unsigned char *buf, int *eld_size);
101
102 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
103 int dev_id,
104 int ca, int active_channels, int conn_type);
105
106 /* enable/disable HBR (HD passthrough) */
107 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int dev_id, bool hbr);
109
110 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
111 hda_nid_t pin_nid, int dev_id, u32 stream_tag,
112 int format);
113
114 void (*pin_cvt_fixup)(struct hda_codec *codec,
115 struct hdmi_spec_per_pin *per_pin,
116 hda_nid_t cvt_nid);
117 };
118
119 struct hdmi_pcm {
120 struct hda_pcm *pcm;
121 struct snd_jack *jack;
122 struct snd_kcontrol *eld_ctl;
123 };
124
125 enum {
126 SILENT_STREAM_OFF = 0,
127 SILENT_STREAM_KAE, /* use standard HDA Keep-Alive */
128 SILENT_STREAM_I915, /* Intel i915 extension */
129 };
130
131 struct hdmi_spec {
132 struct hda_codec *codec;
133 int num_cvts;
134 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
135 hda_nid_t cvt_nids[4]; /* only for haswell fix */
136
137 /*
138 * num_pins is the number of virtual pins
139 * for example, there are 3 pins, and each pin
140 * has 4 device entries, then the num_pins is 12
141 */
142 int num_pins;
143 /*
144 * num_nids is the number of real pins
145 * In the above example, num_nids is 3
146 */
147 int num_nids;
148 /*
149 * dev_num is the number of device entries
150 * on each pin.
151 * In the above example, dev_num is 4
152 */
153 int dev_num;
154 struct snd_array pins; /* struct hdmi_spec_per_pin */
155 struct hdmi_pcm pcm_rec[8];
156 struct mutex pcm_lock;
157 struct mutex bind_lock; /* for audio component binding */
158 /* pcm_bitmap means which pcms have been assigned to pins*/
159 unsigned long pcm_bitmap;
160 int pcm_used; /* counter of pcm_rec[] */
161 /* bitmap shows whether the pcm is opened in user space
162 * bit 0 means the first playback PCM (PCM3);
163 * bit 1 means the second playback PCM, and so on.
164 */
165 unsigned long pcm_in_use;
166
167 struct hdmi_eld temp_eld;
168 struct hdmi_ops ops;
169
170 bool dyn_pin_out;
171 bool static_pcm_mapping;
172 /* hdmi interrupt trigger control flag for Nvidia codec */
173 bool hdmi_intr_trig_ctrl;
174 bool nv_dp_workaround; /* workaround DP audio infoframe for Nvidia */
175
176 bool intel_hsw_fixup; /* apply Intel platform-specific fixups */
177 /*
178 * Non-generic VIA/NVIDIA specific
179 */
180 struct hda_multi_out multiout;
181 struct hda_pcm_stream pcm_playback;
182
183 bool use_acomp_notifier; /* use eld_notify callback for hotplug */
184 bool acomp_registered; /* audio component registered in this driver */
185 bool force_connect; /* force connectivity */
186 struct drm_audio_component_audio_ops drm_audio_ops;
187 int (*port2pin)(struct hda_codec *, int); /* reverse port/pin mapping */
188
189 struct hdac_chmap chmap;
190 hda_nid_t vendor_nid;
191 const int *port_map;
192 int port_num;
193 int silent_stream_type;
194 };
195
196 #ifdef CONFIG_SND_HDA_COMPONENT
codec_has_acomp(struct hda_codec * codec)197 static inline bool codec_has_acomp(struct hda_codec *codec)
198 {
199 struct hdmi_spec *spec = codec->spec;
200 return spec->use_acomp_notifier;
201 }
202 #else
203 #define codec_has_acomp(codec) false
204 #endif
205
206 struct hdmi_audio_infoframe {
207 u8 type; /* 0x84 */
208 u8 ver; /* 0x01 */
209 u8 len; /* 0x0a */
210
211 u8 checksum;
212
213 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
214 u8 SS01_SF24;
215 u8 CXT04;
216 u8 CA;
217 u8 LFEPBL01_LSV36_DM_INH7;
218 };
219
220 struct dp_audio_infoframe {
221 u8 type; /* 0x84 */
222 u8 len; /* 0x1b */
223 u8 ver; /* 0x11 << 2 */
224
225 u8 CC02_CT47; /* match with HDMI infoframe from this on */
226 u8 SS01_SF24;
227 u8 CXT04;
228 u8 CA;
229 u8 LFEPBL01_LSV36_DM_INH7;
230 };
231
232 union audio_infoframe {
233 struct hdmi_audio_infoframe hdmi;
234 struct dp_audio_infoframe dp;
235 DECLARE_FLEX_ARRAY(u8, bytes);
236 };
237
238 /*
239 * HDMI routines
240 */
241
242 #define get_pin(spec, idx) \
243 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
244 #define get_cvt(spec, idx) \
245 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
246 /* obtain hdmi_pcm object assigned to idx */
247 #define get_hdmi_pcm(spec, idx) (&(spec)->pcm_rec[idx])
248 /* obtain hda_pcm object assigned to idx */
249 #define get_pcm_rec(spec, idx) (get_hdmi_pcm(spec, idx)->pcm)
250
pin_id_to_pin_index(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id)251 static int pin_id_to_pin_index(struct hda_codec *codec,
252 hda_nid_t pin_nid, int dev_id)
253 {
254 struct hdmi_spec *spec = codec->spec;
255 int pin_idx;
256 struct hdmi_spec_per_pin *per_pin;
257
258 /*
259 * (dev_id == -1) means it is NON-MST pin
260 * return the first virtual pin on this port
261 */
262 if (dev_id == -1)
263 dev_id = 0;
264
265 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
266 per_pin = get_pin(spec, pin_idx);
267 if ((per_pin->pin_nid == pin_nid) &&
268 (per_pin->dev_id == dev_id))
269 return pin_idx;
270 }
271
272 codec_warn(codec, "HDMI: pin NID 0x%x not registered\n", pin_nid);
273 return -EINVAL;
274 }
275
hinfo_to_pcm_index(struct hda_codec * codec,struct hda_pcm_stream * hinfo)276 static int hinfo_to_pcm_index(struct hda_codec *codec,
277 struct hda_pcm_stream *hinfo)
278 {
279 struct hdmi_spec *spec = codec->spec;
280 int pcm_idx;
281
282 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
283 if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
284 return pcm_idx;
285
286 codec_warn(codec, "HDMI: hinfo %p not tied to a PCM\n", hinfo);
287 return -EINVAL;
288 }
289
hinfo_to_pin_index(struct hda_codec * codec,struct hda_pcm_stream * hinfo)290 static int hinfo_to_pin_index(struct hda_codec *codec,
291 struct hda_pcm_stream *hinfo)
292 {
293 struct hdmi_spec *spec = codec->spec;
294 struct hdmi_spec_per_pin *per_pin;
295 int pin_idx;
296
297 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
298 per_pin = get_pin(spec, pin_idx);
299 if (per_pin->pcm &&
300 per_pin->pcm->pcm->stream == hinfo)
301 return pin_idx;
302 }
303
304 codec_dbg(codec, "HDMI: hinfo %p (pcm %d) not registered\n", hinfo,
305 hinfo_to_pcm_index(codec, hinfo));
306 return -EINVAL;
307 }
308
pcm_idx_to_pin(struct hdmi_spec * spec,int pcm_idx)309 static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
310 int pcm_idx)
311 {
312 int i;
313 struct hdmi_spec_per_pin *per_pin;
314
315 for (i = 0; i < spec->num_pins; i++) {
316 per_pin = get_pin(spec, i);
317 if (per_pin->pcm_idx == pcm_idx)
318 return per_pin;
319 }
320 return NULL;
321 }
322
cvt_nid_to_cvt_index(struct hda_codec * codec,hda_nid_t cvt_nid)323 static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
324 {
325 struct hdmi_spec *spec = codec->spec;
326 int cvt_idx;
327
328 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
329 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
330 return cvt_idx;
331
332 codec_warn(codec, "HDMI: cvt NID 0x%x not registered\n", cvt_nid);
333 return -EINVAL;
334 }
335
hdmi_eld_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)336 static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
337 struct snd_ctl_elem_info *uinfo)
338 {
339 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
340 struct hdmi_spec *spec = codec->spec;
341 struct hdmi_spec_per_pin *per_pin;
342 struct hdmi_eld *eld;
343 int pcm_idx;
344
345 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
346
347 pcm_idx = kcontrol->private_value;
348 mutex_lock(&spec->pcm_lock);
349 per_pin = pcm_idx_to_pin(spec, pcm_idx);
350 if (!per_pin) {
351 /* no pin is bound to the pcm */
352 uinfo->count = 0;
353 goto unlock;
354 }
355 eld = &per_pin->sink_eld;
356 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
357
358 unlock:
359 mutex_unlock(&spec->pcm_lock);
360 return 0;
361 }
362
hdmi_eld_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)363 static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
364 struct snd_ctl_elem_value *ucontrol)
365 {
366 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
367 struct hdmi_spec *spec = codec->spec;
368 struct hdmi_spec_per_pin *per_pin;
369 struct hdmi_eld *eld;
370 int pcm_idx;
371 int err = 0;
372
373 pcm_idx = kcontrol->private_value;
374 mutex_lock(&spec->pcm_lock);
375 per_pin = pcm_idx_to_pin(spec, pcm_idx);
376 if (!per_pin) {
377 /* no pin is bound to the pcm */
378 memset(ucontrol->value.bytes.data, 0,
379 ARRAY_SIZE(ucontrol->value.bytes.data));
380 goto unlock;
381 }
382
383 eld = &per_pin->sink_eld;
384 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
385 eld->eld_size > ELD_MAX_SIZE) {
386 snd_BUG();
387 err = -EINVAL;
388 goto unlock;
389 }
390
391 memset(ucontrol->value.bytes.data, 0,
392 ARRAY_SIZE(ucontrol->value.bytes.data));
393 if (eld->eld_valid)
394 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
395 eld->eld_size);
396
397 unlock:
398 mutex_unlock(&spec->pcm_lock);
399 return err;
400 }
401
402 static const struct snd_kcontrol_new eld_bytes_ctl = {
403 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE |
404 SNDRV_CTL_ELEM_ACCESS_SKIP_CHECK,
405 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
406 .name = "ELD",
407 .info = hdmi_eld_ctl_info,
408 .get = hdmi_eld_ctl_get,
409 };
410
hdmi_create_eld_ctl(struct hda_codec * codec,int pcm_idx,int device)411 static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
412 int device)
413 {
414 struct snd_kcontrol *kctl;
415 struct hdmi_spec *spec = codec->spec;
416 int err;
417
418 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
419 if (!kctl)
420 return -ENOMEM;
421 kctl->private_value = pcm_idx;
422 kctl->id.device = device;
423
424 /* no pin nid is associated with the kctl now
425 * tbd: associate pin nid to eld ctl later
426 */
427 err = snd_hda_ctl_add(codec, 0, kctl);
428 if (err < 0)
429 return err;
430
431 get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
432 return 0;
433 }
434
435 #ifdef BE_PARANOID
hdmi_get_dip_index(struct hda_codec * codec,hda_nid_t pin_nid,int * packet_index,int * byte_index)436 static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
437 int *packet_index, int *byte_index)
438 {
439 int val;
440
441 val = snd_hda_codec_read(codec, pin_nid, 0,
442 AC_VERB_GET_HDMI_DIP_INDEX, 0);
443
444 *packet_index = val >> 5;
445 *byte_index = val & 0x1f;
446 }
447 #endif
448
hdmi_set_dip_index(struct hda_codec * codec,hda_nid_t pin_nid,int packet_index,int byte_index)449 static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
450 int packet_index, int byte_index)
451 {
452 int val;
453
454 val = (packet_index << 5) | (byte_index & 0x1f);
455
456 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
457 }
458
hdmi_write_dip_byte(struct hda_codec * codec,hda_nid_t pin_nid,unsigned char val)459 static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
460 unsigned char val)
461 {
462 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
463 }
464
hdmi_init_pin(struct hda_codec * codec,hda_nid_t pin_nid)465 static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
466 {
467 struct hdmi_spec *spec = codec->spec;
468 int pin_out;
469
470 /* Unmute */
471 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
472 snd_hda_codec_write(codec, pin_nid, 0,
473 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
474
475 if (spec->dyn_pin_out)
476 /* Disable pin out until stream is active */
477 pin_out = 0;
478 else
479 /* Enable pin out: some machines with GM965 gets broken output
480 * when the pin is disabled or changed while using with HDMI
481 */
482 pin_out = PIN_OUT;
483
484 snd_hda_codec_write(codec, pin_nid, 0,
485 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
486 }
487
488 /*
489 * ELD proc files
490 */
491
492 #ifdef CONFIG_SND_PROC_FS
print_eld_info(struct snd_info_entry * entry,struct snd_info_buffer * buffer)493 static void print_eld_info(struct snd_info_entry *entry,
494 struct snd_info_buffer *buffer)
495 {
496 struct hdmi_spec_per_pin *per_pin = entry->private_data;
497
498 mutex_lock(&per_pin->lock);
499 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer, per_pin->pin_nid,
500 per_pin->dev_id, per_pin->cvt_nid);
501 mutex_unlock(&per_pin->lock);
502 }
503
write_eld_info(struct snd_info_entry * entry,struct snd_info_buffer * buffer)504 static void write_eld_info(struct snd_info_entry *entry,
505 struct snd_info_buffer *buffer)
506 {
507 struct hdmi_spec_per_pin *per_pin = entry->private_data;
508
509 mutex_lock(&per_pin->lock);
510 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
511 mutex_unlock(&per_pin->lock);
512 }
513
eld_proc_new(struct hdmi_spec_per_pin * per_pin,int index)514 static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
515 {
516 char name[32];
517 struct hda_codec *codec = per_pin->codec;
518 struct snd_info_entry *entry;
519 int err;
520
521 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
522 err = snd_card_proc_new(codec->card, name, &entry);
523 if (err < 0)
524 return err;
525
526 snd_info_set_text_ops(entry, per_pin, print_eld_info);
527 entry->c.text.write = write_eld_info;
528 entry->mode |= 0200;
529 per_pin->proc_entry = entry;
530
531 return 0;
532 }
533
eld_proc_free(struct hdmi_spec_per_pin * per_pin)534 static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
535 {
536 if (!per_pin->codec->bus->shutdown) {
537 snd_info_free_entry(per_pin->proc_entry);
538 per_pin->proc_entry = NULL;
539 }
540 }
541 #else
eld_proc_new(struct hdmi_spec_per_pin * per_pin,int index)542 static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
543 int index)
544 {
545 return 0;
546 }
eld_proc_free(struct hdmi_spec_per_pin * per_pin)547 static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
548 {
549 }
550 #endif
551
552 /*
553 * Audio InfoFrame routines
554 */
555
556 /*
557 * Enable Audio InfoFrame Transmission
558 */
hdmi_start_infoframe_trans(struct hda_codec * codec,hda_nid_t pin_nid)559 static void hdmi_start_infoframe_trans(struct hda_codec *codec,
560 hda_nid_t pin_nid)
561 {
562 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
563 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
564 AC_DIPXMIT_BEST);
565 }
566
567 /*
568 * Disable Audio InfoFrame Transmission
569 */
hdmi_stop_infoframe_trans(struct hda_codec * codec,hda_nid_t pin_nid)570 static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
571 hda_nid_t pin_nid)
572 {
573 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
574 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
575 AC_DIPXMIT_DISABLE);
576 }
577
hdmi_debug_dip_size(struct hda_codec * codec,hda_nid_t pin_nid)578 static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
579 {
580 #ifdef CONFIG_SND_DEBUG_VERBOSE
581 int i;
582 int size;
583
584 size = snd_hdmi_get_eld_size(codec, pin_nid);
585 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
586
587 for (i = 0; i < 8; i++) {
588 size = snd_hda_codec_read(codec, pin_nid, 0,
589 AC_VERB_GET_HDMI_DIP_SIZE, i);
590 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
591 }
592 #endif
593 }
594
hdmi_clear_dip_buffers(struct hda_codec * codec,hda_nid_t pin_nid)595 static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
596 {
597 #ifdef BE_PARANOID
598 int i, j;
599 int size;
600 int pi, bi;
601 for (i = 0; i < 8; i++) {
602 size = snd_hda_codec_read(codec, pin_nid, 0,
603 AC_VERB_GET_HDMI_DIP_SIZE, i);
604 if (size == 0)
605 continue;
606
607 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
608 for (j = 1; j < 1000; j++) {
609 hdmi_write_dip_byte(codec, pin_nid, 0x0);
610 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
611 if (pi != i)
612 codec_dbg(codec, "dip index %d: %d != %d\n",
613 bi, pi, i);
614 if (bi == 0) /* byte index wrapped around */
615 break;
616 }
617 codec_dbg(codec,
618 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
619 i, size, j);
620 }
621 #endif
622 }
623
hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe * hdmi_ai)624 static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
625 {
626 u8 *bytes = (u8 *)hdmi_ai;
627 u8 sum = 0;
628 int i;
629
630 hdmi_ai->checksum = 0;
631
632 for (i = 0; i < sizeof(*hdmi_ai); i++)
633 sum += bytes[i];
634
635 hdmi_ai->checksum = -sum;
636 }
637
hdmi_fill_audio_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,u8 * dip,int size)638 static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
639 hda_nid_t pin_nid,
640 u8 *dip, int size)
641 {
642 int i;
643
644 hdmi_debug_dip_size(codec, pin_nid);
645 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
646
647 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
648 for (i = 0; i < size; i++)
649 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
650 }
651
hdmi_infoframe_uptodate(struct hda_codec * codec,hda_nid_t pin_nid,u8 * dip,int size)652 static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
653 u8 *dip, int size)
654 {
655 u8 val;
656 int i;
657
658 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
659 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
660 != AC_DIPXMIT_BEST)
661 return false;
662
663 for (i = 0; i < size; i++) {
664 val = snd_hda_codec_read(codec, pin_nid, 0,
665 AC_VERB_GET_HDMI_DIP_DATA, 0);
666 if (val != dip[i])
667 return false;
668 }
669
670 return true;
671 }
672
hdmi_pin_get_eld(struct hda_codec * codec,hda_nid_t nid,int dev_id,unsigned char * buf,int * eld_size)673 static int hdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
674 int dev_id, unsigned char *buf, int *eld_size)
675 {
676 snd_hda_set_dev_select(codec, nid, dev_id);
677
678 return snd_hdmi_get_eld(codec, nid, buf, eld_size);
679 }
680
hdmi_pin_setup_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int ca,int active_channels,int conn_type)681 static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
682 hda_nid_t pin_nid, int dev_id,
683 int ca, int active_channels,
684 int conn_type)
685 {
686 struct hdmi_spec *spec = codec->spec;
687 union audio_infoframe ai;
688
689 memset(&ai, 0, sizeof(ai));
690 if ((conn_type == 0) || /* HDMI */
691 /* Nvidia DisplayPort: Nvidia HW expects same layout as HDMI */
692 (conn_type == 1 && spec->nv_dp_workaround)) {
693 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
694
695 if (conn_type == 0) { /* HDMI */
696 hdmi_ai->type = 0x84;
697 hdmi_ai->ver = 0x01;
698 hdmi_ai->len = 0x0a;
699 } else {/* Nvidia DP */
700 hdmi_ai->type = 0x84;
701 hdmi_ai->ver = 0x1b;
702 hdmi_ai->len = 0x11 << 2;
703 }
704 hdmi_ai->CC02_CT47 = active_channels - 1;
705 hdmi_ai->CA = ca;
706 hdmi_checksum_audio_infoframe(hdmi_ai);
707 } else if (conn_type == 1) { /* DisplayPort */
708 struct dp_audio_infoframe *dp_ai = &ai.dp;
709
710 dp_ai->type = 0x84;
711 dp_ai->len = 0x1b;
712 dp_ai->ver = 0x11 << 2;
713 dp_ai->CC02_CT47 = active_channels - 1;
714 dp_ai->CA = ca;
715 } else {
716 codec_dbg(codec, "HDMI: unknown connection type at pin NID 0x%x\n", pin_nid);
717 return;
718 }
719
720 snd_hda_set_dev_select(codec, pin_nid, dev_id);
721
722 /*
723 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
724 * sizeof(*dp_ai) to avoid partial match/update problems when
725 * the user switches between HDMI/DP monitors.
726 */
727 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
728 sizeof(ai))) {
729 codec_dbg(codec, "%s: pin NID=0x%x channels=%d ca=0x%02x\n",
730 __func__, pin_nid, active_channels, ca);
731 hdmi_stop_infoframe_trans(codec, pin_nid);
732 hdmi_fill_audio_infoframe(codec, pin_nid,
733 ai.bytes, sizeof(ai));
734 hdmi_start_infoframe_trans(codec, pin_nid);
735 }
736 }
737
hdmi_setup_audio_infoframe(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,bool non_pcm)738 static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
739 struct hdmi_spec_per_pin *per_pin,
740 bool non_pcm)
741 {
742 struct hdmi_spec *spec = codec->spec;
743 struct hdac_chmap *chmap = &spec->chmap;
744 hda_nid_t pin_nid = per_pin->pin_nid;
745 int dev_id = per_pin->dev_id;
746 int channels = per_pin->channels;
747 int active_channels;
748 struct hdmi_eld *eld;
749 int ca;
750
751 if (!channels)
752 return;
753
754 snd_hda_set_dev_select(codec, pin_nid, dev_id);
755
756 /* some HW (e.g. HSW+) needs reprogramming the amp at each time */
757 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
758 snd_hda_codec_write(codec, pin_nid, 0,
759 AC_VERB_SET_AMP_GAIN_MUTE,
760 AMP_OUT_UNMUTE);
761
762 eld = &per_pin->sink_eld;
763
764 ca = snd_hdac_channel_allocation(&codec->core,
765 eld->info.spk_alloc, channels,
766 per_pin->chmap_set, non_pcm, per_pin->chmap);
767
768 active_channels = snd_hdac_get_active_channels(ca);
769
770 chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
771 active_channels);
772
773 /*
774 * always configure channel mapping, it may have been changed by the
775 * user in the meantime
776 */
777 snd_hdac_setup_channel_mapping(&spec->chmap,
778 pin_nid, non_pcm, ca, channels,
779 per_pin->chmap, per_pin->chmap_set);
780
781 spec->ops.pin_setup_infoframe(codec, pin_nid, dev_id,
782 ca, active_channels, eld->info.conn_type);
783
784 per_pin->non_pcm = non_pcm;
785 }
786
787 /*
788 * Unsolicited events
789 */
790
791 static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
792
check_presence_and_report(struct hda_codec * codec,hda_nid_t nid,int dev_id)793 static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
794 int dev_id)
795 {
796 struct hdmi_spec *spec = codec->spec;
797 int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
798
799 if (pin_idx < 0)
800 return;
801 mutex_lock(&spec->pcm_lock);
802 hdmi_present_sense(get_pin(spec, pin_idx), 1);
803 mutex_unlock(&spec->pcm_lock);
804 }
805
jack_callback(struct hda_codec * codec,struct hda_jack_callback * jack)806 static void jack_callback(struct hda_codec *codec,
807 struct hda_jack_callback *jack)
808 {
809 /* stop polling when notification is enabled */
810 if (codec_has_acomp(codec))
811 return;
812
813 check_presence_and_report(codec, jack->nid, jack->dev_id);
814 }
815
hdmi_intrinsic_event(struct hda_codec * codec,unsigned int res,struct hda_jack_tbl * jack)816 static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res,
817 struct hda_jack_tbl *jack)
818 {
819 jack->jack_dirty = 1;
820
821 codec_dbg(codec,
822 "HDMI hot plug event: Codec=%d NID=0x%x Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
823 codec->addr, jack->nid, jack->dev_id, !!(res & AC_UNSOL_RES_IA),
824 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
825
826 check_presence_and_report(codec, jack->nid, jack->dev_id);
827 }
828
hdmi_non_intrinsic_event(struct hda_codec * codec,unsigned int res)829 static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
830 {
831 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
832 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
833 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
834 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
835
836 codec_info(codec,
837 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
838 codec->addr,
839 tag,
840 subtag,
841 cp_state,
842 cp_ready);
843
844 /* TODO */
845 if (cp_state) {
846 ;
847 }
848 if (cp_ready) {
849 ;
850 }
851 }
852
853
hdmi_unsol_event(struct hda_codec * codec,unsigned int res)854 static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
855 {
856 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
857 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
858 struct hda_jack_tbl *jack;
859
860 if (codec_has_acomp(codec))
861 return;
862
863 if (codec->dp_mst) {
864 int dev_entry =
865 (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
866
867 jack = snd_hda_jack_tbl_get_from_tag(codec, tag, dev_entry);
868 } else {
869 jack = snd_hda_jack_tbl_get_from_tag(codec, tag, 0);
870 }
871
872 if (!jack) {
873 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
874 return;
875 }
876
877 if (subtag == 0)
878 hdmi_intrinsic_event(codec, res, jack);
879 else
880 hdmi_non_intrinsic_event(codec, res);
881 }
882
haswell_verify_D0(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t nid)883 static void haswell_verify_D0(struct hda_codec *codec,
884 hda_nid_t cvt_nid, hda_nid_t nid)
885 {
886 int pwr;
887
888 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
889 * thus pins could only choose converter 0 for use. Make sure the
890 * converters are in correct power state */
891 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
892 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
893
894 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
895 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
896 AC_PWRST_D0);
897 msleep(40);
898 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
899 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
900 codec_dbg(codec, "Haswell HDMI audio: Power for NID 0x%x is now D%d\n", nid, pwr);
901 }
902 }
903
904 /*
905 * Callbacks
906 */
907
908 /* HBR should be Non-PCM, 8 channels */
909 #define is_hbr_format(format) \
910 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
911
hdmi_pin_hbr_setup(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,bool hbr)912 static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
913 int dev_id, bool hbr)
914 {
915 int pinctl, new_pinctl;
916
917 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
918 snd_hda_set_dev_select(codec, pin_nid, dev_id);
919 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
920 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
921
922 if (pinctl < 0)
923 return hbr ? -EINVAL : 0;
924
925 new_pinctl = pinctl & ~AC_PINCTL_EPT;
926 if (hbr)
927 new_pinctl |= AC_PINCTL_EPT_HBR;
928 else
929 new_pinctl |= AC_PINCTL_EPT_NATIVE;
930
931 codec_dbg(codec,
932 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
933 pin_nid,
934 pinctl == new_pinctl ? "" : "new-",
935 new_pinctl);
936
937 if (pinctl != new_pinctl)
938 snd_hda_codec_write(codec, pin_nid, 0,
939 AC_VERB_SET_PIN_WIDGET_CONTROL,
940 new_pinctl);
941 } else if (hbr)
942 return -EINVAL;
943
944 return 0;
945 }
946
hdmi_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)947 static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
948 hda_nid_t pin_nid, int dev_id,
949 u32 stream_tag, int format)
950 {
951 struct hdmi_spec *spec = codec->spec;
952 unsigned int param;
953 int err;
954
955 err = spec->ops.pin_hbr_setup(codec, pin_nid, dev_id,
956 is_hbr_format(format));
957
958 if (err) {
959 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
960 return err;
961 }
962
963 if (spec->intel_hsw_fixup) {
964
965 /*
966 * on recent platforms IEC Coding Type is required for HBR
967 * support, read current Digital Converter settings and set
968 * ICT bitfield if needed.
969 */
970 param = snd_hda_codec_read(codec, cvt_nid, 0,
971 AC_VERB_GET_DIGI_CONVERT_1, 0);
972
973 param = (param >> 16) & ~(AC_DIG3_ICT);
974
975 /* on recent platforms ICT mode is required for HBR support */
976 if (is_hbr_format(format))
977 param |= 0x1;
978
979 snd_hda_codec_write(codec, cvt_nid, 0,
980 AC_VERB_SET_DIGI_CONVERT_3, param);
981 }
982
983 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
984 return 0;
985 }
986
987 /* Try to find an available converter
988 * If pin_idx is less then zero, just try to find an available converter.
989 * Otherwise, try to find an available converter and get the cvt mux index
990 * of the pin.
991 */
hdmi_choose_cvt(struct hda_codec * codec,int pin_idx,int * cvt_id,bool silent)992 static int hdmi_choose_cvt(struct hda_codec *codec,
993 int pin_idx, int *cvt_id,
994 bool silent)
995 {
996 struct hdmi_spec *spec = codec->spec;
997 struct hdmi_spec_per_pin *per_pin;
998 struct hdmi_spec_per_cvt *per_cvt = NULL;
999 int cvt_idx, mux_idx = 0;
1000
1001 /* pin_idx < 0 means no pin will be bound to the converter */
1002 if (pin_idx < 0)
1003 per_pin = NULL;
1004 else
1005 per_pin = get_pin(spec, pin_idx);
1006
1007 if (per_pin && per_pin->silent_stream) {
1008 cvt_idx = cvt_nid_to_cvt_index(codec, per_pin->cvt_nid);
1009 per_cvt = get_cvt(spec, cvt_idx);
1010 if (per_cvt->assigned && !silent)
1011 return -EBUSY;
1012 if (cvt_id)
1013 *cvt_id = cvt_idx;
1014 return 0;
1015 }
1016
1017 /* Dynamically assign converter to stream */
1018 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1019 per_cvt = get_cvt(spec, cvt_idx);
1020
1021 /* Must not already be assigned */
1022 if (per_cvt->assigned || per_cvt->silent_stream)
1023 continue;
1024 if (per_pin == NULL)
1025 break;
1026 /* Must be in pin's mux's list of converters */
1027 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1028 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1029 break;
1030 /* Not in mux list */
1031 if (mux_idx == per_pin->num_mux_nids)
1032 continue;
1033 break;
1034 }
1035
1036 /* No free converters */
1037 if (cvt_idx == spec->num_cvts)
1038 return -EBUSY;
1039
1040 if (per_pin != NULL)
1041 per_pin->mux_idx = mux_idx;
1042
1043 if (cvt_id)
1044 *cvt_id = cvt_idx;
1045
1046 return 0;
1047 }
1048
1049 /* Assure the pin select the right convetor */
intel_verify_pin_cvt_connect(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1050 static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1051 struct hdmi_spec_per_pin *per_pin)
1052 {
1053 hda_nid_t pin_nid = per_pin->pin_nid;
1054 int mux_idx, curr;
1055
1056 mux_idx = per_pin->mux_idx;
1057 curr = snd_hda_codec_read(codec, pin_nid, 0,
1058 AC_VERB_GET_CONNECT_SEL, 0);
1059 if (curr != mux_idx)
1060 snd_hda_codec_write_cache(codec, pin_nid, 0,
1061 AC_VERB_SET_CONNECT_SEL,
1062 mux_idx);
1063 }
1064
1065 /* get the mux index for the converter of the pins
1066 * converter's mux index is the same for all pins on Intel platform
1067 */
intel_cvt_id_to_mux_idx(struct hdmi_spec * spec,hda_nid_t cvt_nid)1068 static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
1069 hda_nid_t cvt_nid)
1070 {
1071 int i;
1072
1073 for (i = 0; i < spec->num_cvts; i++)
1074 if (spec->cvt_nids[i] == cvt_nid)
1075 return i;
1076 return -EINVAL;
1077 }
1078
1079 /* Intel HDMI workaround to fix audio routing issue:
1080 * For some Intel display codecs, pins share the same connection list.
1081 * So a conveter can be selected by multiple pins and playback on any of these
1082 * pins will generate sound on the external display, because audio flows from
1083 * the same converter to the display pipeline. Also muting one pin may make
1084 * other pins have no sound output.
1085 * So this function assures that an assigned converter for a pin is not selected
1086 * by any other pins.
1087 */
intel_not_share_assigned_cvt(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int mux_idx)1088 static void intel_not_share_assigned_cvt(struct hda_codec *codec,
1089 hda_nid_t pin_nid,
1090 int dev_id, int mux_idx)
1091 {
1092 struct hdmi_spec *spec = codec->spec;
1093 hda_nid_t nid;
1094 int cvt_idx, curr;
1095 struct hdmi_spec_per_cvt *per_cvt;
1096 struct hdmi_spec_per_pin *per_pin;
1097 int pin_idx;
1098
1099 /* configure the pins connections */
1100 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1101 int dev_id_saved;
1102 int dev_num;
1103
1104 per_pin = get_pin(spec, pin_idx);
1105 /*
1106 * pin not connected to monitor
1107 * no need to operate on it
1108 */
1109 if (!per_pin->pcm)
1110 continue;
1111
1112 if ((per_pin->pin_nid == pin_nid) &&
1113 (per_pin->dev_id == dev_id))
1114 continue;
1115
1116 /*
1117 * if per_pin->dev_id >= dev_num,
1118 * snd_hda_get_dev_select() will fail,
1119 * and the following operation is unpredictable.
1120 * So skip this situation.
1121 */
1122 dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
1123 if (per_pin->dev_id >= dev_num)
1124 continue;
1125
1126 nid = per_pin->pin_nid;
1127
1128 /*
1129 * Calling this function should not impact
1130 * on the device entry selection
1131 * So let's save the dev id for each pin,
1132 * and restore it when return
1133 */
1134 dev_id_saved = snd_hda_get_dev_select(codec, nid);
1135 snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
1136 curr = snd_hda_codec_read(codec, nid, 0,
1137 AC_VERB_GET_CONNECT_SEL, 0);
1138 if (curr != mux_idx) {
1139 snd_hda_set_dev_select(codec, nid, dev_id_saved);
1140 continue;
1141 }
1142
1143
1144 /* choose an unassigned converter. The conveters in the
1145 * connection list are in the same order as in the codec.
1146 */
1147 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1148 per_cvt = get_cvt(spec, cvt_idx);
1149 if (!per_cvt->assigned) {
1150 codec_dbg(codec,
1151 "choose cvt %d for pin NID 0x%x\n",
1152 cvt_idx, nid);
1153 snd_hda_codec_write_cache(codec, nid, 0,
1154 AC_VERB_SET_CONNECT_SEL,
1155 cvt_idx);
1156 break;
1157 }
1158 }
1159 snd_hda_set_dev_select(codec, nid, dev_id_saved);
1160 }
1161 }
1162
1163 /* A wrapper of intel_not_share_asigned_cvt() */
intel_not_share_assigned_cvt_nid(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,hda_nid_t cvt_nid)1164 static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
1165 hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
1166 {
1167 int mux_idx;
1168 struct hdmi_spec *spec = codec->spec;
1169
1170 /* On Intel platform, the mapping of converter nid to
1171 * mux index of the pins are always the same.
1172 * The pin nid may be 0, this means all pins will not
1173 * share the converter.
1174 */
1175 mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
1176 if (mux_idx >= 0)
1177 intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
1178 }
1179
1180 /* skeleton caller of pin_cvt_fixup ops */
pin_cvt_fixup(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)1181 static void pin_cvt_fixup(struct hda_codec *codec,
1182 struct hdmi_spec_per_pin *per_pin,
1183 hda_nid_t cvt_nid)
1184 {
1185 struct hdmi_spec *spec = codec->spec;
1186
1187 if (spec->ops.pin_cvt_fixup)
1188 spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
1189 }
1190
1191 /* called in hdmi_pcm_open when no pin is assigned to the PCM */
hdmi_pcm_open_no_pin(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)1192 static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
1193 struct hda_codec *codec,
1194 struct snd_pcm_substream *substream)
1195 {
1196 struct hdmi_spec *spec = codec->spec;
1197 struct snd_pcm_runtime *runtime = substream->runtime;
1198 int cvt_idx, pcm_idx;
1199 struct hdmi_spec_per_cvt *per_cvt = NULL;
1200 int err;
1201
1202 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1203 if (pcm_idx < 0)
1204 return -EINVAL;
1205
1206 err = hdmi_choose_cvt(codec, -1, &cvt_idx, false);
1207 if (err)
1208 return err;
1209
1210 per_cvt = get_cvt(spec, cvt_idx);
1211 per_cvt->assigned = true;
1212 hinfo->nid = per_cvt->cvt_nid;
1213
1214 pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
1215
1216 set_bit(pcm_idx, &spec->pcm_in_use);
1217 /* todo: setup spdif ctls assign */
1218
1219 /* Initially set the converter's capabilities */
1220 hinfo->channels_min = per_cvt->channels_min;
1221 hinfo->channels_max = per_cvt->channels_max;
1222 hinfo->rates = per_cvt->rates;
1223 hinfo->formats = per_cvt->formats;
1224 hinfo->maxbps = per_cvt->maxbps;
1225
1226 /* Store the updated parameters */
1227 runtime->hw.channels_min = hinfo->channels_min;
1228 runtime->hw.channels_max = hinfo->channels_max;
1229 runtime->hw.formats = hinfo->formats;
1230 runtime->hw.rates = hinfo->rates;
1231
1232 snd_pcm_hw_constraint_step(substream->runtime, 0,
1233 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1234 return 0;
1235 }
1236
1237 /*
1238 * HDA PCM callbacks
1239 */
hdmi_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)1240 static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1241 struct hda_codec *codec,
1242 struct snd_pcm_substream *substream)
1243 {
1244 struct hdmi_spec *spec = codec->spec;
1245 struct snd_pcm_runtime *runtime = substream->runtime;
1246 int pin_idx, cvt_idx, pcm_idx;
1247 struct hdmi_spec_per_pin *per_pin;
1248 struct hdmi_eld *eld;
1249 struct hdmi_spec_per_cvt *per_cvt = NULL;
1250 int err;
1251
1252 /* Validate hinfo */
1253 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1254 if (pcm_idx < 0)
1255 return -EINVAL;
1256
1257 mutex_lock(&spec->pcm_lock);
1258 pin_idx = hinfo_to_pin_index(codec, hinfo);
1259 /* no pin is assigned to the PCM
1260 * PA need pcm open successfully when probe
1261 */
1262 if (pin_idx < 0) {
1263 err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1264 goto unlock;
1265 }
1266
1267 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, false);
1268 if (err < 0)
1269 goto unlock;
1270
1271 per_cvt = get_cvt(spec, cvt_idx);
1272 /* Claim converter */
1273 per_cvt->assigned = true;
1274
1275 set_bit(pcm_idx, &spec->pcm_in_use);
1276 per_pin = get_pin(spec, pin_idx);
1277 per_pin->cvt_nid = per_cvt->cvt_nid;
1278 hinfo->nid = per_cvt->cvt_nid;
1279
1280 /* flip stripe flag for the assigned stream if supported */
1281 if (get_wcaps(codec, per_cvt->cvt_nid) & AC_WCAP_STRIPE)
1282 azx_stream(get_azx_dev(substream))->stripe = 1;
1283
1284 snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1285 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1286 AC_VERB_SET_CONNECT_SEL,
1287 per_pin->mux_idx);
1288
1289 /* configure unused pins to choose other converters */
1290 pin_cvt_fixup(codec, per_pin, 0);
1291
1292 snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1293
1294 /* Initially set the converter's capabilities */
1295 hinfo->channels_min = per_cvt->channels_min;
1296 hinfo->channels_max = per_cvt->channels_max;
1297 hinfo->rates = per_cvt->rates;
1298 hinfo->formats = per_cvt->formats;
1299 hinfo->maxbps = per_cvt->maxbps;
1300
1301 eld = &per_pin->sink_eld;
1302 /* Restrict capabilities by ELD if this isn't disabled */
1303 if (!static_hdmi_pcm && eld->eld_valid) {
1304 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
1305 if (hinfo->channels_min > hinfo->channels_max ||
1306 !hinfo->rates || !hinfo->formats) {
1307 per_cvt->assigned = false;
1308 hinfo->nid = 0;
1309 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1310 err = -ENODEV;
1311 goto unlock;
1312 }
1313 }
1314
1315 /* Store the updated parameters */
1316 runtime->hw.channels_min = hinfo->channels_min;
1317 runtime->hw.channels_max = hinfo->channels_max;
1318 runtime->hw.formats = hinfo->formats;
1319 runtime->hw.rates = hinfo->rates;
1320
1321 snd_pcm_hw_constraint_step(substream->runtime, 0,
1322 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1323 unlock:
1324 mutex_unlock(&spec->pcm_lock);
1325 return err;
1326 }
1327
1328 /*
1329 * HDA/HDMI auto parsing
1330 */
hdmi_read_pin_conn(struct hda_codec * codec,int pin_idx)1331 static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1332 {
1333 struct hdmi_spec *spec = codec->spec;
1334 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1335 hda_nid_t pin_nid = per_pin->pin_nid;
1336 int dev_id = per_pin->dev_id;
1337 int conns;
1338
1339 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1340 codec_warn(codec,
1341 "HDMI: pin NID 0x%x wcaps %#x does not support connection list\n",
1342 pin_nid, get_wcaps(codec, pin_nid));
1343 return -EINVAL;
1344 }
1345
1346 snd_hda_set_dev_select(codec, pin_nid, dev_id);
1347
1348 if (spec->intel_hsw_fixup) {
1349 conns = spec->num_cvts;
1350 memcpy(per_pin->mux_nids, spec->cvt_nids,
1351 sizeof(hda_nid_t) * conns);
1352 } else {
1353 conns = snd_hda_get_raw_connections(codec, pin_nid,
1354 per_pin->mux_nids,
1355 HDA_MAX_CONNECTIONS);
1356 }
1357
1358 /* all the device entries on the same pin have the same conn list */
1359 per_pin->num_mux_nids = conns;
1360
1361 return 0;
1362 }
1363
hdmi_find_pcm_slot(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1364 static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1365 struct hdmi_spec_per_pin *per_pin)
1366 {
1367 int i;
1368
1369 for (i = 0; i < spec->pcm_used; i++) {
1370 if (!test_bit(i, &spec->pcm_bitmap))
1371 return i;
1372 }
1373 return -EBUSY;
1374 }
1375
hdmi_attach_hda_pcm(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1376 static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1377 struct hdmi_spec_per_pin *per_pin)
1378 {
1379 int idx;
1380
1381 /* pcm already be attached to the pin */
1382 if (per_pin->pcm)
1383 return;
1384 /* try the previously used slot at first */
1385 idx = per_pin->prev_pcm_idx;
1386 if (idx >= 0) {
1387 if (!test_bit(idx, &spec->pcm_bitmap))
1388 goto found;
1389 per_pin->prev_pcm_idx = -1; /* no longer valid, clear it */
1390 }
1391 idx = hdmi_find_pcm_slot(spec, per_pin);
1392 if (idx == -EBUSY)
1393 return;
1394 found:
1395 per_pin->pcm_idx = idx;
1396 per_pin->pcm = get_hdmi_pcm(spec, idx);
1397 set_bit(idx, &spec->pcm_bitmap);
1398 }
1399
hdmi_detach_hda_pcm(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1400 static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1401 struct hdmi_spec_per_pin *per_pin)
1402 {
1403 int idx;
1404
1405 /* pcm already be detached from the pin */
1406 if (!per_pin->pcm)
1407 return;
1408 idx = per_pin->pcm_idx;
1409 per_pin->pcm_idx = -1;
1410 per_pin->prev_pcm_idx = idx; /* remember the previous index */
1411 per_pin->pcm = NULL;
1412 if (idx >= 0 && idx < spec->pcm_used)
1413 clear_bit(idx, &spec->pcm_bitmap);
1414 }
1415
hdmi_get_pin_cvt_mux(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)1416 static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1417 struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1418 {
1419 int mux_idx;
1420
1421 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1422 if (per_pin->mux_nids[mux_idx] == cvt_nid)
1423 break;
1424 return mux_idx;
1425 }
1426
1427 static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1428
hdmi_pcm_setup_pin(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1429 static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1430 struct hdmi_spec_per_pin *per_pin)
1431 {
1432 struct hda_codec *codec = per_pin->codec;
1433 struct hda_pcm *pcm;
1434 struct hda_pcm_stream *hinfo;
1435 struct snd_pcm_substream *substream;
1436 int mux_idx;
1437 bool non_pcm;
1438
1439 if (per_pin->pcm_idx < 0 || per_pin->pcm_idx >= spec->pcm_used)
1440 return;
1441 pcm = get_pcm_rec(spec, per_pin->pcm_idx);
1442 if (!pcm->pcm)
1443 return;
1444 if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1445 return;
1446
1447 /* hdmi audio only uses playback and one substream */
1448 hinfo = pcm->stream;
1449 substream = pcm->pcm->streams[0].substream;
1450
1451 per_pin->cvt_nid = hinfo->nid;
1452
1453 mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
1454 if (mux_idx < per_pin->num_mux_nids) {
1455 snd_hda_set_dev_select(codec, per_pin->pin_nid,
1456 per_pin->dev_id);
1457 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1458 AC_VERB_SET_CONNECT_SEL,
1459 mux_idx);
1460 }
1461 snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1462
1463 non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1464 if (substream->runtime)
1465 per_pin->channels = substream->runtime->channels;
1466 per_pin->setup = true;
1467 per_pin->mux_idx = mux_idx;
1468
1469 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1470 }
1471
hdmi_pcm_reset_pin(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1472 static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1473 struct hdmi_spec_per_pin *per_pin)
1474 {
1475 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1476 snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1477
1478 per_pin->chmap_set = false;
1479 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1480
1481 per_pin->setup = false;
1482 per_pin->channels = 0;
1483 }
1484
pin_idx_to_pcm_jack(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1485 static struct snd_jack *pin_idx_to_pcm_jack(struct hda_codec *codec,
1486 struct hdmi_spec_per_pin *per_pin)
1487 {
1488 struct hdmi_spec *spec = codec->spec;
1489
1490 if (per_pin->pcm_idx >= 0)
1491 return spec->pcm_rec[per_pin->pcm_idx].jack;
1492 else
1493 return NULL;
1494 }
1495
1496 /* update per_pin ELD from the given new ELD;
1497 * setup info frame and notification accordingly
1498 * also notify ELD kctl and report jack status changes
1499 */
update_eld(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,struct hdmi_eld * eld,int repoll)1500 static void update_eld(struct hda_codec *codec,
1501 struct hdmi_spec_per_pin *per_pin,
1502 struct hdmi_eld *eld,
1503 int repoll)
1504 {
1505 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1506 struct hdmi_spec *spec = codec->spec;
1507 struct snd_jack *pcm_jack;
1508 bool old_eld_valid = pin_eld->eld_valid;
1509 bool eld_changed;
1510 int pcm_idx;
1511
1512 if (eld->eld_valid) {
1513 if (eld->eld_size <= 0 ||
1514 snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1515 eld->eld_size) < 0) {
1516 eld->eld_valid = false;
1517 if (repoll) {
1518 schedule_delayed_work(&per_pin->work,
1519 msecs_to_jiffies(300));
1520 return;
1521 }
1522 }
1523 }
1524
1525 if (!eld->eld_valid || eld->eld_size <= 0 || eld->info.sad_count <= 0) {
1526 eld->eld_valid = false;
1527 eld->eld_size = 0;
1528 }
1529
1530 /* for monitor disconnection, save pcm_idx firstly */
1531 pcm_idx = per_pin->pcm_idx;
1532
1533 /*
1534 * pcm_idx >=0 before update_eld() means it is in monitor
1535 * disconnected event. Jack must be fetched before update_eld().
1536 */
1537 pcm_jack = pin_idx_to_pcm_jack(codec, per_pin);
1538
1539 if (!spec->static_pcm_mapping) {
1540 if (eld->eld_valid) {
1541 hdmi_attach_hda_pcm(spec, per_pin);
1542 hdmi_pcm_setup_pin(spec, per_pin);
1543 } else {
1544 hdmi_pcm_reset_pin(spec, per_pin);
1545 hdmi_detach_hda_pcm(spec, per_pin);
1546 }
1547 }
1548
1549 /* if pcm_idx == -1, it means this is in monitor connection event
1550 * we can get the correct pcm_idx now.
1551 */
1552 if (pcm_idx == -1)
1553 pcm_idx = per_pin->pcm_idx;
1554 if (!pcm_jack)
1555 pcm_jack = pin_idx_to_pcm_jack(codec, per_pin);
1556
1557 if (eld->eld_valid)
1558 snd_hdmi_show_eld(codec, &eld->info);
1559
1560 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1561 eld_changed |= (pin_eld->monitor_present != eld->monitor_present);
1562 if (!eld_changed && eld->eld_valid && pin_eld->eld_valid)
1563 if (pin_eld->eld_size != eld->eld_size ||
1564 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1565 eld->eld_size) != 0)
1566 eld_changed = true;
1567
1568 if (eld_changed) {
1569 pin_eld->monitor_present = eld->monitor_present;
1570 pin_eld->eld_valid = eld->eld_valid;
1571 pin_eld->eld_size = eld->eld_size;
1572 if (eld->eld_valid)
1573 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1574 eld->eld_size);
1575 pin_eld->info = eld->info;
1576 }
1577
1578 /*
1579 * Re-setup pin and infoframe. This is needed e.g. when
1580 * - sink is first plugged-in
1581 * - transcoder can change during stream playback on Haswell
1582 * and this can make HW reset converter selection on a pin.
1583 */
1584 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1585 pin_cvt_fixup(codec, per_pin, 0);
1586 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1587 }
1588
1589 if (eld_changed && pcm_idx >= 0)
1590 snd_ctl_notify(codec->card,
1591 SNDRV_CTL_EVENT_MASK_VALUE |
1592 SNDRV_CTL_EVENT_MASK_INFO,
1593 &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
1594
1595 if (eld_changed && pcm_jack)
1596 snd_jack_report(pcm_jack,
1597 (eld->monitor_present && eld->eld_valid) ?
1598 SND_JACK_AVOUT : 0);
1599 }
1600
1601 /* update ELD and jack state via HD-audio verbs */
hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin * per_pin,int repoll)1602 static void hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1603 int repoll)
1604 {
1605 struct hda_codec *codec = per_pin->codec;
1606 struct hdmi_spec *spec = codec->spec;
1607 struct hdmi_eld *eld = &spec->temp_eld;
1608 struct device *dev = hda_codec_dev(codec);
1609 hda_nid_t pin_nid = per_pin->pin_nid;
1610 int dev_id = per_pin->dev_id;
1611 /*
1612 * Always execute a GetPinSense verb here, even when called from
1613 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1614 * response's PD bit is not the real PD value, but indicates that
1615 * the real PD value changed. An older version of the HD-audio
1616 * specification worked this way. Hence, we just ignore the data in
1617 * the unsolicited response to avoid custom WARs.
1618 */
1619 int present;
1620 int ret;
1621
1622 #ifdef CONFIG_PM
1623 if (dev->power.runtime_status == RPM_SUSPENDING)
1624 return;
1625 #endif
1626
1627 ret = snd_hda_power_up_pm(codec);
1628 if (ret < 0 && pm_runtime_suspended(dev))
1629 goto out;
1630
1631 present = snd_hda_jack_pin_sense(codec, pin_nid, dev_id);
1632
1633 mutex_lock(&per_pin->lock);
1634 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1635 if (eld->monitor_present)
1636 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1637 else
1638 eld->eld_valid = false;
1639
1640 codec_dbg(codec,
1641 "HDMI status: Codec=%d NID=0x%x Presence_Detect=%d ELD_Valid=%d\n",
1642 codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
1643
1644 if (eld->eld_valid) {
1645 if (spec->ops.pin_get_eld(codec, pin_nid, dev_id,
1646 eld->eld_buffer, &eld->eld_size) < 0)
1647 eld->eld_valid = false;
1648 }
1649
1650 update_eld(codec, per_pin, eld, repoll);
1651 mutex_unlock(&per_pin->lock);
1652 out:
1653 snd_hda_power_down_pm(codec);
1654 }
1655
1656 #define I915_SILENT_RATE 48000
1657 #define I915_SILENT_CHANNELS 2
1658 #define I915_SILENT_FORMAT_BITS 16
1659 #define I915_SILENT_FMT_MASK 0xf
1660
silent_stream_enable_i915(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1661 static void silent_stream_enable_i915(struct hda_codec *codec,
1662 struct hdmi_spec_per_pin *per_pin)
1663 {
1664 unsigned int format;
1665
1666 snd_hdac_sync_audio_rate(&codec->core, per_pin->pin_nid,
1667 per_pin->dev_id, I915_SILENT_RATE);
1668
1669 /* trigger silent stream generation in hw */
1670 format = snd_hdac_stream_format(I915_SILENT_CHANNELS, I915_SILENT_FORMAT_BITS,
1671 I915_SILENT_RATE);
1672 snd_hda_codec_setup_stream(codec, per_pin->cvt_nid,
1673 I915_SILENT_FMT_MASK, I915_SILENT_FMT_MASK, format);
1674 usleep_range(100, 200);
1675 snd_hda_codec_setup_stream(codec, per_pin->cvt_nid, I915_SILENT_FMT_MASK, 0, format);
1676
1677 per_pin->channels = I915_SILENT_CHANNELS;
1678 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1679 }
1680
silent_stream_set_kae(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,bool enable)1681 static void silent_stream_set_kae(struct hda_codec *codec,
1682 struct hdmi_spec_per_pin *per_pin,
1683 bool enable)
1684 {
1685 unsigned int param;
1686
1687 codec_dbg(codec, "HDMI: KAE %d cvt-NID=0x%x\n", enable, per_pin->cvt_nid);
1688
1689 param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0, AC_VERB_GET_DIGI_CONVERT_1, 0);
1690 param = (param >> 16) & 0xff;
1691
1692 if (enable)
1693 param |= AC_DIG3_KAE;
1694 else
1695 param &= ~AC_DIG3_KAE;
1696
1697 snd_hda_codec_write(codec, per_pin->cvt_nid, 0, AC_VERB_SET_DIGI_CONVERT_3, param);
1698 }
1699
silent_stream_enable(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1700 static void silent_stream_enable(struct hda_codec *codec,
1701 struct hdmi_spec_per_pin *per_pin)
1702 {
1703 struct hdmi_spec *spec = codec->spec;
1704 struct hdmi_spec_per_cvt *per_cvt;
1705 int cvt_idx, pin_idx, err;
1706 int keep_power = 0;
1707
1708 /*
1709 * Power-up will call hdmi_present_sense, so the PM calls
1710 * have to be done without mutex held.
1711 */
1712
1713 err = snd_hda_power_up_pm(codec);
1714 if (err < 0 && err != -EACCES) {
1715 codec_err(codec,
1716 "Failed to power up codec for silent stream enable ret=[%d]\n", err);
1717 snd_hda_power_down_pm(codec);
1718 return;
1719 }
1720
1721 mutex_lock(&per_pin->lock);
1722
1723 if (per_pin->setup) {
1724 codec_dbg(codec, "hdmi: PCM already open, no silent stream\n");
1725 err = -EBUSY;
1726 goto unlock_out;
1727 }
1728
1729 pin_idx = pin_id_to_pin_index(codec, per_pin->pin_nid, per_pin->dev_id);
1730 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, true);
1731 if (err) {
1732 codec_err(codec, "hdmi: no free converter to enable silent mode\n");
1733 goto unlock_out;
1734 }
1735
1736 per_cvt = get_cvt(spec, cvt_idx);
1737 per_cvt->silent_stream = true;
1738 per_pin->cvt_nid = per_cvt->cvt_nid;
1739 per_pin->silent_stream = true;
1740
1741 codec_dbg(codec, "hdmi: enabling silent stream pin-NID=0x%x cvt-NID=0x%x\n",
1742 per_pin->pin_nid, per_cvt->cvt_nid);
1743
1744 snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1745 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1746 AC_VERB_SET_CONNECT_SEL,
1747 per_pin->mux_idx);
1748
1749 /* configure unused pins to choose other converters */
1750 pin_cvt_fixup(codec, per_pin, 0);
1751
1752 switch (spec->silent_stream_type) {
1753 case SILENT_STREAM_KAE:
1754 silent_stream_enable_i915(codec, per_pin);
1755 silent_stream_set_kae(codec, per_pin, true);
1756 break;
1757 case SILENT_STREAM_I915:
1758 silent_stream_enable_i915(codec, per_pin);
1759 keep_power = 1;
1760 break;
1761 default:
1762 break;
1763 }
1764
1765 unlock_out:
1766 mutex_unlock(&per_pin->lock);
1767
1768 if (err || !keep_power)
1769 snd_hda_power_down_pm(codec);
1770 }
1771
silent_stream_disable(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1772 static void silent_stream_disable(struct hda_codec *codec,
1773 struct hdmi_spec_per_pin *per_pin)
1774 {
1775 struct hdmi_spec *spec = codec->spec;
1776 struct hdmi_spec_per_cvt *per_cvt;
1777 int cvt_idx, err;
1778
1779 err = snd_hda_power_up_pm(codec);
1780 if (err < 0 && err != -EACCES) {
1781 codec_err(codec,
1782 "Failed to power up codec for silent stream disable ret=[%d]\n",
1783 err);
1784 snd_hda_power_down_pm(codec);
1785 return;
1786 }
1787
1788 mutex_lock(&per_pin->lock);
1789 if (!per_pin->silent_stream)
1790 goto unlock_out;
1791
1792 codec_dbg(codec, "HDMI: disable silent stream on pin-NID=0x%x cvt-NID=0x%x\n",
1793 per_pin->pin_nid, per_pin->cvt_nid);
1794
1795 cvt_idx = cvt_nid_to_cvt_index(codec, per_pin->cvt_nid);
1796 if (cvt_idx >= 0 && cvt_idx < spec->num_cvts) {
1797 per_cvt = get_cvt(spec, cvt_idx);
1798 per_cvt->silent_stream = false;
1799 }
1800
1801 if (spec->silent_stream_type == SILENT_STREAM_I915) {
1802 /* release ref taken in silent_stream_enable() */
1803 snd_hda_power_down_pm(codec);
1804 } else if (spec->silent_stream_type == SILENT_STREAM_KAE) {
1805 silent_stream_set_kae(codec, per_pin, false);
1806 }
1807
1808 per_pin->cvt_nid = 0;
1809 per_pin->silent_stream = false;
1810
1811 unlock_out:
1812 mutex_unlock(&per_pin->lock);
1813
1814 snd_hda_power_down_pm(codec);
1815 }
1816
1817 /* update ELD and jack state via audio component */
sync_eld_via_acomp(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1818 static void sync_eld_via_acomp(struct hda_codec *codec,
1819 struct hdmi_spec_per_pin *per_pin)
1820 {
1821 struct hdmi_spec *spec = codec->spec;
1822 struct hdmi_eld *eld = &spec->temp_eld;
1823 bool monitor_prev, monitor_next;
1824
1825 mutex_lock(&per_pin->lock);
1826 eld->monitor_present = false;
1827 monitor_prev = per_pin->sink_eld.monitor_present;
1828 eld->eld_size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
1829 per_pin->dev_id, &eld->monitor_present,
1830 eld->eld_buffer, ELD_MAX_SIZE);
1831 eld->eld_valid = (eld->eld_size > 0);
1832 update_eld(codec, per_pin, eld, 0);
1833 monitor_next = per_pin->sink_eld.monitor_present;
1834 mutex_unlock(&per_pin->lock);
1835
1836 if (spec->silent_stream_type) {
1837 if (!monitor_prev && monitor_next)
1838 silent_stream_enable(codec, per_pin);
1839 else if (monitor_prev && !monitor_next)
1840 silent_stream_disable(codec, per_pin);
1841 }
1842 }
1843
hdmi_present_sense(struct hdmi_spec_per_pin * per_pin,int repoll)1844 static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1845 {
1846 struct hda_codec *codec = per_pin->codec;
1847
1848 if (!codec_has_acomp(codec))
1849 hdmi_present_sense_via_verbs(per_pin, repoll);
1850 else
1851 sync_eld_via_acomp(codec, per_pin);
1852 }
1853
hdmi_repoll_eld(struct work_struct * work)1854 static void hdmi_repoll_eld(struct work_struct *work)
1855 {
1856 struct hdmi_spec_per_pin *per_pin =
1857 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1858 struct hda_codec *codec = per_pin->codec;
1859 struct hdmi_spec *spec = codec->spec;
1860 struct hda_jack_tbl *jack;
1861
1862 jack = snd_hda_jack_tbl_get_mst(codec, per_pin->pin_nid,
1863 per_pin->dev_id);
1864 if (jack)
1865 jack->jack_dirty = 1;
1866
1867 if (per_pin->repoll_count++ > 6)
1868 per_pin->repoll_count = 0;
1869
1870 mutex_lock(&spec->pcm_lock);
1871 hdmi_present_sense(per_pin, per_pin->repoll_count);
1872 mutex_unlock(&spec->pcm_lock);
1873 }
1874
hdmi_add_pin(struct hda_codec * codec,hda_nid_t pin_nid)1875 static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1876 {
1877 struct hdmi_spec *spec = codec->spec;
1878 unsigned int caps, config;
1879 int pin_idx;
1880 struct hdmi_spec_per_pin *per_pin;
1881 int err;
1882 int dev_num, i;
1883
1884 caps = snd_hda_query_pin_caps(codec, pin_nid);
1885 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1886 return 0;
1887
1888 /*
1889 * For DP MST audio, Configuration Default is the same for
1890 * all device entries on the same pin
1891 */
1892 config = snd_hda_codec_get_pincfg(codec, pin_nid);
1893 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE &&
1894 !spec->force_connect)
1895 return 0;
1896
1897 /*
1898 * To simplify the implementation, malloc all
1899 * the virtual pins in the initialization statically
1900 */
1901 if (spec->intel_hsw_fixup) {
1902 /*
1903 * On Intel platforms, device entries count returned
1904 * by AC_PAR_DEVLIST_LEN is dynamic, and depends on
1905 * the type of receiver that is connected. Allocate pin
1906 * structures based on worst case.
1907 */
1908 dev_num = spec->dev_num;
1909 } else if (codec->dp_mst) {
1910 dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
1911 /*
1912 * spec->dev_num is the maxinum number of device entries
1913 * among all the pins
1914 */
1915 spec->dev_num = (spec->dev_num > dev_num) ?
1916 spec->dev_num : dev_num;
1917 } else {
1918 /*
1919 * If the platform doesn't support DP MST,
1920 * manually set dev_num to 1. This means
1921 * the pin has only one device entry.
1922 */
1923 dev_num = 1;
1924 spec->dev_num = 1;
1925 }
1926
1927 for (i = 0; i < dev_num; i++) {
1928 pin_idx = spec->num_pins;
1929 per_pin = snd_array_new(&spec->pins);
1930
1931 if (!per_pin)
1932 return -ENOMEM;
1933
1934 per_pin->pcm = NULL;
1935 per_pin->pcm_idx = -1;
1936 per_pin->prev_pcm_idx = -1;
1937 per_pin->pin_nid = pin_nid;
1938 per_pin->pin_nid_idx = spec->num_nids;
1939 per_pin->dev_id = i;
1940 per_pin->non_pcm = false;
1941 snd_hda_set_dev_select(codec, pin_nid, i);
1942 err = hdmi_read_pin_conn(codec, pin_idx);
1943 if (err < 0)
1944 return err;
1945 if (!is_jack_detectable(codec, pin_nid))
1946 codec_warn(codec, "HDMI: pin NID 0x%x - jack not detectable\n", pin_nid);
1947 spec->num_pins++;
1948 }
1949 spec->num_nids++;
1950
1951 return 0;
1952 }
1953
hdmi_add_cvt(struct hda_codec * codec,hda_nid_t cvt_nid)1954 static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1955 {
1956 struct hdmi_spec *spec = codec->spec;
1957 struct hdmi_spec_per_cvt *per_cvt;
1958 unsigned int chans;
1959 int err;
1960
1961 chans = get_wcaps(codec, cvt_nid);
1962 chans = get_wcaps_channels(chans);
1963
1964 per_cvt = snd_array_new(&spec->cvts);
1965 if (!per_cvt)
1966 return -ENOMEM;
1967
1968 per_cvt->cvt_nid = cvt_nid;
1969 per_cvt->channels_min = 2;
1970 if (chans <= 16) {
1971 per_cvt->channels_max = chans;
1972 if (chans > spec->chmap.channels_max)
1973 spec->chmap.channels_max = chans;
1974 }
1975
1976 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1977 &per_cvt->rates,
1978 &per_cvt->formats,
1979 NULL,
1980 &per_cvt->maxbps);
1981 if (err < 0)
1982 return err;
1983
1984 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1985 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1986 spec->num_cvts++;
1987
1988 return 0;
1989 }
1990
1991 static const struct snd_pci_quirk force_connect_list[] = {
1992 SND_PCI_QUIRK(0x103c, 0x83e2, "HP EliteDesk 800 G4", 1),
1993 SND_PCI_QUIRK(0x103c, 0x83ef, "HP MP9 G4 Retail System AMS", 1),
1994 SND_PCI_QUIRK(0x103c, 0x845a, "HP EliteDesk 800 G4 DM 65W", 1),
1995 SND_PCI_QUIRK(0x103c, 0x870f, "HP", 1),
1996 SND_PCI_QUIRK(0x103c, 0x871a, "HP", 1),
1997 SND_PCI_QUIRK(0x103c, 0x8711, "HP", 1),
1998 SND_PCI_QUIRK(0x103c, 0x8715, "HP", 1),
1999 SND_PCI_QUIRK(0x1043, 0x86ae, "ASUS", 1), /* Z170 PRO */
2000 SND_PCI_QUIRK(0x1043, 0x86c7, "ASUS", 1), /* Z170M PLUS */
2001 SND_PCI_QUIRK(0x1462, 0xec94, "MS-7C94", 1),
2002 SND_PCI_QUIRK(0x8086, 0x2060, "Intel NUC5CPYB", 1),
2003 SND_PCI_QUIRK(0x8086, 0x2081, "Intel NUC 10", 1),
2004 {}
2005 };
2006
hdmi_parse_codec(struct hda_codec * codec)2007 static int hdmi_parse_codec(struct hda_codec *codec)
2008 {
2009 struct hdmi_spec *spec = codec->spec;
2010 hda_nid_t start_nid;
2011 unsigned int caps;
2012 int i, nodes;
2013 const struct snd_pci_quirk *q;
2014
2015 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &start_nid);
2016 if (!start_nid || nodes < 0) {
2017 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
2018 return -EINVAL;
2019 }
2020
2021 if (enable_all_pins)
2022 spec->force_connect = true;
2023
2024 q = snd_pci_quirk_lookup(codec->bus->pci, force_connect_list);
2025
2026 if (q && q->value)
2027 spec->force_connect = true;
2028
2029 /*
2030 * hdmi_add_pin() assumes total amount of converters to
2031 * be known, so first discover all converters
2032 */
2033 for (i = 0; i < nodes; i++) {
2034 hda_nid_t nid = start_nid + i;
2035
2036 caps = get_wcaps(codec, nid);
2037
2038 if (!(caps & AC_WCAP_DIGITAL))
2039 continue;
2040
2041 if (get_wcaps_type(caps) == AC_WID_AUD_OUT)
2042 hdmi_add_cvt(codec, nid);
2043 }
2044
2045 /* discover audio pins */
2046 for (i = 0; i < nodes; i++) {
2047 hda_nid_t nid = start_nid + i;
2048
2049 caps = get_wcaps(codec, nid);
2050
2051 if (!(caps & AC_WCAP_DIGITAL))
2052 continue;
2053
2054 if (get_wcaps_type(caps) == AC_WID_PIN)
2055 hdmi_add_pin(codec, nid);
2056 }
2057
2058 return 0;
2059 }
2060
2061 /*
2062 */
check_non_pcm_per_cvt(struct hda_codec * codec,hda_nid_t cvt_nid)2063 static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
2064 {
2065 struct hda_spdif_out *spdif;
2066 bool non_pcm;
2067
2068 mutex_lock(&codec->spdif_mutex);
2069 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
2070 /* Add sanity check to pass klockwork check.
2071 * This should never happen.
2072 */
2073 if (WARN_ON(spdif == NULL)) {
2074 mutex_unlock(&codec->spdif_mutex);
2075 return true;
2076 }
2077 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
2078 mutex_unlock(&codec->spdif_mutex);
2079 return non_pcm;
2080 }
2081
2082 /*
2083 * HDMI callbacks
2084 */
2085
generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)2086 static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2087 struct hda_codec *codec,
2088 unsigned int stream_tag,
2089 unsigned int format,
2090 struct snd_pcm_substream *substream)
2091 {
2092 hda_nid_t cvt_nid = hinfo->nid;
2093 struct hdmi_spec *spec = codec->spec;
2094 int pin_idx;
2095 struct hdmi_spec_per_pin *per_pin;
2096 struct snd_pcm_runtime *runtime = substream->runtime;
2097 bool non_pcm;
2098 int pinctl, stripe;
2099 int err = 0;
2100
2101 mutex_lock(&spec->pcm_lock);
2102 pin_idx = hinfo_to_pin_index(codec, hinfo);
2103 if (pin_idx < 0) {
2104 /* when pcm is not bound to a pin skip pin setup and return 0
2105 * to make audio playback be ongoing
2106 */
2107 pin_cvt_fixup(codec, NULL, cvt_nid);
2108 snd_hda_codec_setup_stream(codec, cvt_nid,
2109 stream_tag, 0, format);
2110 goto unlock;
2111 }
2112
2113 per_pin = get_pin(spec, pin_idx);
2114
2115 /* Verify pin:cvt selections to avoid silent audio after S3.
2116 * After S3, the audio driver restores pin:cvt selections
2117 * but this can happen before gfx is ready and such selection
2118 * is overlooked by HW. Thus multiple pins can share a same
2119 * default convertor and mute control will affect each other,
2120 * which can cause a resumed audio playback become silent
2121 * after S3.
2122 */
2123 pin_cvt_fixup(codec, per_pin, 0);
2124
2125 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
2126 /* Todo: add DP1.2 MST audio support later */
2127 if (codec_has_acomp(codec))
2128 snd_hdac_sync_audio_rate(&codec->core, per_pin->pin_nid,
2129 per_pin->dev_id, runtime->rate);
2130
2131 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
2132 mutex_lock(&per_pin->lock);
2133 per_pin->channels = substream->runtime->channels;
2134 per_pin->setup = true;
2135
2136 if (get_wcaps(codec, cvt_nid) & AC_WCAP_STRIPE) {
2137 stripe = snd_hdac_get_stream_stripe_ctl(&codec->bus->core,
2138 substream);
2139 snd_hda_codec_write(codec, cvt_nid, 0,
2140 AC_VERB_SET_STRIPE_CONTROL,
2141 stripe);
2142 }
2143
2144 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
2145 mutex_unlock(&per_pin->lock);
2146 if (spec->dyn_pin_out) {
2147 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2148 per_pin->dev_id);
2149 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
2150 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
2151 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
2152 AC_VERB_SET_PIN_WIDGET_CONTROL,
2153 pinctl | PIN_OUT);
2154 }
2155
2156 /* snd_hda_set_dev_select() has been called before */
2157 err = spec->ops.setup_stream(codec, cvt_nid, per_pin->pin_nid,
2158 per_pin->dev_id, stream_tag, format);
2159 unlock:
2160 mutex_unlock(&spec->pcm_lock);
2161 return err;
2162 }
2163
generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)2164 static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
2165 struct hda_codec *codec,
2166 struct snd_pcm_substream *substream)
2167 {
2168 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
2169 return 0;
2170 }
2171
hdmi_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)2172 static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
2173 struct hda_codec *codec,
2174 struct snd_pcm_substream *substream)
2175 {
2176 struct hdmi_spec *spec = codec->spec;
2177 int cvt_idx, pin_idx, pcm_idx;
2178 struct hdmi_spec_per_cvt *per_cvt;
2179 struct hdmi_spec_per_pin *per_pin;
2180 int pinctl;
2181 int err = 0;
2182
2183 mutex_lock(&spec->pcm_lock);
2184 if (hinfo->nid) {
2185 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
2186 if (snd_BUG_ON(pcm_idx < 0)) {
2187 err = -EINVAL;
2188 goto unlock;
2189 }
2190 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
2191 if (snd_BUG_ON(cvt_idx < 0)) {
2192 err = -EINVAL;
2193 goto unlock;
2194 }
2195 per_cvt = get_cvt(spec, cvt_idx);
2196 per_cvt->assigned = false;
2197 hinfo->nid = 0;
2198
2199 azx_stream(get_azx_dev(substream))->stripe = 0;
2200
2201 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2202 clear_bit(pcm_idx, &spec->pcm_in_use);
2203 pin_idx = hinfo_to_pin_index(codec, hinfo);
2204 /*
2205 * In such a case, return 0 to match the behavior in
2206 * hdmi_pcm_open()
2207 */
2208 if (pin_idx < 0)
2209 goto unlock;
2210
2211 per_pin = get_pin(spec, pin_idx);
2212
2213 if (spec->dyn_pin_out) {
2214 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2215 per_pin->dev_id);
2216 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
2217 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
2218 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
2219 AC_VERB_SET_PIN_WIDGET_CONTROL,
2220 pinctl & ~PIN_OUT);
2221 }
2222
2223 mutex_lock(&per_pin->lock);
2224 per_pin->chmap_set = false;
2225 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
2226
2227 per_pin->setup = false;
2228 per_pin->channels = 0;
2229 mutex_unlock(&per_pin->lock);
2230 }
2231
2232 unlock:
2233 mutex_unlock(&spec->pcm_lock);
2234
2235 return err;
2236 }
2237
2238 static const struct hda_pcm_ops generic_ops = {
2239 .open = hdmi_pcm_open,
2240 .close = hdmi_pcm_close,
2241 .prepare = generic_hdmi_playback_pcm_prepare,
2242 .cleanup = generic_hdmi_playback_pcm_cleanup,
2243 };
2244
hdmi_get_spk_alloc(struct hdac_device * hdac,int pcm_idx)2245 static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
2246 {
2247 struct hda_codec *codec = hdac_to_hda_codec(hdac);
2248 struct hdmi_spec *spec = codec->spec;
2249 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2250
2251 if (!per_pin)
2252 return 0;
2253
2254 return per_pin->sink_eld.info.spk_alloc;
2255 }
2256
hdmi_get_chmap(struct hdac_device * hdac,int pcm_idx,unsigned char * chmap)2257 static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
2258 unsigned char *chmap)
2259 {
2260 struct hda_codec *codec = hdac_to_hda_codec(hdac);
2261 struct hdmi_spec *spec = codec->spec;
2262 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2263
2264 /* chmap is already set to 0 in caller */
2265 if (!per_pin)
2266 return;
2267
2268 memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
2269 }
2270
hdmi_set_chmap(struct hdac_device * hdac,int pcm_idx,unsigned char * chmap,int prepared)2271 static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
2272 unsigned char *chmap, int prepared)
2273 {
2274 struct hda_codec *codec = hdac_to_hda_codec(hdac);
2275 struct hdmi_spec *spec = codec->spec;
2276 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2277
2278 if (!per_pin)
2279 return;
2280 mutex_lock(&per_pin->lock);
2281 per_pin->chmap_set = true;
2282 memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
2283 if (prepared)
2284 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
2285 mutex_unlock(&per_pin->lock);
2286 }
2287
is_hdmi_pcm_attached(struct hdac_device * hdac,int pcm_idx)2288 static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
2289 {
2290 struct hda_codec *codec = hdac_to_hda_codec(hdac);
2291 struct hdmi_spec *spec = codec->spec;
2292 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2293
2294 return per_pin ? true:false;
2295 }
2296
generic_hdmi_build_pcms(struct hda_codec * codec)2297 static int generic_hdmi_build_pcms(struct hda_codec *codec)
2298 {
2299 struct hdmi_spec *spec = codec->spec;
2300 int idx, pcm_num;
2301
2302 /* limit the PCM devices to the codec converters or available PINs */
2303 pcm_num = min(spec->num_cvts, spec->num_pins);
2304 codec_dbg(codec, "hdmi: pcm_num set to %d\n", pcm_num);
2305
2306 for (idx = 0; idx < pcm_num; idx++) {
2307 struct hdmi_spec_per_cvt *per_cvt;
2308 struct hda_pcm *info;
2309 struct hda_pcm_stream *pstr;
2310
2311 info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
2312 if (!info)
2313 return -ENOMEM;
2314
2315 spec->pcm_rec[idx].pcm = info;
2316 spec->pcm_used++;
2317 info->pcm_type = HDA_PCM_TYPE_HDMI;
2318 info->own_chmap = true;
2319
2320 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2321 pstr->substreams = 1;
2322 pstr->ops = generic_ops;
2323
2324 per_cvt = get_cvt(spec, 0);
2325 pstr->channels_min = per_cvt->channels_min;
2326 pstr->channels_max = per_cvt->channels_max;
2327
2328 /* pcm number is less than pcm_rec array size */
2329 if (spec->pcm_used >= ARRAY_SIZE(spec->pcm_rec))
2330 break;
2331 /* other pstr fields are set in open */
2332 }
2333
2334 return 0;
2335 }
2336
free_hdmi_jack_priv(struct snd_jack * jack)2337 static void free_hdmi_jack_priv(struct snd_jack *jack)
2338 {
2339 struct hdmi_pcm *pcm = jack->private_data;
2340
2341 pcm->jack = NULL;
2342 }
2343
generic_hdmi_build_jack(struct hda_codec * codec,int pcm_idx)2344 static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
2345 {
2346 char hdmi_str[32] = "HDMI/DP";
2347 struct hdmi_spec *spec = codec->spec;
2348 struct snd_jack *jack;
2349 int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
2350 int err;
2351
2352 if (pcmdev > 0)
2353 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
2354
2355 err = snd_jack_new(codec->card, hdmi_str, SND_JACK_AVOUT, &jack,
2356 true, false);
2357 if (err < 0)
2358 return err;
2359
2360 spec->pcm_rec[pcm_idx].jack = jack;
2361 jack->private_data = &spec->pcm_rec[pcm_idx];
2362 jack->private_free = free_hdmi_jack_priv;
2363 return 0;
2364 }
2365
generic_hdmi_build_controls(struct hda_codec * codec)2366 static int generic_hdmi_build_controls(struct hda_codec *codec)
2367 {
2368 struct hdmi_spec *spec = codec->spec;
2369 int dev, err;
2370 int pin_idx, pcm_idx;
2371
2372 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2373 if (!get_pcm_rec(spec, pcm_idx)->pcm) {
2374 /* no PCM: mark this for skipping permanently */
2375 set_bit(pcm_idx, &spec->pcm_bitmap);
2376 continue;
2377 }
2378
2379 err = generic_hdmi_build_jack(codec, pcm_idx);
2380 if (err < 0)
2381 return err;
2382
2383 /* create the spdif for each pcm
2384 * pin will be bound when monitor is connected
2385 */
2386 err = snd_hda_create_dig_out_ctls(codec,
2387 0, spec->cvt_nids[0],
2388 HDA_PCM_TYPE_HDMI);
2389 if (err < 0)
2390 return err;
2391 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2392
2393 dev = get_pcm_rec(spec, pcm_idx)->device;
2394 if (dev != SNDRV_PCM_INVALID_DEVICE) {
2395 /* add control for ELD Bytes */
2396 err = hdmi_create_eld_ctl(codec, pcm_idx, dev);
2397 if (err < 0)
2398 return err;
2399 }
2400 }
2401
2402 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2403 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2404 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
2405
2406 if (spec->static_pcm_mapping) {
2407 hdmi_attach_hda_pcm(spec, per_pin);
2408 hdmi_pcm_setup_pin(spec, per_pin);
2409 }
2410
2411 pin_eld->eld_valid = false;
2412 hdmi_present_sense(per_pin, 0);
2413 }
2414
2415 /* add channel maps */
2416 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2417 struct hda_pcm *pcm;
2418
2419 pcm = get_pcm_rec(spec, pcm_idx);
2420 if (!pcm || !pcm->pcm)
2421 break;
2422 err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2423 if (err < 0)
2424 return err;
2425 }
2426
2427 return 0;
2428 }
2429
generic_hdmi_init_per_pins(struct hda_codec * codec)2430 static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2431 {
2432 struct hdmi_spec *spec = codec->spec;
2433 int pin_idx;
2434
2435 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2436 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2437
2438 per_pin->codec = codec;
2439 mutex_init(&per_pin->lock);
2440 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2441 eld_proc_new(per_pin, pin_idx);
2442 }
2443 return 0;
2444 }
2445
generic_hdmi_init(struct hda_codec * codec)2446 static int generic_hdmi_init(struct hda_codec *codec)
2447 {
2448 struct hdmi_spec *spec = codec->spec;
2449 int pin_idx;
2450
2451 mutex_lock(&spec->bind_lock);
2452 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2453 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2454 hda_nid_t pin_nid = per_pin->pin_nid;
2455 int dev_id = per_pin->dev_id;
2456
2457 snd_hda_set_dev_select(codec, pin_nid, dev_id);
2458 hdmi_init_pin(codec, pin_nid);
2459 if (codec_has_acomp(codec))
2460 continue;
2461 snd_hda_jack_detect_enable_callback_mst(codec, pin_nid, dev_id,
2462 jack_callback);
2463 }
2464 mutex_unlock(&spec->bind_lock);
2465 return 0;
2466 }
2467
hdmi_array_init(struct hdmi_spec * spec,int nums)2468 static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2469 {
2470 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2471 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2472 }
2473
hdmi_array_free(struct hdmi_spec * spec)2474 static void hdmi_array_free(struct hdmi_spec *spec)
2475 {
2476 snd_array_free(&spec->pins);
2477 snd_array_free(&spec->cvts);
2478 }
2479
generic_spec_free(struct hda_codec * codec)2480 static void generic_spec_free(struct hda_codec *codec)
2481 {
2482 struct hdmi_spec *spec = codec->spec;
2483
2484 if (spec) {
2485 hdmi_array_free(spec);
2486 kfree(spec);
2487 codec->spec = NULL;
2488 }
2489 codec->dp_mst = false;
2490 }
2491
generic_hdmi_free(struct hda_codec * codec)2492 static void generic_hdmi_free(struct hda_codec *codec)
2493 {
2494 struct hdmi_spec *spec = codec->spec;
2495 int pin_idx, pcm_idx;
2496
2497 if (spec->acomp_registered) {
2498 snd_hdac_acomp_exit(&codec->bus->core);
2499 } else if (codec_has_acomp(codec)) {
2500 snd_hdac_acomp_register_notifier(&codec->bus->core, NULL);
2501 }
2502 codec->relaxed_resume = 0;
2503
2504 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2505 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2506 cancel_delayed_work_sync(&per_pin->work);
2507 eld_proc_free(per_pin);
2508 }
2509
2510 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2511 if (spec->pcm_rec[pcm_idx].jack == NULL)
2512 continue;
2513 snd_device_free(codec->card, spec->pcm_rec[pcm_idx].jack);
2514 }
2515
2516 generic_spec_free(codec);
2517 }
2518
generic_hdmi_suspend(struct hda_codec * codec)2519 static int generic_hdmi_suspend(struct hda_codec *codec)
2520 {
2521 struct hdmi_spec *spec = codec->spec;
2522 int pin_idx;
2523
2524 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2525 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2526 cancel_delayed_work_sync(&per_pin->work);
2527 }
2528 return 0;
2529 }
2530
generic_hdmi_resume(struct hda_codec * codec)2531 static int generic_hdmi_resume(struct hda_codec *codec)
2532 {
2533 struct hdmi_spec *spec = codec->spec;
2534 int pin_idx;
2535
2536 codec->patch_ops.init(codec);
2537 snd_hda_regmap_sync(codec);
2538
2539 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2540 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2541 hdmi_present_sense(per_pin, 1);
2542 }
2543 return 0;
2544 }
2545
2546 static const struct hda_codec_ops generic_hdmi_patch_ops = {
2547 .init = generic_hdmi_init,
2548 .free = generic_hdmi_free,
2549 .build_pcms = generic_hdmi_build_pcms,
2550 .build_controls = generic_hdmi_build_controls,
2551 .unsol_event = hdmi_unsol_event,
2552 .suspend = generic_hdmi_suspend,
2553 .resume = generic_hdmi_resume,
2554 };
2555
2556 static const struct hdmi_ops generic_standard_hdmi_ops = {
2557 .pin_get_eld = hdmi_pin_get_eld,
2558 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2559 .pin_hbr_setup = hdmi_pin_hbr_setup,
2560 .setup_stream = hdmi_setup_stream,
2561 };
2562
2563 /* allocate codec->spec and assign/initialize generic parser ops */
alloc_generic_hdmi(struct hda_codec * codec)2564 static int alloc_generic_hdmi(struct hda_codec *codec)
2565 {
2566 struct hdmi_spec *spec;
2567
2568 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2569 if (!spec)
2570 return -ENOMEM;
2571
2572 spec->codec = codec;
2573 spec->ops = generic_standard_hdmi_ops;
2574 spec->dev_num = 1; /* initialize to 1 */
2575 mutex_init(&spec->pcm_lock);
2576 mutex_init(&spec->bind_lock);
2577 snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2578
2579 spec->chmap.ops.get_chmap = hdmi_get_chmap;
2580 spec->chmap.ops.set_chmap = hdmi_set_chmap;
2581 spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
2582 spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc;
2583
2584 codec->spec = spec;
2585 hdmi_array_init(spec, 4);
2586
2587 codec->patch_ops = generic_hdmi_patch_ops;
2588
2589 return 0;
2590 }
2591
2592 /* generic HDMI parser */
patch_generic_hdmi(struct hda_codec * codec)2593 static int patch_generic_hdmi(struct hda_codec *codec)
2594 {
2595 int err;
2596
2597 err = alloc_generic_hdmi(codec);
2598 if (err < 0)
2599 return err;
2600
2601 err = hdmi_parse_codec(codec);
2602 if (err < 0) {
2603 generic_spec_free(codec);
2604 return err;
2605 }
2606
2607 generic_hdmi_init_per_pins(codec);
2608 return 0;
2609 }
2610
2611 /*
2612 * generic audio component binding
2613 */
2614
2615 /* turn on / off the unsol event jack detection dynamically */
reprogram_jack_detect(struct hda_codec * codec,hda_nid_t nid,int dev_id,bool use_acomp)2616 static void reprogram_jack_detect(struct hda_codec *codec, hda_nid_t nid,
2617 int dev_id, bool use_acomp)
2618 {
2619 struct hda_jack_tbl *tbl;
2620
2621 tbl = snd_hda_jack_tbl_get_mst(codec, nid, dev_id);
2622 if (tbl) {
2623 /* clear unsol even if component notifier is used, or re-enable
2624 * if notifier is cleared
2625 */
2626 unsigned int val = use_acomp ? 0 : (AC_USRSP_EN | tbl->tag);
2627 snd_hda_codec_write_cache(codec, nid, 0,
2628 AC_VERB_SET_UNSOLICITED_ENABLE, val);
2629 }
2630 }
2631
2632 /* set up / clear component notifier dynamically */
generic_acomp_notifier_set(struct drm_audio_component * acomp,bool use_acomp)2633 static void generic_acomp_notifier_set(struct drm_audio_component *acomp,
2634 bool use_acomp)
2635 {
2636 struct hdmi_spec *spec;
2637 int i;
2638
2639 spec = container_of(acomp->audio_ops, struct hdmi_spec, drm_audio_ops);
2640 mutex_lock(&spec->bind_lock);
2641 spec->use_acomp_notifier = use_acomp;
2642 spec->codec->relaxed_resume = use_acomp;
2643 spec->codec->bus->keep_power = 0;
2644 /* reprogram each jack detection logic depending on the notifier */
2645 for (i = 0; i < spec->num_pins; i++)
2646 reprogram_jack_detect(spec->codec,
2647 get_pin(spec, i)->pin_nid,
2648 get_pin(spec, i)->dev_id,
2649 use_acomp);
2650 mutex_unlock(&spec->bind_lock);
2651 }
2652
2653 /* enable / disable the notifier via master bind / unbind */
generic_acomp_master_bind(struct device * dev,struct drm_audio_component * acomp)2654 static int generic_acomp_master_bind(struct device *dev,
2655 struct drm_audio_component *acomp)
2656 {
2657 generic_acomp_notifier_set(acomp, true);
2658 return 0;
2659 }
2660
generic_acomp_master_unbind(struct device * dev,struct drm_audio_component * acomp)2661 static void generic_acomp_master_unbind(struct device *dev,
2662 struct drm_audio_component *acomp)
2663 {
2664 generic_acomp_notifier_set(acomp, false);
2665 }
2666
2667 /* check whether both HD-audio and DRM PCI devices belong to the same bus */
match_bound_vga(struct device * dev,int subtype,void * data)2668 static int match_bound_vga(struct device *dev, int subtype, void *data)
2669 {
2670 struct hdac_bus *bus = data;
2671 struct pci_dev *pci, *master;
2672
2673 if (!dev_is_pci(dev) || !dev_is_pci(bus->dev))
2674 return 0;
2675 master = to_pci_dev(bus->dev);
2676 pci = to_pci_dev(dev);
2677 return master->bus == pci->bus;
2678 }
2679
2680 /* audio component notifier for AMD/Nvidia HDMI codecs */
generic_acomp_pin_eld_notify(void * audio_ptr,int port,int dev_id)2681 static void generic_acomp_pin_eld_notify(void *audio_ptr, int port, int dev_id)
2682 {
2683 struct hda_codec *codec = audio_ptr;
2684 struct hdmi_spec *spec = codec->spec;
2685 hda_nid_t pin_nid = spec->port2pin(codec, port);
2686
2687 if (!pin_nid)
2688 return;
2689 if (get_wcaps_type(get_wcaps(codec, pin_nid)) != AC_WID_PIN)
2690 return;
2691 /* skip notification during system suspend (but not in runtime PM);
2692 * the state will be updated at resume
2693 */
2694 if (codec->core.dev.power.power_state.event == PM_EVENT_SUSPEND)
2695 return;
2696
2697 check_presence_and_report(codec, pin_nid, dev_id);
2698 }
2699
2700 /* set up the private drm_audio_ops from the template */
setup_drm_audio_ops(struct hda_codec * codec,const struct drm_audio_component_audio_ops * ops)2701 static void setup_drm_audio_ops(struct hda_codec *codec,
2702 const struct drm_audio_component_audio_ops *ops)
2703 {
2704 struct hdmi_spec *spec = codec->spec;
2705
2706 spec->drm_audio_ops.audio_ptr = codec;
2707 /* intel_audio_codec_enable() or intel_audio_codec_disable()
2708 * will call pin_eld_notify with using audio_ptr pointer
2709 * We need make sure audio_ptr is really setup
2710 */
2711 wmb();
2712 spec->drm_audio_ops.pin2port = ops->pin2port;
2713 spec->drm_audio_ops.pin_eld_notify = ops->pin_eld_notify;
2714 spec->drm_audio_ops.master_bind = ops->master_bind;
2715 spec->drm_audio_ops.master_unbind = ops->master_unbind;
2716 }
2717
2718 /* initialize the generic HDMI audio component */
generic_acomp_init(struct hda_codec * codec,const struct drm_audio_component_audio_ops * ops,int (* port2pin)(struct hda_codec *,int))2719 static void generic_acomp_init(struct hda_codec *codec,
2720 const struct drm_audio_component_audio_ops *ops,
2721 int (*port2pin)(struct hda_codec *, int))
2722 {
2723 struct hdmi_spec *spec = codec->spec;
2724
2725 if (!enable_acomp) {
2726 codec_info(codec, "audio component disabled by module option\n");
2727 return;
2728 }
2729
2730 spec->port2pin = port2pin;
2731 setup_drm_audio_ops(codec, ops);
2732 if (!snd_hdac_acomp_init(&codec->bus->core, &spec->drm_audio_ops,
2733 match_bound_vga, 0)) {
2734 spec->acomp_registered = true;
2735 }
2736 }
2737
2738 /*
2739 * Intel codec parsers and helpers
2740 */
2741
2742 #define INTEL_GET_VENDOR_VERB 0xf81
2743 #define INTEL_SET_VENDOR_VERB 0x781
2744 #define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2745 #define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2746
intel_haswell_enable_all_pins(struct hda_codec * codec,bool update_tree)2747 static void intel_haswell_enable_all_pins(struct hda_codec *codec,
2748 bool update_tree)
2749 {
2750 unsigned int vendor_param;
2751 struct hdmi_spec *spec = codec->spec;
2752
2753 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2754 INTEL_GET_VENDOR_VERB, 0);
2755 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2756 return;
2757
2758 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2759 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2760 INTEL_SET_VENDOR_VERB, vendor_param);
2761 if (vendor_param == -1)
2762 return;
2763
2764 if (update_tree)
2765 snd_hda_codec_update_widgets(codec);
2766 }
2767
intel_haswell_fixup_enable_dp12(struct hda_codec * codec)2768 static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2769 {
2770 unsigned int vendor_param;
2771 struct hdmi_spec *spec = codec->spec;
2772
2773 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2774 INTEL_GET_VENDOR_VERB, 0);
2775 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2776 return;
2777
2778 /* enable DP1.2 mode */
2779 vendor_param |= INTEL_EN_DP12;
2780 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2781 snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
2782 INTEL_SET_VENDOR_VERB, vendor_param);
2783 }
2784
2785 /* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2786 * Otherwise you may get severe h/w communication errors.
2787 */
haswell_set_power_state(struct hda_codec * codec,hda_nid_t fg,unsigned int power_state)2788 static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2789 unsigned int power_state)
2790 {
2791 if (power_state == AC_PWRST_D0) {
2792 intel_haswell_enable_all_pins(codec, false);
2793 intel_haswell_fixup_enable_dp12(codec);
2794 }
2795
2796 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2797 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2798 }
2799
2800 /* There is a fixed mapping between audio pin node and display port.
2801 * on SNB, IVY, HSW, BSW, SKL, BXT, KBL:
2802 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
2803 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
2804 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
2805 *
2806 * on VLV, ILK:
2807 * Pin Widget 4 - PORT B (port = 1 in i915 driver)
2808 * Pin Widget 5 - PORT C (port = 2 in i915 driver)
2809 * Pin Widget 6 - PORT D (port = 3 in i915 driver)
2810 */
intel_base_nid(struct hda_codec * codec)2811 static int intel_base_nid(struct hda_codec *codec)
2812 {
2813 switch (codec->core.vendor_id) {
2814 case 0x80860054: /* ILK */
2815 case 0x80862804: /* ILK */
2816 case 0x80862882: /* VLV */
2817 return 4;
2818 default:
2819 return 5;
2820 }
2821 }
2822
intel_pin2port(void * audio_ptr,int pin_nid)2823 static int intel_pin2port(void *audio_ptr, int pin_nid)
2824 {
2825 struct hda_codec *codec = audio_ptr;
2826 struct hdmi_spec *spec = codec->spec;
2827 int base_nid, i;
2828
2829 if (!spec->port_num) {
2830 base_nid = intel_base_nid(codec);
2831 if (WARN_ON(pin_nid < base_nid || pin_nid >= base_nid + 3))
2832 return -1;
2833 return pin_nid - base_nid + 1;
2834 }
2835
2836 /*
2837 * looking for the pin number in the mapping table and return
2838 * the index which indicate the port number
2839 */
2840 for (i = 0; i < spec->port_num; i++) {
2841 if (pin_nid == spec->port_map[i])
2842 return i;
2843 }
2844
2845 codec_info(codec, "Can't find the HDMI/DP port for pin NID 0x%x\n", pin_nid);
2846 return -1;
2847 }
2848
intel_port2pin(struct hda_codec * codec,int port)2849 static int intel_port2pin(struct hda_codec *codec, int port)
2850 {
2851 struct hdmi_spec *spec = codec->spec;
2852
2853 if (!spec->port_num) {
2854 /* we assume only from port-B to port-D */
2855 if (port < 1 || port > 3)
2856 return 0;
2857 return port + intel_base_nid(codec) - 1;
2858 }
2859
2860 if (port < 0 || port >= spec->port_num)
2861 return 0;
2862 return spec->port_map[port];
2863 }
2864
intel_pin_eld_notify(void * audio_ptr,int port,int pipe)2865 static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
2866 {
2867 struct hda_codec *codec = audio_ptr;
2868 int pin_nid;
2869 int dev_id = pipe;
2870
2871 pin_nid = intel_port2pin(codec, port);
2872 if (!pin_nid)
2873 return;
2874 /* skip notification during system suspend (but not in runtime PM);
2875 * the state will be updated at resume
2876 */
2877 if (codec->core.dev.power.power_state.event == PM_EVENT_SUSPEND)
2878 return;
2879
2880 snd_hdac_i915_set_bclk(&codec->bus->core);
2881 check_presence_and_report(codec, pin_nid, dev_id);
2882 }
2883
2884 static const struct drm_audio_component_audio_ops intel_audio_ops = {
2885 .pin2port = intel_pin2port,
2886 .pin_eld_notify = intel_pin_eld_notify,
2887 };
2888
2889 /* register i915 component pin_eld_notify callback */
register_i915_notifier(struct hda_codec * codec)2890 static void register_i915_notifier(struct hda_codec *codec)
2891 {
2892 struct hdmi_spec *spec = codec->spec;
2893
2894 spec->use_acomp_notifier = true;
2895 spec->port2pin = intel_port2pin;
2896 setup_drm_audio_ops(codec, &intel_audio_ops);
2897 snd_hdac_acomp_register_notifier(&codec->bus->core,
2898 &spec->drm_audio_ops);
2899 /* no need for forcible resume for jack check thanks to notifier */
2900 codec->relaxed_resume = 1;
2901 }
2902
2903 /* setup_stream ops override for HSW+ */
i915_hsw_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)2904 static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
2905 hda_nid_t pin_nid, int dev_id, u32 stream_tag,
2906 int format)
2907 {
2908 struct hdmi_spec *spec = codec->spec;
2909 int pin_idx = pin_id_to_pin_index(codec, pin_nid, dev_id);
2910 struct hdmi_spec_per_pin *per_pin;
2911 int res;
2912
2913 if (pin_idx < 0)
2914 per_pin = NULL;
2915 else
2916 per_pin = get_pin(spec, pin_idx);
2917
2918 haswell_verify_D0(codec, cvt_nid, pin_nid);
2919
2920 if (spec->silent_stream_type == SILENT_STREAM_KAE && per_pin && per_pin->silent_stream) {
2921 silent_stream_set_kae(codec, per_pin, false);
2922 /* wait for pending transfers in codec to clear */
2923 usleep_range(100, 200);
2924 }
2925
2926 res = hdmi_setup_stream(codec, cvt_nid, pin_nid, dev_id,
2927 stream_tag, format);
2928
2929 if (spec->silent_stream_type == SILENT_STREAM_KAE && per_pin && per_pin->silent_stream) {
2930 usleep_range(100, 200);
2931 silent_stream_set_kae(codec, per_pin, true);
2932 }
2933
2934 return res;
2935 }
2936
2937 /* pin_cvt_fixup ops override for HSW+ and VLV+ */
i915_pin_cvt_fixup(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)2938 static void i915_pin_cvt_fixup(struct hda_codec *codec,
2939 struct hdmi_spec_per_pin *per_pin,
2940 hda_nid_t cvt_nid)
2941 {
2942 if (per_pin) {
2943 haswell_verify_D0(codec, per_pin->cvt_nid, per_pin->pin_nid);
2944 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2945 per_pin->dev_id);
2946 intel_verify_pin_cvt_connect(codec, per_pin);
2947 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
2948 per_pin->dev_id, per_pin->mux_idx);
2949 } else {
2950 intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
2951 }
2952 }
2953
i915_adlp_hdmi_suspend(struct hda_codec * codec)2954 static int i915_adlp_hdmi_suspend(struct hda_codec *codec)
2955 {
2956 struct hdmi_spec *spec = codec->spec;
2957 bool silent_streams = false;
2958 int pin_idx, res;
2959
2960 res = generic_hdmi_suspend(codec);
2961
2962 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2963 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2964
2965 if (per_pin->silent_stream) {
2966 silent_streams = true;
2967 break;
2968 }
2969 }
2970
2971 if (silent_streams && spec->silent_stream_type == SILENT_STREAM_KAE) {
2972 /*
2973 * stream-id should remain programmed when codec goes
2974 * to runtime suspend
2975 */
2976 codec->no_stream_clean_at_suspend = 1;
2977
2978 /*
2979 * the system might go to S3, in which case keep-alive
2980 * must be reprogrammed upon resume
2981 */
2982 codec->forced_resume = 1;
2983
2984 codec_dbg(codec, "HDMI: KAE active at suspend\n");
2985 } else {
2986 codec->no_stream_clean_at_suspend = 0;
2987 codec->forced_resume = 0;
2988 }
2989
2990 return res;
2991 }
2992
i915_adlp_hdmi_resume(struct hda_codec * codec)2993 static int i915_adlp_hdmi_resume(struct hda_codec *codec)
2994 {
2995 struct hdmi_spec *spec = codec->spec;
2996 int pin_idx, res;
2997
2998 res = generic_hdmi_resume(codec);
2999
3000 /* KAE not programmed at suspend, nothing to do here */
3001 if (!codec->no_stream_clean_at_suspend)
3002 return res;
3003
3004 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3005 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3006
3007 /*
3008 * If system was in suspend with monitor connected,
3009 * the codec setting may have been lost. Re-enable
3010 * keep-alive.
3011 */
3012 if (per_pin->silent_stream) {
3013 unsigned int param;
3014
3015 param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0,
3016 AC_VERB_GET_CONV, 0);
3017 if (!param) {
3018 codec_dbg(codec, "HDMI: KAE: restore stream id\n");
3019 silent_stream_enable_i915(codec, per_pin);
3020 }
3021
3022 param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0,
3023 AC_VERB_GET_DIGI_CONVERT_1, 0);
3024 if (!(param & (AC_DIG3_KAE << 16))) {
3025 codec_dbg(codec, "HDMI: KAE: restore DIG3_KAE\n");
3026 silent_stream_set_kae(codec, per_pin, true);
3027 }
3028 }
3029 }
3030
3031 return res;
3032 }
3033
3034 /* precondition and allocation for Intel codecs */
alloc_intel_hdmi(struct hda_codec * codec)3035 static int alloc_intel_hdmi(struct hda_codec *codec)
3036 {
3037 int err;
3038
3039 /* requires i915 binding */
3040 if (!codec->bus->core.audio_component) {
3041 codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
3042 /* set probe_id here to prevent generic fallback binding */
3043 codec->probe_id = HDA_CODEC_ID_SKIP_PROBE;
3044 return -ENODEV;
3045 }
3046
3047 err = alloc_generic_hdmi(codec);
3048 if (err < 0)
3049 return err;
3050 /* no need to handle unsol events */
3051 codec->patch_ops.unsol_event = NULL;
3052 return 0;
3053 }
3054
3055 /* parse and post-process for Intel codecs */
parse_intel_hdmi(struct hda_codec * codec)3056 static int parse_intel_hdmi(struct hda_codec *codec)
3057 {
3058 int err, retries = 3;
3059
3060 do {
3061 err = hdmi_parse_codec(codec);
3062 } while (err < 0 && retries--);
3063
3064 if (err < 0) {
3065 generic_spec_free(codec);
3066 return err;
3067 }
3068
3069 generic_hdmi_init_per_pins(codec);
3070 register_i915_notifier(codec);
3071 return 0;
3072 }
3073
3074 /* Intel Haswell and onwards; audio component with eld notifier */
intel_hsw_common_init(struct hda_codec * codec,hda_nid_t vendor_nid,const int * port_map,int port_num,int dev_num,bool send_silent_stream)3075 static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid,
3076 const int *port_map, int port_num, int dev_num,
3077 bool send_silent_stream)
3078 {
3079 struct hdmi_spec *spec;
3080 int err;
3081
3082 err = alloc_intel_hdmi(codec);
3083 if (err < 0)
3084 return err;
3085 spec = codec->spec;
3086 codec->dp_mst = true;
3087 spec->vendor_nid = vendor_nid;
3088 spec->port_map = port_map;
3089 spec->port_num = port_num;
3090 spec->intel_hsw_fixup = true;
3091 spec->dev_num = dev_num;
3092
3093 intel_haswell_enable_all_pins(codec, true);
3094 intel_haswell_fixup_enable_dp12(codec);
3095
3096 codec->display_power_control = 1;
3097
3098 codec->patch_ops.set_power_state = haswell_set_power_state;
3099 codec->depop_delay = 0;
3100 codec->auto_runtime_pm = 1;
3101
3102 spec->ops.setup_stream = i915_hsw_setup_stream;
3103 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
3104
3105 /*
3106 * Enable silent stream feature, if it is enabled via
3107 * module param or Kconfig option
3108 */
3109 if (send_silent_stream)
3110 spec->silent_stream_type = SILENT_STREAM_I915;
3111
3112 return parse_intel_hdmi(codec);
3113 }
3114
patch_i915_hsw_hdmi(struct hda_codec * codec)3115 static int patch_i915_hsw_hdmi(struct hda_codec *codec)
3116 {
3117 return intel_hsw_common_init(codec, 0x08, NULL, 0, 3,
3118 enable_silent_stream);
3119 }
3120
patch_i915_glk_hdmi(struct hda_codec * codec)3121 static int patch_i915_glk_hdmi(struct hda_codec *codec)
3122 {
3123 /*
3124 * Silent stream calls audio component .get_power() from
3125 * .pin_eld_notify(). On GLK this will deadlock in i915 due
3126 * to the audio vs. CDCLK workaround.
3127 */
3128 return intel_hsw_common_init(codec, 0x0b, NULL, 0, 3, false);
3129 }
3130
patch_i915_icl_hdmi(struct hda_codec * codec)3131 static int patch_i915_icl_hdmi(struct hda_codec *codec)
3132 {
3133 /*
3134 * pin to port mapping table where the value indicate the pin number and
3135 * the index indicate the port number.
3136 */
3137 static const int map[] = {0x0, 0x4, 0x6, 0x8, 0xa, 0xb};
3138
3139 return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map), 3,
3140 enable_silent_stream);
3141 }
3142
patch_i915_tgl_hdmi(struct hda_codec * codec)3143 static int patch_i915_tgl_hdmi(struct hda_codec *codec)
3144 {
3145 /*
3146 * pin to port mapping table where the value indicate the pin number and
3147 * the index indicate the port number.
3148 */
3149 static const int map[] = {0x4, 0x6, 0x8, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf};
3150
3151 return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map), 4,
3152 enable_silent_stream);
3153 }
3154
patch_i915_adlp_hdmi(struct hda_codec * codec)3155 static int patch_i915_adlp_hdmi(struct hda_codec *codec)
3156 {
3157 struct hdmi_spec *spec;
3158 int res;
3159
3160 res = patch_i915_tgl_hdmi(codec);
3161 if (!res) {
3162 spec = codec->spec;
3163
3164 if (spec->silent_stream_type) {
3165 spec->silent_stream_type = SILENT_STREAM_KAE;
3166
3167 codec->patch_ops.resume = i915_adlp_hdmi_resume;
3168 codec->patch_ops.suspend = i915_adlp_hdmi_suspend;
3169 }
3170 }
3171
3172 return res;
3173 }
3174
3175 /* Intel Baytrail and Braswell; with eld notifier */
patch_i915_byt_hdmi(struct hda_codec * codec)3176 static int patch_i915_byt_hdmi(struct hda_codec *codec)
3177 {
3178 struct hdmi_spec *spec;
3179 int err;
3180
3181 err = alloc_intel_hdmi(codec);
3182 if (err < 0)
3183 return err;
3184 spec = codec->spec;
3185
3186 /* For Valleyview/Cherryview, only the display codec is in the display
3187 * power well and can use link_power ops to request/release the power.
3188 */
3189 codec->display_power_control = 1;
3190
3191 codec->depop_delay = 0;
3192 codec->auto_runtime_pm = 1;
3193
3194 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
3195
3196 return parse_intel_hdmi(codec);
3197 }
3198
3199 /* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
patch_i915_cpt_hdmi(struct hda_codec * codec)3200 static int patch_i915_cpt_hdmi(struct hda_codec *codec)
3201 {
3202 int err;
3203
3204 err = alloc_intel_hdmi(codec);
3205 if (err < 0)
3206 return err;
3207 return parse_intel_hdmi(codec);
3208 }
3209
3210 /*
3211 * Shared non-generic implementations
3212 */
3213
simple_playback_build_pcms(struct hda_codec * codec)3214 static int simple_playback_build_pcms(struct hda_codec *codec)
3215 {
3216 struct hdmi_spec *spec = codec->spec;
3217 struct hda_pcm *info;
3218 unsigned int chans;
3219 struct hda_pcm_stream *pstr;
3220 struct hdmi_spec_per_cvt *per_cvt;
3221
3222 per_cvt = get_cvt(spec, 0);
3223 chans = get_wcaps(codec, per_cvt->cvt_nid);
3224 chans = get_wcaps_channels(chans);
3225
3226 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
3227 if (!info)
3228 return -ENOMEM;
3229 spec->pcm_rec[0].pcm = info;
3230 info->pcm_type = HDA_PCM_TYPE_HDMI;
3231 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
3232 *pstr = spec->pcm_playback;
3233 pstr->nid = per_cvt->cvt_nid;
3234 if (pstr->channels_max <= 2 && chans && chans <= 16)
3235 pstr->channels_max = chans;
3236
3237 return 0;
3238 }
3239
3240 /* unsolicited event for jack sensing */
simple_hdmi_unsol_event(struct hda_codec * codec,unsigned int res)3241 static void simple_hdmi_unsol_event(struct hda_codec *codec,
3242 unsigned int res)
3243 {
3244 snd_hda_jack_set_dirty_all(codec);
3245 snd_hda_jack_report_sync(codec);
3246 }
3247
3248 /* generic_hdmi_build_jack can be used for simple_hdmi, too,
3249 * as long as spec->pins[] is set correctly
3250 */
3251 #define simple_hdmi_build_jack generic_hdmi_build_jack
3252
simple_playback_build_controls(struct hda_codec * codec)3253 static int simple_playback_build_controls(struct hda_codec *codec)
3254 {
3255 struct hdmi_spec *spec = codec->spec;
3256 struct hdmi_spec_per_cvt *per_cvt;
3257 int err;
3258
3259 per_cvt = get_cvt(spec, 0);
3260 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
3261 per_cvt->cvt_nid,
3262 HDA_PCM_TYPE_HDMI);
3263 if (err < 0)
3264 return err;
3265 return simple_hdmi_build_jack(codec, 0);
3266 }
3267
simple_playback_init(struct hda_codec * codec)3268 static int simple_playback_init(struct hda_codec *codec)
3269 {
3270 struct hdmi_spec *spec = codec->spec;
3271 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
3272 hda_nid_t pin = per_pin->pin_nid;
3273
3274 snd_hda_codec_write(codec, pin, 0,
3275 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
3276 /* some codecs require to unmute the pin */
3277 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
3278 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
3279 AMP_OUT_UNMUTE);
3280 snd_hda_jack_detect_enable(codec, pin, per_pin->dev_id);
3281 return 0;
3282 }
3283
simple_playback_free(struct hda_codec * codec)3284 static void simple_playback_free(struct hda_codec *codec)
3285 {
3286 struct hdmi_spec *spec = codec->spec;
3287
3288 hdmi_array_free(spec);
3289 kfree(spec);
3290 }
3291
3292 /*
3293 * Nvidia specific implementations
3294 */
3295
3296 #define Nv_VERB_SET_Channel_Allocation 0xF79
3297 #define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
3298 #define Nv_VERB_SET_Audio_Protection_On 0xF98
3299 #define Nv_VERB_SET_Audio_Protection_Off 0xF99
3300
3301 #define nvhdmi_master_con_nid_7x 0x04
3302 #define nvhdmi_master_pin_nid_7x 0x05
3303
3304 static const hda_nid_t nvhdmi_con_nids_7x[4] = {
3305 /*front, rear, clfe, rear_surr */
3306 0x6, 0x8, 0xa, 0xc,
3307 };
3308
3309 static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
3310 /* set audio protect on */
3311 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
3312 /* enable digital output on pin widget */
3313 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3314 {} /* terminator */
3315 };
3316
3317 static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
3318 /* set audio protect on */
3319 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
3320 /* enable digital output on pin widget */
3321 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3322 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3323 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3324 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3325 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3326 {} /* terminator */
3327 };
3328
3329 #ifdef LIMITED_RATE_FMT_SUPPORT
3330 /* support only the safe format and rate */
3331 #define SUPPORTED_RATES SNDRV_PCM_RATE_48000
3332 #define SUPPORTED_MAXBPS 16
3333 #define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
3334 #else
3335 /* support all rates and formats */
3336 #define SUPPORTED_RATES \
3337 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
3338 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
3339 SNDRV_PCM_RATE_192000)
3340 #define SUPPORTED_MAXBPS 24
3341 #define SUPPORTED_FORMATS \
3342 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
3343 #endif
3344
nvhdmi_7x_init_2ch(struct hda_codec * codec)3345 static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
3346 {
3347 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
3348 return 0;
3349 }
3350
nvhdmi_7x_init_8ch(struct hda_codec * codec)3351 static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
3352 {
3353 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
3354 return 0;
3355 }
3356
3357 static const unsigned int channels_2_6_8[] = {
3358 2, 6, 8
3359 };
3360
3361 static const unsigned int channels_2_8[] = {
3362 2, 8
3363 };
3364
3365 static const struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
3366 .count = ARRAY_SIZE(channels_2_6_8),
3367 .list = channels_2_6_8,
3368 .mask = 0,
3369 };
3370
3371 static const struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
3372 .count = ARRAY_SIZE(channels_2_8),
3373 .list = channels_2_8,
3374 .mask = 0,
3375 };
3376
simple_playback_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3377 static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
3378 struct hda_codec *codec,
3379 struct snd_pcm_substream *substream)
3380 {
3381 struct hdmi_spec *spec = codec->spec;
3382 const struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
3383
3384 switch (codec->preset->vendor_id) {
3385 case 0x10de0002:
3386 case 0x10de0003:
3387 case 0x10de0005:
3388 case 0x10de0006:
3389 hw_constraints_channels = &hw_constraints_2_8_channels;
3390 break;
3391 case 0x10de0007:
3392 hw_constraints_channels = &hw_constraints_2_6_8_channels;
3393 break;
3394 default:
3395 break;
3396 }
3397
3398 if (hw_constraints_channels != NULL) {
3399 snd_pcm_hw_constraint_list(substream->runtime, 0,
3400 SNDRV_PCM_HW_PARAM_CHANNELS,
3401 hw_constraints_channels);
3402 } else {
3403 snd_pcm_hw_constraint_step(substream->runtime, 0,
3404 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
3405 }
3406
3407 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
3408 }
3409
simple_playback_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3410 static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
3411 struct hda_codec *codec,
3412 struct snd_pcm_substream *substream)
3413 {
3414 struct hdmi_spec *spec = codec->spec;
3415 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
3416 }
3417
simple_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3418 static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
3419 struct hda_codec *codec,
3420 unsigned int stream_tag,
3421 unsigned int format,
3422 struct snd_pcm_substream *substream)
3423 {
3424 struct hdmi_spec *spec = codec->spec;
3425 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
3426 stream_tag, format, substream);
3427 }
3428
3429 static const struct hda_pcm_stream simple_pcm_playback = {
3430 .substreams = 1,
3431 .channels_min = 2,
3432 .channels_max = 2,
3433 .ops = {
3434 .open = simple_playback_pcm_open,
3435 .close = simple_playback_pcm_close,
3436 .prepare = simple_playback_pcm_prepare
3437 },
3438 };
3439
3440 static const struct hda_codec_ops simple_hdmi_patch_ops = {
3441 .build_controls = simple_playback_build_controls,
3442 .build_pcms = simple_playback_build_pcms,
3443 .init = simple_playback_init,
3444 .free = simple_playback_free,
3445 .unsol_event = simple_hdmi_unsol_event,
3446 };
3447
patch_simple_hdmi(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid)3448 static int patch_simple_hdmi(struct hda_codec *codec,
3449 hda_nid_t cvt_nid, hda_nid_t pin_nid)
3450 {
3451 struct hdmi_spec *spec;
3452 struct hdmi_spec_per_cvt *per_cvt;
3453 struct hdmi_spec_per_pin *per_pin;
3454
3455 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
3456 if (!spec)
3457 return -ENOMEM;
3458
3459 spec->codec = codec;
3460 codec->spec = spec;
3461 hdmi_array_init(spec, 1);
3462
3463 spec->multiout.num_dacs = 0; /* no analog */
3464 spec->multiout.max_channels = 2;
3465 spec->multiout.dig_out_nid = cvt_nid;
3466 spec->num_cvts = 1;
3467 spec->num_pins = 1;
3468 per_pin = snd_array_new(&spec->pins);
3469 per_cvt = snd_array_new(&spec->cvts);
3470 if (!per_pin || !per_cvt) {
3471 simple_playback_free(codec);
3472 return -ENOMEM;
3473 }
3474 per_cvt->cvt_nid = cvt_nid;
3475 per_pin->pin_nid = pin_nid;
3476 spec->pcm_playback = simple_pcm_playback;
3477
3478 codec->patch_ops = simple_hdmi_patch_ops;
3479
3480 return 0;
3481 }
3482
nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec * codec,int channels)3483 static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
3484 int channels)
3485 {
3486 unsigned int chanmask;
3487 int chan = channels ? (channels - 1) : 1;
3488
3489 switch (channels) {
3490 default:
3491 case 0:
3492 case 2:
3493 chanmask = 0x00;
3494 break;
3495 case 4:
3496 chanmask = 0x08;
3497 break;
3498 case 6:
3499 chanmask = 0x0b;
3500 break;
3501 case 8:
3502 chanmask = 0x13;
3503 break;
3504 }
3505
3506 /* Set the audio infoframe channel allocation and checksum fields. The
3507 * channel count is computed implicitly by the hardware. */
3508 snd_hda_codec_write(codec, 0x1, 0,
3509 Nv_VERB_SET_Channel_Allocation, chanmask);
3510
3511 snd_hda_codec_write(codec, 0x1, 0,
3512 Nv_VERB_SET_Info_Frame_Checksum,
3513 (0x71 - chan - chanmask));
3514 }
3515
nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3516 static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
3517 struct hda_codec *codec,
3518 struct snd_pcm_substream *substream)
3519 {
3520 struct hdmi_spec *spec = codec->spec;
3521 int i;
3522
3523 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
3524 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
3525 for (i = 0; i < 4; i++) {
3526 /* set the stream id */
3527 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
3528 AC_VERB_SET_CHANNEL_STREAMID, 0);
3529 /* set the stream format */
3530 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
3531 AC_VERB_SET_STREAM_FORMAT, 0);
3532 }
3533
3534 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
3535 * streams are disabled. */
3536 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3537
3538 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
3539 }
3540
nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3541 static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
3542 struct hda_codec *codec,
3543 unsigned int stream_tag,
3544 unsigned int format,
3545 struct snd_pcm_substream *substream)
3546 {
3547 int chs;
3548 unsigned int dataDCC2, channel_id;
3549 int i;
3550 struct hdmi_spec *spec = codec->spec;
3551 struct hda_spdif_out *spdif;
3552 struct hdmi_spec_per_cvt *per_cvt;
3553
3554 mutex_lock(&codec->spdif_mutex);
3555 per_cvt = get_cvt(spec, 0);
3556 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
3557
3558 chs = substream->runtime->channels;
3559
3560 dataDCC2 = 0x2;
3561
3562 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
3563 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
3564 snd_hda_codec_write(codec,
3565 nvhdmi_master_con_nid_7x,
3566 0,
3567 AC_VERB_SET_DIGI_CONVERT_1,
3568 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
3569
3570 /* set the stream id */
3571 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3572 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
3573
3574 /* set the stream format */
3575 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3576 AC_VERB_SET_STREAM_FORMAT, format);
3577
3578 /* turn on again (if needed) */
3579 /* enable and set the channel status audio/data flag */
3580 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
3581 snd_hda_codec_write(codec,
3582 nvhdmi_master_con_nid_7x,
3583 0,
3584 AC_VERB_SET_DIGI_CONVERT_1,
3585 spdif->ctls & 0xff);
3586 snd_hda_codec_write(codec,
3587 nvhdmi_master_con_nid_7x,
3588 0,
3589 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3590 }
3591
3592 for (i = 0; i < 4; i++) {
3593 if (chs == 2)
3594 channel_id = 0;
3595 else
3596 channel_id = i * 2;
3597
3598 /* turn off SPDIF once;
3599 *otherwise the IEC958 bits won't be updated
3600 */
3601 if (codec->spdif_status_reset &&
3602 (spdif->ctls & AC_DIG1_ENABLE))
3603 snd_hda_codec_write(codec,
3604 nvhdmi_con_nids_7x[i],
3605 0,
3606 AC_VERB_SET_DIGI_CONVERT_1,
3607 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
3608 /* set the stream id */
3609 snd_hda_codec_write(codec,
3610 nvhdmi_con_nids_7x[i],
3611 0,
3612 AC_VERB_SET_CHANNEL_STREAMID,
3613 (stream_tag << 4) | channel_id);
3614 /* set the stream format */
3615 snd_hda_codec_write(codec,
3616 nvhdmi_con_nids_7x[i],
3617 0,
3618 AC_VERB_SET_STREAM_FORMAT,
3619 format);
3620 /* turn on again (if needed) */
3621 /* enable and set the channel status audio/data flag */
3622 if (codec->spdif_status_reset &&
3623 (spdif->ctls & AC_DIG1_ENABLE)) {
3624 snd_hda_codec_write(codec,
3625 nvhdmi_con_nids_7x[i],
3626 0,
3627 AC_VERB_SET_DIGI_CONVERT_1,
3628 spdif->ctls & 0xff);
3629 snd_hda_codec_write(codec,
3630 nvhdmi_con_nids_7x[i],
3631 0,
3632 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3633 }
3634 }
3635
3636 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
3637
3638 mutex_unlock(&codec->spdif_mutex);
3639 return 0;
3640 }
3641
3642 static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
3643 .substreams = 1,
3644 .channels_min = 2,
3645 .channels_max = 8,
3646 .nid = nvhdmi_master_con_nid_7x,
3647 .rates = SUPPORTED_RATES,
3648 .maxbps = SUPPORTED_MAXBPS,
3649 .formats = SUPPORTED_FORMATS,
3650 .ops = {
3651 .open = simple_playback_pcm_open,
3652 .close = nvhdmi_8ch_7x_pcm_close,
3653 .prepare = nvhdmi_8ch_7x_pcm_prepare
3654 },
3655 };
3656
patch_nvhdmi_2ch(struct hda_codec * codec)3657 static int patch_nvhdmi_2ch(struct hda_codec *codec)
3658 {
3659 struct hdmi_spec *spec;
3660 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
3661 nvhdmi_master_pin_nid_7x);
3662 if (err < 0)
3663 return err;
3664
3665 codec->patch_ops.init = nvhdmi_7x_init_2ch;
3666 /* override the PCM rates, etc, as the codec doesn't give full list */
3667 spec = codec->spec;
3668 spec->pcm_playback.rates = SUPPORTED_RATES;
3669 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
3670 spec->pcm_playback.formats = SUPPORTED_FORMATS;
3671 spec->nv_dp_workaround = true;
3672 return 0;
3673 }
3674
nvhdmi_7x_8ch_build_pcms(struct hda_codec * codec)3675 static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
3676 {
3677 struct hdmi_spec *spec = codec->spec;
3678 int err = simple_playback_build_pcms(codec);
3679 if (!err) {
3680 struct hda_pcm *info = get_pcm_rec(spec, 0);
3681 info->own_chmap = true;
3682 }
3683 return err;
3684 }
3685
nvhdmi_7x_8ch_build_controls(struct hda_codec * codec)3686 static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
3687 {
3688 struct hdmi_spec *spec = codec->spec;
3689 struct hda_pcm *info;
3690 struct snd_pcm_chmap *chmap;
3691 int err;
3692
3693 err = simple_playback_build_controls(codec);
3694 if (err < 0)
3695 return err;
3696
3697 /* add channel maps */
3698 info = get_pcm_rec(spec, 0);
3699 err = snd_pcm_add_chmap_ctls(info->pcm,
3700 SNDRV_PCM_STREAM_PLAYBACK,
3701 snd_pcm_alt_chmaps, 8, 0, &chmap);
3702 if (err < 0)
3703 return err;
3704 switch (codec->preset->vendor_id) {
3705 case 0x10de0002:
3706 case 0x10de0003:
3707 case 0x10de0005:
3708 case 0x10de0006:
3709 chmap->channel_mask = (1U << 2) | (1U << 8);
3710 break;
3711 case 0x10de0007:
3712 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
3713 }
3714 return 0;
3715 }
3716
patch_nvhdmi_8ch_7x(struct hda_codec * codec)3717 static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
3718 {
3719 struct hdmi_spec *spec;
3720 int err = patch_nvhdmi_2ch(codec);
3721 if (err < 0)
3722 return err;
3723 spec = codec->spec;
3724 spec->multiout.max_channels = 8;
3725 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
3726 codec->patch_ops.init = nvhdmi_7x_init_8ch;
3727 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
3728 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
3729
3730 /* Initialize the audio infoframe channel mask and checksum to something
3731 * valid */
3732 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3733
3734 return 0;
3735 }
3736
3737 /*
3738 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
3739 * - 0x10de0015
3740 * - 0x10de0040
3741 */
nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap * chmap,struct hdac_cea_channel_speaker_allocation * cap,int channels)3742 static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
3743 struct hdac_cea_channel_speaker_allocation *cap, int channels)
3744 {
3745 if (cap->ca_index == 0x00 && channels == 2)
3746 return SNDRV_CTL_TLVT_CHMAP_FIXED;
3747
3748 /* If the speaker allocation matches the channel count, it is OK. */
3749 if (cap->channels != channels)
3750 return -1;
3751
3752 /* all channels are remappable freely */
3753 return SNDRV_CTL_TLVT_CHMAP_VAR;
3754 }
3755
nvhdmi_chmap_validate(struct hdac_chmap * chmap,int ca,int chs,unsigned char * map)3756 static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
3757 int ca, int chs, unsigned char *map)
3758 {
3759 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
3760 return -EINVAL;
3761
3762 return 0;
3763 }
3764
3765 /* map from pin NID to port; port is 0-based */
3766 /* for Nvidia: assume widget NID starting from 4, with step 1 (4, 5, 6, ...) */
nvhdmi_pin2port(void * audio_ptr,int pin_nid)3767 static int nvhdmi_pin2port(void *audio_ptr, int pin_nid)
3768 {
3769 return pin_nid - 4;
3770 }
3771
3772 /* reverse-map from port to pin NID: see above */
nvhdmi_port2pin(struct hda_codec * codec,int port)3773 static int nvhdmi_port2pin(struct hda_codec *codec, int port)
3774 {
3775 return port + 4;
3776 }
3777
3778 static const struct drm_audio_component_audio_ops nvhdmi_audio_ops = {
3779 .pin2port = nvhdmi_pin2port,
3780 .pin_eld_notify = generic_acomp_pin_eld_notify,
3781 .master_bind = generic_acomp_master_bind,
3782 .master_unbind = generic_acomp_master_unbind,
3783 };
3784
patch_nvhdmi(struct hda_codec * codec)3785 static int patch_nvhdmi(struct hda_codec *codec)
3786 {
3787 struct hdmi_spec *spec;
3788 int err;
3789
3790 err = alloc_generic_hdmi(codec);
3791 if (err < 0)
3792 return err;
3793 codec->dp_mst = true;
3794
3795 spec = codec->spec;
3796
3797 err = hdmi_parse_codec(codec);
3798 if (err < 0) {
3799 generic_spec_free(codec);
3800 return err;
3801 }
3802
3803 generic_hdmi_init_per_pins(codec);
3804
3805 spec->dyn_pin_out = true;
3806
3807 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3808 nvhdmi_chmap_cea_alloc_validate_get_type;
3809 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3810 spec->nv_dp_workaround = true;
3811
3812 codec->link_down_at_suspend = 1;
3813
3814 generic_acomp_init(codec, &nvhdmi_audio_ops, nvhdmi_port2pin);
3815
3816 return 0;
3817 }
3818
patch_nvhdmi_legacy(struct hda_codec * codec)3819 static int patch_nvhdmi_legacy(struct hda_codec *codec)
3820 {
3821 struct hdmi_spec *spec;
3822 int err;
3823
3824 err = patch_generic_hdmi(codec);
3825 if (err)
3826 return err;
3827
3828 spec = codec->spec;
3829 spec->dyn_pin_out = true;
3830
3831 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3832 nvhdmi_chmap_cea_alloc_validate_get_type;
3833 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3834 spec->nv_dp_workaround = true;
3835
3836 codec->link_down_at_suspend = 1;
3837
3838 return 0;
3839 }
3840
3841 /*
3842 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
3843 * accessed using vendor-defined verbs. These registers can be used for
3844 * interoperability between the HDA and HDMI drivers.
3845 */
3846
3847 /* Audio Function Group node */
3848 #define NVIDIA_AFG_NID 0x01
3849
3850 /*
3851 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3852 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3853 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3854 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3855 * additional bit (at position 30) to signal the validity of the format.
3856 *
3857 * | 31 | 30 | 29 16 | 15 0 |
3858 * +---------+-------+--------+--------+
3859 * | TRIGGER | VALID | UNUSED | FORMAT |
3860 * +-----------------------------------|
3861 *
3862 * Note that for the trigger bit to take effect it needs to change value
3863 * (i.e. it needs to be toggled). The trigger bit is not applicable from
3864 * TEGRA234 chip onwards, as new verb id 0xf80 will be used for interrupt
3865 * trigger to hdmi.
3866 */
3867 #define NVIDIA_SET_HOST_INTR 0xf80
3868 #define NVIDIA_GET_SCRATCH0 0xfa6
3869 #define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3870 #define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3871 #define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3872 #define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3873 #define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3874 #define NVIDIA_SCRATCH_VALID (1 << 6)
3875
3876 #define NVIDIA_GET_SCRATCH1 0xfab
3877 #define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3878 #define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3879 #define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3880 #define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3881
3882 /*
3883 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3884 * the format is invalidated so that the HDMI codec can be disabled.
3885 */
tegra_hdmi_set_format(struct hda_codec * codec,hda_nid_t cvt_nid,unsigned int format)3886 static void tegra_hdmi_set_format(struct hda_codec *codec,
3887 hda_nid_t cvt_nid,
3888 unsigned int format)
3889 {
3890 unsigned int value;
3891 unsigned int nid = NVIDIA_AFG_NID;
3892 struct hdmi_spec *spec = codec->spec;
3893
3894 /*
3895 * Tegra HDA codec design from TEGRA234 chip onwards support DP MST.
3896 * This resulted in moving scratch registers from audio function
3897 * group to converter widget context. So CVT NID should be used for
3898 * scratch register read/write for DP MST supported Tegra HDA codec.
3899 */
3900 if (codec->dp_mst)
3901 nid = cvt_nid;
3902
3903 /* bits [31:30] contain the trigger and valid bits */
3904 value = snd_hda_codec_read(codec, nid, 0,
3905 NVIDIA_GET_SCRATCH0, 0);
3906 value = (value >> 24) & 0xff;
3907
3908 /* bits [15:0] are used to store the HDA format */
3909 snd_hda_codec_write(codec, nid, 0,
3910 NVIDIA_SET_SCRATCH0_BYTE0,
3911 (format >> 0) & 0xff);
3912 snd_hda_codec_write(codec, nid, 0,
3913 NVIDIA_SET_SCRATCH0_BYTE1,
3914 (format >> 8) & 0xff);
3915
3916 /* bits [16:24] are unused */
3917 snd_hda_codec_write(codec, nid, 0,
3918 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3919
3920 /*
3921 * Bit 30 signals that the data is valid and hence that HDMI audio can
3922 * be enabled.
3923 */
3924 if (format == 0)
3925 value &= ~NVIDIA_SCRATCH_VALID;
3926 else
3927 value |= NVIDIA_SCRATCH_VALID;
3928
3929 if (spec->hdmi_intr_trig_ctrl) {
3930 /*
3931 * For Tegra HDA Codec design from TEGRA234 onwards, the
3932 * Interrupt to hdmi driver is triggered by writing
3933 * non-zero values to verb 0xF80 instead of 31st bit of
3934 * scratch register.
3935 */
3936 snd_hda_codec_write(codec, nid, 0,
3937 NVIDIA_SET_SCRATCH0_BYTE3, value);
3938 snd_hda_codec_write(codec, nid, 0,
3939 NVIDIA_SET_HOST_INTR, 0x1);
3940 } else {
3941 /*
3942 * Whenever the 31st trigger bit is toggled, an interrupt is raised
3943 * in the HDMI codec. The HDMI driver will use that as trigger
3944 * to update its configuration.
3945 */
3946 value ^= NVIDIA_SCRATCH_TRIGGER;
3947
3948 snd_hda_codec_write(codec, nid, 0,
3949 NVIDIA_SET_SCRATCH0_BYTE3, value);
3950 }
3951 }
3952
tegra_hdmi_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3953 static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3954 struct hda_codec *codec,
3955 unsigned int stream_tag,
3956 unsigned int format,
3957 struct snd_pcm_substream *substream)
3958 {
3959 int err;
3960
3961 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3962 format, substream);
3963 if (err < 0)
3964 return err;
3965
3966 /* notify the HDMI codec of the format change */
3967 tegra_hdmi_set_format(codec, hinfo->nid, format);
3968
3969 return 0;
3970 }
3971
tegra_hdmi_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3972 static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3973 struct hda_codec *codec,
3974 struct snd_pcm_substream *substream)
3975 {
3976 /* invalidate the format in the HDMI codec */
3977 tegra_hdmi_set_format(codec, hinfo->nid, 0);
3978
3979 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3980 }
3981
hda_find_pcm_by_type(struct hda_codec * codec,int type)3982 static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3983 {
3984 struct hdmi_spec *spec = codec->spec;
3985 unsigned int i;
3986
3987 for (i = 0; i < spec->num_pins; i++) {
3988 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3989
3990 if (pcm->pcm_type == type)
3991 return pcm;
3992 }
3993
3994 return NULL;
3995 }
3996
tegra_hdmi_build_pcms(struct hda_codec * codec)3997 static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3998 {
3999 struct hda_pcm_stream *stream;
4000 struct hda_pcm *pcm;
4001 int err;
4002
4003 err = generic_hdmi_build_pcms(codec);
4004 if (err < 0)
4005 return err;
4006
4007 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
4008 if (!pcm)
4009 return -ENODEV;
4010
4011 /*
4012 * Override ->prepare() and ->cleanup() operations to notify the HDMI
4013 * codec about format changes.
4014 */
4015 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
4016 stream->ops.prepare = tegra_hdmi_pcm_prepare;
4017 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
4018
4019 return 0;
4020 }
4021
tegra_hdmi_init(struct hda_codec * codec)4022 static int tegra_hdmi_init(struct hda_codec *codec)
4023 {
4024 struct hdmi_spec *spec = codec->spec;
4025 int i, err;
4026
4027 err = hdmi_parse_codec(codec);
4028 if (err < 0) {
4029 generic_spec_free(codec);
4030 return err;
4031 }
4032
4033 for (i = 0; i < spec->num_cvts; i++)
4034 snd_hda_codec_write(codec, spec->cvt_nids[i], 0,
4035 AC_VERB_SET_DIGI_CONVERT_1,
4036 AC_DIG1_ENABLE);
4037
4038 generic_hdmi_init_per_pins(codec);
4039
4040 codec->depop_delay = 10;
4041 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
4042 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4043 nvhdmi_chmap_cea_alloc_validate_get_type;
4044 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
4045
4046 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4047 nvhdmi_chmap_cea_alloc_validate_get_type;
4048 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
4049 spec->nv_dp_workaround = true;
4050
4051 return 0;
4052 }
4053
patch_tegra_hdmi(struct hda_codec * codec)4054 static int patch_tegra_hdmi(struct hda_codec *codec)
4055 {
4056 int err;
4057
4058 err = alloc_generic_hdmi(codec);
4059 if (err < 0)
4060 return err;
4061
4062 return tegra_hdmi_init(codec);
4063 }
4064
patch_tegra234_hdmi(struct hda_codec * codec)4065 static int patch_tegra234_hdmi(struct hda_codec *codec)
4066 {
4067 struct hdmi_spec *spec;
4068 int err;
4069
4070 err = alloc_generic_hdmi(codec);
4071 if (err < 0)
4072 return err;
4073
4074 codec->dp_mst = true;
4075 spec = codec->spec;
4076 spec->dyn_pin_out = true;
4077 spec->hdmi_intr_trig_ctrl = true;
4078
4079 return tegra_hdmi_init(codec);
4080 }
4081
4082 /*
4083 * ATI/AMD-specific implementations
4084 */
4085
4086 #define is_amdhdmi_rev3_or_later(codec) \
4087 ((codec)->core.vendor_id == 0x1002aa01 && \
4088 ((codec)->core.revision_id & 0xff00) >= 0x0300)
4089 #define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
4090
4091 /* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
4092 #define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
4093 #define ATI_VERB_SET_DOWNMIX_INFO 0x772
4094 #define ATI_VERB_SET_MULTICHANNEL_01 0x777
4095 #define ATI_VERB_SET_MULTICHANNEL_23 0x778
4096 #define ATI_VERB_SET_MULTICHANNEL_45 0x779
4097 #define ATI_VERB_SET_MULTICHANNEL_67 0x77a
4098 #define ATI_VERB_SET_HBR_CONTROL 0x77c
4099 #define ATI_VERB_SET_MULTICHANNEL_1 0x785
4100 #define ATI_VERB_SET_MULTICHANNEL_3 0x786
4101 #define ATI_VERB_SET_MULTICHANNEL_5 0x787
4102 #define ATI_VERB_SET_MULTICHANNEL_7 0x788
4103 #define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
4104 #define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
4105 #define ATI_VERB_GET_DOWNMIX_INFO 0xf72
4106 #define ATI_VERB_GET_MULTICHANNEL_01 0xf77
4107 #define ATI_VERB_GET_MULTICHANNEL_23 0xf78
4108 #define ATI_VERB_GET_MULTICHANNEL_45 0xf79
4109 #define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
4110 #define ATI_VERB_GET_HBR_CONTROL 0xf7c
4111 #define ATI_VERB_GET_MULTICHANNEL_1 0xf85
4112 #define ATI_VERB_GET_MULTICHANNEL_3 0xf86
4113 #define ATI_VERB_GET_MULTICHANNEL_5 0xf87
4114 #define ATI_VERB_GET_MULTICHANNEL_7 0xf88
4115 #define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
4116
4117 /* AMD specific HDA cvt verbs */
4118 #define ATI_VERB_SET_RAMP_RATE 0x770
4119 #define ATI_VERB_GET_RAMP_RATE 0xf70
4120
4121 #define ATI_OUT_ENABLE 0x1
4122
4123 #define ATI_MULTICHANNEL_MODE_PAIRED 0
4124 #define ATI_MULTICHANNEL_MODE_SINGLE 1
4125
4126 #define ATI_HBR_CAPABLE 0x01
4127 #define ATI_HBR_ENABLE 0x10
4128
atihdmi_pin_get_eld(struct hda_codec * codec,hda_nid_t nid,int dev_id,unsigned char * buf,int * eld_size)4129 static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
4130 int dev_id, unsigned char *buf, int *eld_size)
4131 {
4132 WARN_ON(dev_id != 0);
4133 /* call hda_eld.c ATI/AMD-specific function */
4134 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
4135 is_amdhdmi_rev3_or_later(codec));
4136 }
4137
atihdmi_pin_setup_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int ca,int active_channels,int conn_type)4138 static void atihdmi_pin_setup_infoframe(struct hda_codec *codec,
4139 hda_nid_t pin_nid, int dev_id, int ca,
4140 int active_channels, int conn_type)
4141 {
4142 WARN_ON(dev_id != 0);
4143 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
4144 }
4145
atihdmi_paired_swap_fc_lfe(int pos)4146 static int atihdmi_paired_swap_fc_lfe(int pos)
4147 {
4148 /*
4149 * ATI/AMD have automatic FC/LFE swap built-in
4150 * when in pairwise mapping mode.
4151 */
4152
4153 switch (pos) {
4154 /* see channel_allocations[].speakers[] */
4155 case 2: return 3;
4156 case 3: return 2;
4157 default: break;
4158 }
4159
4160 return pos;
4161 }
4162
atihdmi_paired_chmap_validate(struct hdac_chmap * chmap,int ca,int chs,unsigned char * map)4163 static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
4164 int ca, int chs, unsigned char *map)
4165 {
4166 struct hdac_cea_channel_speaker_allocation *cap;
4167 int i, j;
4168
4169 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
4170
4171 cap = snd_hdac_get_ch_alloc_from_ca(ca);
4172 for (i = 0; i < chs; ++i) {
4173 int mask = snd_hdac_chmap_to_spk_mask(map[i]);
4174 bool ok = false;
4175 bool companion_ok = false;
4176
4177 if (!mask)
4178 continue;
4179
4180 for (j = 0 + i % 2; j < 8; j += 2) {
4181 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
4182 if (cap->speakers[chan_idx] == mask) {
4183 /* channel is in a supported position */
4184 ok = true;
4185
4186 if (i % 2 == 0 && i + 1 < chs) {
4187 /* even channel, check the odd companion */
4188 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
4189 int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
4190 int comp_mask_act = cap->speakers[comp_chan_idx];
4191
4192 if (comp_mask_req == comp_mask_act)
4193 companion_ok = true;
4194 else
4195 return -EINVAL;
4196 }
4197 break;
4198 }
4199 }
4200
4201 if (!ok)
4202 return -EINVAL;
4203
4204 if (companion_ok)
4205 i++; /* companion channel already checked */
4206 }
4207
4208 return 0;
4209 }
4210
atihdmi_pin_set_slot_channel(struct hdac_device * hdac,hda_nid_t pin_nid,int hdmi_slot,int stream_channel)4211 static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
4212 hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
4213 {
4214 struct hda_codec *codec = hdac_to_hda_codec(hdac);
4215 int verb;
4216 int ati_channel_setup = 0;
4217
4218 if (hdmi_slot > 7)
4219 return -EINVAL;
4220
4221 if (!has_amd_full_remap_support(codec)) {
4222 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
4223
4224 /* In case this is an odd slot but without stream channel, do not
4225 * disable the slot since the corresponding even slot could have a
4226 * channel. In case neither have a channel, the slot pair will be
4227 * disabled when this function is called for the even slot. */
4228 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
4229 return 0;
4230
4231 hdmi_slot -= hdmi_slot % 2;
4232
4233 if (stream_channel != 0xf)
4234 stream_channel -= stream_channel % 2;
4235 }
4236
4237 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
4238
4239 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
4240
4241 if (stream_channel != 0xf)
4242 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
4243
4244 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
4245 }
4246
atihdmi_pin_get_slot_channel(struct hdac_device * hdac,hda_nid_t pin_nid,int asp_slot)4247 static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
4248 hda_nid_t pin_nid, int asp_slot)
4249 {
4250 struct hda_codec *codec = hdac_to_hda_codec(hdac);
4251 bool was_odd = false;
4252 int ati_asp_slot = asp_slot;
4253 int verb;
4254 int ati_channel_setup;
4255
4256 if (asp_slot > 7)
4257 return -EINVAL;
4258
4259 if (!has_amd_full_remap_support(codec)) {
4260 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
4261 if (ati_asp_slot % 2 != 0) {
4262 ati_asp_slot -= 1;
4263 was_odd = true;
4264 }
4265 }
4266
4267 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
4268
4269 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
4270
4271 if (!(ati_channel_setup & ATI_OUT_ENABLE))
4272 return 0xf;
4273
4274 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
4275 }
4276
atihdmi_paired_chmap_cea_alloc_validate_get_type(struct hdac_chmap * chmap,struct hdac_cea_channel_speaker_allocation * cap,int channels)4277 static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
4278 struct hdac_chmap *chmap,
4279 struct hdac_cea_channel_speaker_allocation *cap,
4280 int channels)
4281 {
4282 int c;
4283
4284 /*
4285 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
4286 * we need to take that into account (a single channel may take 2
4287 * channel slots if we need to carry a silent channel next to it).
4288 * On Rev3+ AMD codecs this function is not used.
4289 */
4290 int chanpairs = 0;
4291
4292 /* We only produce even-numbered channel count TLVs */
4293 if ((channels % 2) != 0)
4294 return -1;
4295
4296 for (c = 0; c < 7; c += 2) {
4297 if (cap->speakers[c] || cap->speakers[c+1])
4298 chanpairs++;
4299 }
4300
4301 if (chanpairs * 2 != channels)
4302 return -1;
4303
4304 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
4305 }
4306
atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap * hchmap,struct hdac_cea_channel_speaker_allocation * cap,unsigned int * chmap,int channels)4307 static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
4308 struct hdac_cea_channel_speaker_allocation *cap,
4309 unsigned int *chmap, int channels)
4310 {
4311 /* produce paired maps for pre-rev3 ATI/AMD codecs */
4312 int count = 0;
4313 int c;
4314
4315 for (c = 7; c >= 0; c--) {
4316 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
4317 int spk = cap->speakers[chan];
4318 if (!spk) {
4319 /* add N/A channel if the companion channel is occupied */
4320 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
4321 chmap[count++] = SNDRV_CHMAP_NA;
4322
4323 continue;
4324 }
4325
4326 chmap[count++] = snd_hdac_spk_to_chmap(spk);
4327 }
4328
4329 WARN_ON(count != channels);
4330 }
4331
atihdmi_pin_hbr_setup(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,bool hbr)4332 static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
4333 int dev_id, bool hbr)
4334 {
4335 int hbr_ctl, hbr_ctl_new;
4336
4337 WARN_ON(dev_id != 0);
4338
4339 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
4340 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
4341 if (hbr)
4342 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
4343 else
4344 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
4345
4346 codec_dbg(codec,
4347 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
4348 pin_nid,
4349 hbr_ctl == hbr_ctl_new ? "" : "new-",
4350 hbr_ctl_new);
4351
4352 if (hbr_ctl != hbr_ctl_new)
4353 snd_hda_codec_write(codec, pin_nid, 0,
4354 ATI_VERB_SET_HBR_CONTROL,
4355 hbr_ctl_new);
4356
4357 } else if (hbr)
4358 return -EINVAL;
4359
4360 return 0;
4361 }
4362
atihdmi_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)4363 static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
4364 hda_nid_t pin_nid, int dev_id,
4365 u32 stream_tag, int format)
4366 {
4367 if (is_amdhdmi_rev3_or_later(codec)) {
4368 int ramp_rate = 180; /* default as per AMD spec */
4369 /* disable ramp-up/down for non-pcm as per AMD spec */
4370 if (format & AC_FMT_TYPE_NON_PCM)
4371 ramp_rate = 0;
4372
4373 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
4374 }
4375
4376 return hdmi_setup_stream(codec, cvt_nid, pin_nid, dev_id,
4377 stream_tag, format);
4378 }
4379
4380
atihdmi_init(struct hda_codec * codec)4381 static int atihdmi_init(struct hda_codec *codec)
4382 {
4383 struct hdmi_spec *spec = codec->spec;
4384 int pin_idx, err;
4385
4386 err = generic_hdmi_init(codec);
4387
4388 if (err)
4389 return err;
4390
4391 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
4392 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
4393
4394 /* make sure downmix information in infoframe is zero */
4395 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
4396
4397 /* enable channel-wise remap mode if supported */
4398 if (has_amd_full_remap_support(codec))
4399 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
4400 ATI_VERB_SET_MULTICHANNEL_MODE,
4401 ATI_MULTICHANNEL_MODE_SINGLE);
4402 }
4403 codec->auto_runtime_pm = 1;
4404
4405 return 0;
4406 }
4407
4408 /* map from pin NID to port; port is 0-based */
4409 /* for AMD: assume widget NID starting from 3, with step 2 (3, 5, 7, ...) */
atihdmi_pin2port(void * audio_ptr,int pin_nid)4410 static int atihdmi_pin2port(void *audio_ptr, int pin_nid)
4411 {
4412 return pin_nid / 2 - 1;
4413 }
4414
4415 /* reverse-map from port to pin NID: see above */
atihdmi_port2pin(struct hda_codec * codec,int port)4416 static int atihdmi_port2pin(struct hda_codec *codec, int port)
4417 {
4418 return port * 2 + 3;
4419 }
4420
4421 static const struct drm_audio_component_audio_ops atihdmi_audio_ops = {
4422 .pin2port = atihdmi_pin2port,
4423 .pin_eld_notify = generic_acomp_pin_eld_notify,
4424 .master_bind = generic_acomp_master_bind,
4425 .master_unbind = generic_acomp_master_unbind,
4426 };
4427
patch_atihdmi(struct hda_codec * codec)4428 static int patch_atihdmi(struct hda_codec *codec)
4429 {
4430 struct hdmi_spec *spec;
4431 struct hdmi_spec_per_cvt *per_cvt;
4432 int err, cvt_idx;
4433
4434 err = patch_generic_hdmi(codec);
4435
4436 if (err)
4437 return err;
4438
4439 codec->patch_ops.init = atihdmi_init;
4440
4441 spec = codec->spec;
4442
4443 spec->static_pcm_mapping = true;
4444
4445 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
4446 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
4447 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
4448 spec->ops.setup_stream = atihdmi_setup_stream;
4449
4450 spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
4451 spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
4452
4453 if (!has_amd_full_remap_support(codec)) {
4454 /* override to ATI/AMD-specific versions with pairwise mapping */
4455 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4456 atihdmi_paired_chmap_cea_alloc_validate_get_type;
4457 spec->chmap.ops.cea_alloc_to_tlv_chmap =
4458 atihdmi_paired_cea_alloc_to_tlv_chmap;
4459 spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
4460 }
4461
4462 /* ATI/AMD converters do not advertise all of their capabilities */
4463 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
4464 per_cvt = get_cvt(spec, cvt_idx);
4465 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
4466 per_cvt->rates |= SUPPORTED_RATES;
4467 per_cvt->formats |= SUPPORTED_FORMATS;
4468 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
4469 }
4470
4471 spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
4472
4473 /* AMD GPUs have neither EPSS nor CLKSTOP bits, hence preventing
4474 * the link-down as is. Tell the core to allow it.
4475 */
4476 codec->link_down_at_suspend = 1;
4477
4478 generic_acomp_init(codec, &atihdmi_audio_ops, atihdmi_port2pin);
4479
4480 return 0;
4481 }
4482
4483 /* VIA HDMI Implementation */
4484 #define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
4485 #define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
4486
patch_via_hdmi(struct hda_codec * codec)4487 static int patch_via_hdmi(struct hda_codec *codec)
4488 {
4489 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
4490 }
4491
patch_gf_hdmi(struct hda_codec * codec)4492 static int patch_gf_hdmi(struct hda_codec *codec)
4493 {
4494 int err;
4495
4496 err = patch_generic_hdmi(codec);
4497 if (err)
4498 return err;
4499
4500 /*
4501 * Glenfly GPUs have two codecs, stream switches from one codec to
4502 * another, need to do actual clean-ups in codec_cleanup_stream
4503 */
4504 codec->no_sticky_stream = 1;
4505 return 0;
4506 }
4507
4508 /*
4509 * patch entries
4510 */
4511 static const struct hda_device_id snd_hda_id_hdmi[] = {
4512 HDA_CODEC_ENTRY(0x00147a47, "Loongson HDMI", patch_generic_hdmi),
4513 HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
4514 HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
4515 HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
4516 HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
4517 HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
4518 HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
4519 HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
4520 HDA_CODEC_ENTRY(0x10de0001, "MCP73 HDMI", patch_nvhdmi_2ch),
4521 HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4522 HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4523 HDA_CODEC_ENTRY(0x10de0004, "GPU 04 HDMI", patch_nvhdmi_8ch_7x),
4524 HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4525 HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4526 HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
4527 HDA_CODEC_ENTRY(0x10de0008, "GPU 08 HDMI/DP", patch_nvhdmi_legacy),
4528 HDA_CODEC_ENTRY(0x10de0009, "GPU 09 HDMI/DP", patch_nvhdmi_legacy),
4529 HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi_legacy),
4530 HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi_legacy),
4531 HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi_legacy),
4532 HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi_legacy),
4533 HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi_legacy),
4534 HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi_legacy),
4535 HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi_legacy),
4536 HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi_legacy),
4537 HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi_legacy),
4538 HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi_legacy),
4539 HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi_legacy),
4540 /* 17 is known to be absent */
4541 HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi_legacy),
4542 HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi_legacy),
4543 HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi_legacy),
4544 HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi_legacy),
4545 HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi_legacy),
4546 HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
4547 HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
4548 HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
4549 HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
4550 HDA_CODEC_ENTRY(0x10de002d, "Tegra186 HDMI/DP0", patch_tegra_hdmi),
4551 HDA_CODEC_ENTRY(0x10de002e, "Tegra186 HDMI/DP1", patch_tegra_hdmi),
4552 HDA_CODEC_ENTRY(0x10de002f, "Tegra194 HDMI/DP2", patch_tegra_hdmi),
4553 HDA_CODEC_ENTRY(0x10de0030, "Tegra194 HDMI/DP3", patch_tegra_hdmi),
4554 HDA_CODEC_ENTRY(0x10de0031, "Tegra234 HDMI/DP", patch_tegra234_hdmi),
4555 HDA_CODEC_ENTRY(0x10de0033, "SoC 33 HDMI/DP", patch_tegra234_hdmi),
4556 HDA_CODEC_ENTRY(0x10de0034, "Tegra264 HDMI/DP", patch_tegra234_hdmi),
4557 HDA_CODEC_ENTRY(0x10de0035, "SoC 35 HDMI/DP", patch_tegra234_hdmi),
4558 HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
4559 HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
4560 HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
4561 HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
4562 HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
4563 HDA_CODEC_ENTRY(0x10de0045, "GPU 45 HDMI/DP", patch_nvhdmi),
4564 HDA_CODEC_ENTRY(0x10de0050, "GPU 50 HDMI/DP", patch_nvhdmi),
4565 HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
4566 HDA_CODEC_ENTRY(0x10de0052, "GPU 52 HDMI/DP", patch_nvhdmi),
4567 HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
4568 HDA_CODEC_ENTRY(0x10de0061, "GPU 61 HDMI/DP", patch_nvhdmi),
4569 HDA_CODEC_ENTRY(0x10de0062, "GPU 62 HDMI/DP", patch_nvhdmi),
4570 HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
4571 HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
4572 HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
4573 HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
4574 HDA_CODEC_ENTRY(0x10de0073, "GPU 73 HDMI/DP", patch_nvhdmi),
4575 HDA_CODEC_ENTRY(0x10de0074, "GPU 74 HDMI/DP", patch_nvhdmi),
4576 HDA_CODEC_ENTRY(0x10de0076, "GPU 76 HDMI/DP", patch_nvhdmi),
4577 HDA_CODEC_ENTRY(0x10de007b, "GPU 7b HDMI/DP", patch_nvhdmi),
4578 HDA_CODEC_ENTRY(0x10de007c, "GPU 7c HDMI/DP", patch_nvhdmi),
4579 HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
4580 HDA_CODEC_ENTRY(0x10de007e, "GPU 7e HDMI/DP", patch_nvhdmi),
4581 HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP", patch_nvhdmi),
4582 HDA_CODEC_ENTRY(0x10de0081, "GPU 81 HDMI/DP", patch_nvhdmi),
4583 HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP", patch_nvhdmi),
4584 HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP", patch_nvhdmi),
4585 HDA_CODEC_ENTRY(0x10de0084, "GPU 84 HDMI/DP", patch_nvhdmi),
4586 HDA_CODEC_ENTRY(0x10de0090, "GPU 90 HDMI/DP", patch_nvhdmi),
4587 HDA_CODEC_ENTRY(0x10de0091, "GPU 91 HDMI/DP", patch_nvhdmi),
4588 HDA_CODEC_ENTRY(0x10de0092, "GPU 92 HDMI/DP", patch_nvhdmi),
4589 HDA_CODEC_ENTRY(0x10de0093, "GPU 93 HDMI/DP", patch_nvhdmi),
4590 HDA_CODEC_ENTRY(0x10de0094, "GPU 94 HDMI/DP", patch_nvhdmi),
4591 HDA_CODEC_ENTRY(0x10de0095, "GPU 95 HDMI/DP", patch_nvhdmi),
4592 HDA_CODEC_ENTRY(0x10de0097, "GPU 97 HDMI/DP", patch_nvhdmi),
4593 HDA_CODEC_ENTRY(0x10de0098, "GPU 98 HDMI/DP", patch_nvhdmi),
4594 HDA_CODEC_ENTRY(0x10de0099, "GPU 99 HDMI/DP", patch_nvhdmi),
4595 HDA_CODEC_ENTRY(0x10de009a, "GPU 9a HDMI/DP", patch_nvhdmi),
4596 HDA_CODEC_ENTRY(0x10de009b, "GPU 9b HDMI/DP", patch_nvhdmi),
4597 HDA_CODEC_ENTRY(0x10de009c, "GPU 9c HDMI/DP", patch_nvhdmi),
4598 HDA_CODEC_ENTRY(0x10de009d, "GPU 9d HDMI/DP", patch_nvhdmi),
4599 HDA_CODEC_ENTRY(0x10de009e, "GPU 9e HDMI/DP", patch_nvhdmi),
4600 HDA_CODEC_ENTRY(0x10de009f, "GPU 9f HDMI/DP", patch_nvhdmi),
4601 HDA_CODEC_ENTRY(0x10de00a0, "GPU a0 HDMI/DP", patch_nvhdmi),
4602 HDA_CODEC_ENTRY(0x10de00a1, "GPU a1 HDMI/DP", patch_nvhdmi),
4603 HDA_CODEC_ENTRY(0x10de00a3, "GPU a3 HDMI/DP", patch_nvhdmi),
4604 HDA_CODEC_ENTRY(0x10de00a4, "GPU a4 HDMI/DP", patch_nvhdmi),
4605 HDA_CODEC_ENTRY(0x10de00a5, "GPU a5 HDMI/DP", patch_nvhdmi),
4606 HDA_CODEC_ENTRY(0x10de00a6, "GPU a6 HDMI/DP", patch_nvhdmi),
4607 HDA_CODEC_ENTRY(0x10de00a7, "GPU a7 HDMI/DP", patch_nvhdmi),
4608 HDA_CODEC_ENTRY(0x10de00a8, "GPU a8 HDMI/DP", patch_nvhdmi),
4609 HDA_CODEC_ENTRY(0x10de00a9, "GPU a9 HDMI/DP", patch_nvhdmi),
4610 HDA_CODEC_ENTRY(0x10de00aa, "GPU aa HDMI/DP", patch_nvhdmi),
4611 HDA_CODEC_ENTRY(0x10de00ab, "GPU ab HDMI/DP", patch_nvhdmi),
4612 HDA_CODEC_ENTRY(0x10de00ad, "GPU ad HDMI/DP", patch_nvhdmi),
4613 HDA_CODEC_ENTRY(0x10de00ae, "GPU ae HDMI/DP", patch_nvhdmi),
4614 HDA_CODEC_ENTRY(0x10de00af, "GPU af HDMI/DP", patch_nvhdmi),
4615 HDA_CODEC_ENTRY(0x10de00b0, "GPU b0 HDMI/DP", patch_nvhdmi),
4616 HDA_CODEC_ENTRY(0x10de00b1, "GPU b1 HDMI/DP", patch_nvhdmi),
4617 HDA_CODEC_ENTRY(0x10de00c0, "GPU c0 HDMI/DP", patch_nvhdmi),
4618 HDA_CODEC_ENTRY(0x10de00c1, "GPU c1 HDMI/DP", patch_nvhdmi),
4619 HDA_CODEC_ENTRY(0x10de00c3, "GPU c3 HDMI/DP", patch_nvhdmi),
4620 HDA_CODEC_ENTRY(0x10de00c4, "GPU c4 HDMI/DP", patch_nvhdmi),
4621 HDA_CODEC_ENTRY(0x10de00c5, "GPU c5 HDMI/DP", patch_nvhdmi),
4622 HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
4623 HDA_CODEC_ENTRY(0x10de8067, "MCP67/68 HDMI", patch_nvhdmi_2ch),
4624 HDA_CODEC_ENTRY(0x67663d82, "Arise 82 HDMI/DP", patch_gf_hdmi),
4625 HDA_CODEC_ENTRY(0x67663d83, "Arise 83 HDMI/DP", patch_gf_hdmi),
4626 HDA_CODEC_ENTRY(0x67663d84, "Arise 84 HDMI/DP", patch_gf_hdmi),
4627 HDA_CODEC_ENTRY(0x67663d85, "Arise 85 HDMI/DP", patch_gf_hdmi),
4628 HDA_CODEC_ENTRY(0x67663d86, "Arise 86 HDMI/DP", patch_gf_hdmi),
4629 HDA_CODEC_ENTRY(0x67663d87, "Arise 87 HDMI/DP", patch_gf_hdmi),
4630 HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
4631 HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
4632 HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
4633 HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
4634 HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_i915_cpt_hdmi),
4635 HDA_CODEC_ENTRY(0x80862800, "Geminilake HDMI", patch_i915_glk_hdmi),
4636 HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
4637 HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
4638 HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
4639 HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_i915_cpt_hdmi),
4640 HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_i915_cpt_hdmi),
4641 HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
4642 HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_i915_hsw_hdmi),
4643 HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_i915_hsw_hdmi),
4644 HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_i915_hsw_hdmi),
4645 HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_i915_hsw_hdmi),
4646 HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI", patch_i915_hsw_hdmi),
4647 HDA_CODEC_ENTRY(0x8086280c, "Cannonlake HDMI", patch_i915_glk_hdmi),
4648 HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI", patch_i915_glk_hdmi),
4649 HDA_CODEC_ENTRY(0x8086280f, "Icelake HDMI", patch_i915_icl_hdmi),
4650 HDA_CODEC_ENTRY(0x80862812, "Tigerlake HDMI", patch_i915_tgl_hdmi),
4651 HDA_CODEC_ENTRY(0x80862814, "DG1 HDMI", patch_i915_tgl_hdmi),
4652 HDA_CODEC_ENTRY(0x80862815, "Alderlake HDMI", patch_i915_tgl_hdmi),
4653 HDA_CODEC_ENTRY(0x80862816, "Rocketlake HDMI", patch_i915_tgl_hdmi),
4654 HDA_CODEC_ENTRY(0x80862818, "Raptorlake HDMI", patch_i915_tgl_hdmi),
4655 HDA_CODEC_ENTRY(0x80862819, "DG2 HDMI", patch_i915_tgl_hdmi),
4656 HDA_CODEC_ENTRY(0x8086281a, "Jasperlake HDMI", patch_i915_icl_hdmi),
4657 HDA_CODEC_ENTRY(0x8086281b, "Elkhartlake HDMI", patch_i915_icl_hdmi),
4658 HDA_CODEC_ENTRY(0x8086281c, "Alderlake-P HDMI", patch_i915_adlp_hdmi),
4659 HDA_CODEC_ENTRY(0x8086281d, "Meteor Lake HDMI", patch_i915_adlp_hdmi),
4660 HDA_CODEC_ENTRY(0x8086281e, "Battlemage HDMI", patch_i915_adlp_hdmi),
4661 HDA_CODEC_ENTRY(0x8086281f, "Raptor Lake P HDMI", patch_i915_adlp_hdmi),
4662 HDA_CODEC_ENTRY(0x80862820, "Lunar Lake HDMI", patch_i915_adlp_hdmi),
4663 HDA_CODEC_ENTRY(0x80862822, "Panther Lake HDMI", patch_i915_adlp_hdmi),
4664 HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
4665 HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_i915_byt_hdmi),
4666 HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_i915_byt_hdmi),
4667 HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
4668 /* special ID for generic HDMI */
4669 HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
4670 {} /* terminator */
4671 };
4672 MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
4673
4674 MODULE_LICENSE("GPL");
4675 MODULE_DESCRIPTION("HDMI HD-audio codec");
4676 MODULE_ALIAS("snd-hda-codec-intelhdmi");
4677 MODULE_ALIAS("snd-hda-codec-nvhdmi");
4678 MODULE_ALIAS("snd-hda-codec-atihdmi");
4679
4680 static struct hda_codec_driver hdmi_driver = {
4681 .id = snd_hda_id_hdmi,
4682 };
4683
4684 module_hda_codec_driver(hdmi_driver);
4685