/kernel/linux/linux-5.10/Documentation/devicetree/bindings/reset/ |
D | zynq-reset.txt | 1 Xilinx Zynq Reset Manager 8 - compatible: "xlnx,zynq-reset" 12 - #reset-cells: Must be 1 14 The Zynq Reset Manager needs to be a childnode of the SLCR. 18 compatible = "xlnx,zynq-reset"; 20 #reset-cells = <1>; 24 Reset outputs: 25 0 : soft reset 26 32 : ddr reset 27 64 : topsw reset [all …]
|
D | socionext,uniphier-reset.yaml | 4 $id: http://devicetree.org/schemas/reset/socionext,uniphier-reset.yaml# 7 title: UniPhier reset controller 15 - description: System reset 17 - socionext,uniphier-ld4-reset 18 - socionext,uniphier-pro4-reset 19 - socionext,uniphier-sld8-reset 20 - socionext,uniphier-pro5-reset 21 - socionext,uniphier-pxs2-reset 22 - socionext,uniphier-ld6b-reset 23 - socionext,uniphier-ld11-reset [all …]
|
D | reset.txt | 1 = Reset Signal Device Tree Bindings = 3 This binding is intended to represent the hardware reset signals present 4 internally in most IC (SoC, FPGA, ...) designs. Reset signals for whole 8 Hardware blocks typically receive a reset signal. This signal is generated by 9 a reset provider (e.g. power management or clock module) and received by a 10 reset consumer (the module being reset, or a module managing when a sub- 11 ordinate module is reset). This binding exists to represent the provider and 14 A reset signal is represented by the phandle of the provider, plus a reset 15 specifier - a list of DT cells that represents the reset signal within the 16 provider. The length (number of cells) and semantics of the reset specifier [all …]
|
D | ti-syscon-reset.txt | 1 TI SysCon Reset Controller 4 Almost all SoCs have hardware modules that require reset control in addition 5 to clock and power control for their functionality. The reset control is 12 A SysCon Reset Controller node defines a device that uses a syscon node 13 and provides reset management functionality for various hardware modules 16 SysCon Reset Controller Node 18 Each of the reset provider/controller nodes should be a child of a syscon 27 "ti,syscon-reset" 28 - #reset-cells : Should be 1. Please see the reset consumer node below 30 - ti,reset-bits : Contains the reset control register information [all …]
|
D | snps,hsdk-reset.txt | 1 Binding for the Synopsys HSDK reset controller 3 This binding uses the common reset binding[1]. 5 [1] Documentation/devicetree/bindings/reset/reset.txt 8 - compatible: should be "snps,hsdk-reset". 9 - reg: should always contain 2 pairs address - length: first for reset 10 configuration register and second for corresponding SW reset and status bits 12 - #reset-cells: from common reset binding; Should always be set to 1. 15 reset: reset@880 { 16 compatible = "snps,hsdk-reset"; 17 #reset-cells = <1>; [all …]
|
D | img,pistachio-reset.txt | 1 Pistachio Reset Controller 4 This binding describes a reset controller device that is used to enable and 5 disable individual IP blocks within the Pistachio SoC using "soft reset" 8 The actual action taken when soft reset is asserted is hardware dependent. 13 Please refer to Documentation/devicetree/bindings/reset/reset.txt 14 for common reset controller binding usage. 18 - compatible: Contains "img,pistachio-reset" 20 - #reset-cells: Contains 1 31 pistachio_reset: reset-controller { 32 compatible = "img,pistachio-reset"; [all …]
|
D | uniphier-reset.txt | 1 UniPhier glue reset controller 4 Peripheral core reset in glue layer 7 Some peripheral core reset belongs to its own glue layer. Before using 8 this core reset, it is necessary to control the clocks and resets to enable 13 "socionext,uniphier-pro4-usb3-reset" - for Pro4 SoC USB3 14 "socionext,uniphier-pro5-usb3-reset" - for Pro5 SoC USB3 15 "socionext,uniphier-pxs2-usb3-reset" - for PXs2 SoC USB3 16 "socionext,uniphier-ld20-usb3-reset" - for LD20 SoC USB3 17 "socionext,uniphier-pxs3-usb3-reset" - for PXs3 SoC USB3 18 "socionext,uniphier-pro4-ahci-reset" - for Pro4 SoC AHCI [all …]
|
D | fsl,imx7-src.yaml | 4 $id: http://devicetree.org/schemas/reset/fsl,imx7-src.yaml# 7 title: Freescale i.MX7 System Reset Controller 13 The system reset controller can be used to reset various set of 14 peripherals. Device nodes that need access to reset lines should 15 specify them as a reset phandle in their corresponding node as 16 specified in reset.txt. 18 For list of all valid reset indices see 19 <dt-bindings/reset/imx7-reset.h> for i.MX7, 20 <dt-bindings/reset/imx8mq-reset.h> for i.MX8MQ, i.MX8MM and i.MX8MN, 21 <dt-bindings/reset/imx8mp-reset.h> for i.MX8MP. [all …]
|
D | snps,axs10x-reset.txt | 1 Binding for the AXS10x reset controller 4 to control reset signals of selected peripherals. For example DW GMAC, etc... 6 represents up-to 32 reset lines. 11 This binding uses the common reset binding[1]. 13 [1] Documentation/devicetree/bindings/reset/reset.txt 16 - compatible: should be "snps,axs10x-reset". 17 - reg: should always contain pair address - length: for creg reset 19 - #reset-cells: from common reset binding; Should always be set to 1. 22 reset: reset-controller@11220 { 23 compatible = "snps,axs10x-reset"; [all …]
|
D | amlogic,meson-reset.yaml | 5 $id: "http://devicetree.org/schemas/reset/amlogic,meson-reset.yaml#" 8 title: Amlogic Meson SoC Reset Controller 16 - amlogic,meson8b-reset # Reset Controller on Meson8b and compatible SoCs 17 - amlogic,meson-gxbb-reset # Reset Controller on GXBB and compatible SoCs 18 - amlogic,meson-axg-reset # Reset Controller on AXG and compatible SoCs 19 - amlogic,meson-a1-reset # Reset Controller on A1 and compatible SoCs 24 "#reset-cells": 30 - "#reset-cells" 36 reset-controller@c884404 { 37 compatible = "amlogic,meson-gxbb-reset"; [all …]
|
/kernel/linux/linux-5.10/drivers/reset/ |
D | Kconfig | 6 bool "Reset Controller Support" 9 Generic Reset Controller support. 11 This framework is designed to abstract reset handling of devices 12 via GPIOs or SoC-internal reset controller modules. 19 tristate "Altera Arria10 System Resource Reset" 22 This option enables support for the external reset functions for 26 bool "AR71xx Reset Driver" if COMPILE_TEST 29 This enables the ATH79 reset controller driver that supports the 30 AR71xx SoC reset controller. 33 bool "AXS10x Reset Driver" if COMPILE_TEST [all …]
|
D | Makefile | 6 obj-$(CONFIG_RESET_A10SR) += reset-a10sr.o 7 obj-$(CONFIG_RESET_ATH79) += reset-ath79.o 8 obj-$(CONFIG_RESET_AXS10X) += reset-axs10x.o 9 obj-$(CONFIG_RESET_BERLIN) += reset-berlin.o 10 obj-$(CONFIG_RESET_BRCMSTB) += reset-brcmstb.o 11 obj-$(CONFIG_RESET_BRCMSTB_RESCAL) += reset-brcmstb-rescal.o 12 obj-$(CONFIG_RESET_HSDK) += reset-hsdk.o 13 obj-$(CONFIG_RESET_IMX7) += reset-imx7.o 14 obj-$(CONFIG_RESET_INTEL_GW) += reset-intel-gw.o 15 obj-$(CONFIG_RESET_LANTIQ) += reset-lantiq.o [all …]
|
D | reset-ti-sci.c | 2 * Texas Instrument's System Control Interface (TI-SCI) reset driver 22 #include <linux/reset-controller.h> 26 * struct ti_sci_reset_control - reset control structure 28 * @reset_mask: reset mask to use for toggling reset 38 * struct ti_sci_reset_data - reset controller information structure 39 * @rcdev: reset controller entity 40 * @dev: reset controller device pointer 42 * @idr: idr structure for mapping ids to reset control structures 55 * ti_sci_reset_set() - program a device's reset 56 * @rcdev: reset controller entity [all …]
|
D | reset-ti-syscon.c | 2 * TI SYSCON regmap reset driver 23 #include <linux/reset-controller.h> 25 #include <dt-bindings/reset/ti-syscon.h> 28 * struct ti_syscon_reset_control - reset control structure 29 * @assert_offset: reset assert control register offset from syscon base 30 * @assert_bit: reset assert bit in the reset assert control register 31 * @deassert_offset: reset deassert control register offset from syscon base 32 * @deassert_bit: reset deassert bit in the reset deassert control register 33 * @status_offset: reset status register offset from syscon base 34 * @status_bit: reset status bit in the reset status register [all …]
|
D | core.c | 3 * Reset Controller framework 15 #include <linux/reset.h> 16 #include <linux/reset-controller.h> 26 * struct reset_control - a reset control 27 * @rcdev: a pointer to the reset controller device 28 * this reset control belongs to 29 * @list: list entry for the rcdev's reset controller list 30 * @id: ID of the reset controller in the reset 35 * @array: Is this an array of reset controls (1)? 36 * @deassert_count: Number of times this reset line has been deasserted [all …]
|
D | reset-scmi.c | 3 * ARM System Control and Management Interface (ARM SCMI) reset driver 11 #include <linux/reset-controller.h> 15 * struct scmi_reset_data - reset controller information structure 16 * @rcdev: reset controller entity 28 * scmi_reset_assert() - assert device reset 29 * @rcdev: reset controller entity 30 * @id: ID of the reset to be asserted 32 * This function implements the reset driver op to assert a device's reset 46 * scmi_reset_deassert() - deassert device reset 47 * @rcdev: reset controller entity [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/intel/i40e/ |
D | i40e_register.h | 9 #define I40E_PF_ARQBAH 0x00080180 /* Reset: EMPR */ 10 #define I40E_PF_ARQBAL 0x00080080 /* Reset: EMPR */ 11 #define I40E_PF_ARQH 0x00080380 /* Reset: EMPR */ 14 #define I40E_PF_ARQLEN 0x00080280 /* Reset: EMPR */ 23 #define I40E_PF_ARQT 0x00080480 /* Reset: EMPR */ 24 #define I40E_PF_ATQBAH 0x00080100 /* Reset: EMPR */ 25 #define I40E_PF_ATQBAL 0x00080000 /* Reset: EMPR */ 26 #define I40E_PF_ATQH 0x00080300 /* Reset: EMPR */ 27 #define I40E_PF_ATQLEN 0x00080200 /* Reset: EMPR */ 36 #define I40E_PF_ATQT 0x00080400 /* Reset: EMPR */ [all …]
|
/kernel/linux/linux-5.10/drivers/power/reset/ |
D | at91-reset.c | 2 * Atmel AT91 SAM9 & SAMA5 SoCs reset code 24 #define AT91_RSTC_CR 0x00 /* Reset Controller Control Register */ 25 #define AT91_RSTC_PROCRST BIT(0) /* Processor Reset */ 26 #define AT91_RSTC_PERRST BIT(2) /* Peripheral Reset */ 27 #define AT91_RSTC_EXTRST BIT(3) /* External Reset */ 30 #define AT91_RSTC_SR 0x04 /* Reset Controller Status Register */ 31 #define AT91_RSTC_URSTS BIT(0) /* User Reset Status */ 32 #define AT91_RSTC_RSTTYP GENMASK(10, 8) /* Reset Type */ 34 #define AT91_RSTC_SRCMP BIT(17) /* Software Reset Command in Progress */ 36 #define AT91_RSTC_MR 0x08 /* Reset Controller Mode Register */ [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/power/reset/ |
D | keystone-reset.txt | 1 * Device tree bindings for Texas Instruments keystone reset 3 This node is intended to allow SoC reset in case of software reset 6 The Keystone SoCs can contain up to 4 watchdog timers to reset 7 SoC. Each watchdog timer event input is connected to the Reset Mux 8 block. The Reset Mux block can be configured to cause reset or not. 10 Additionally soft or hard reset can be configured. 14 - compatible: ti,keystone-reset 18 reset control registers. 26 - ti,soft-reset: Boolean option indicating soft reset. 27 By default hard reset is used. [all …]
|
/kernel/linux/linux-5.10/drivers/infiniband/hw/i40iw/ |
D | i40iw_register.h | 38 #define I40E_GLGEN_STAT 0x000B612C /* Reset: POR */ 40 #define I40E_PFHMC_PDINV 0x000C0300 /* Reset: PFR */ 54 #define I40E_PFINT_DYN_CTLN(_INTPF) (0x00034800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */ 62 …FINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4)) /* _i=0...15 */ /* Reset: VFR */ 63 #define I40E_GLHMC_VFPDINV(_i) (0x000C8300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CO… 67 #define I40E_GLPCI_LBARCTRL 0x000BE484 /* Reset: POR */ 70 #define I40E_GLPCI_DREVID 0x0009C480 /* Reset: PCIR */ 74 #define I40E_PFPE_AEQALLOC 0x00131180 /* Reset: PFR */ 77 #define I40E_PFPE_CCQPHIGH 0x00008200 /* Reset: PFR */ 80 #define I40E_PFPE_CCQPLOW 0x00008180 /* Reset: PFR */ [all …]
|
/kernel/linux/linux-5.10/include/linux/ |
D | reset.h | 138 * to a reset controller. 139 * @dev: device to be reset by the controller 140 * @id: reset line name 147 * reset-controls. 159 * exclusive reference to a reset 161 * @dev: device to be reset by the controller 162 * @id: reset line name 165 * reset-controls returned by this function must be acquired via 180 * reset controller. 181 * @dev: device to be reset by the controller [all …]
|
D | reset-controller.h | 10 * struct reset_control_ops - reset controller driver callbacks 12 * @reset: for self-deasserting resets, does all necessary 13 * things to reset the device 14 * @assert: manually assert the reset line, if supported 15 * @deassert: manually deassert the reset line, if supported 16 * @status: return the status of the reset line, if supported 19 int (*reset)(struct reset_controller_dev *rcdev, unsigned long id); member 32 * @list: internal list of all reset lookup entries 33 * @provider: name of the reset controller device controlling this reset line 34 * @index: ID of the reset controller in the reset controller device [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/pci/ |
D | qcom,pcie.txt | 148 Definition: List of phandle and reset specifier pairs as listed 149 in reset-names property 151 - reset-names: 155 - "axi" AXI reset 156 - "ahb" AHB reset 157 - "por" POR reset 158 - "pci" PCI reset 159 - "phy" PHY reset 161 - reset-names: 165 - "core" Core reset [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/ibm/emac/ |
D | emac.h | 30 u32 mr1; /* Reset */ 33 u32 rmr; /* Reset */ 35 u32 iser; /* Reset */ 36 u32 iahr; /* Reset, R, T */ 37 u32 ialr; /* Reset, R, T */ 38 u32 vtpid; /* Reset, R, T */ 39 u32 vtci; /* Reset, R, T */ 40 u32 ptr; /* Reset, T */ 44 u32 iaht1; /* Reset, R */ 45 u32 iaht2; /* Reset, R */ [all …]
|
/kernel/linux/linux-5.10/drivers/soc/ti/ |
D | omap_prm.c | 18 #include <linux/reset-controller.h> 407 static bool _is_valid_reset(struct omap_reset_data *reset, unsigned long id) in _is_valid_reset() argument 409 if (reset->mask & BIT(id)) in _is_valid_reset() 415 static int omap_reset_get_st_bit(struct omap_reset_data *reset, in omap_reset_get_st_bit() argument 418 const struct omap_rst_map *map = reset->prm->data->rstmap; in omap_reset_get_st_bit() 433 struct omap_reset_data *reset = to_omap_reset_data(rcdev); in omap_reset_status() local 435 int st_bit = omap_reset_get_st_bit(reset, id); in omap_reset_status() 436 bool has_rstst = reset->prm->data->rstst || in omap_reset_status() 437 (reset->prm->data->flags & OMAP_PRM_HAS_RSTST); in omap_reset_status() 443 /* Check if hw reset line is asserted */ in omap_reset_status() [all …]
|