Home
last modified time | relevance | path

Searched refs:UMUL (Results 1 – 25 of 30) sorted by relevance

12

/external/swiftshader/third_party/llvm-7.0/llvm/test/Transforms/InstCombine/
Dicmp-mul-zext.ll89 ; CHECK-NEXT: [[UMUL:%.*]] = call { i16, i1 } @llvm.umul.with.overflow.i16(i16 [[A:%.*]], i16 [[…
90 ; CHECK-NEXT: [[UMUL_VALUE:%.*]] = extractvalue { i16, i1 } [[UMUL]], 0
91 ; CHECK-NEXT: [[DID_OVF:%.*]] = extractvalue { i16, i1 } [[UMUL]], 1
/external/mesa3d/src/gallium/tests/graw/vertex-shader/
Dvert-imul_hi.sh11 UMUL TEMP[0], TEMP[0], IMM[0].wwww
/external/mesa3d/src/gallium/auxiliary/tgsi/
Dtgsi_opcode_tmp.h143 OP12(UMUL)
Dtgsi_info_opcodes.h136 OPCODE(1, 2, COMP, UMUL)
/external/virglrenderer/src/gallium/auxiliary/tgsi/
Dtgsi_opcode_tmp.h171 OP12(UMUL)
/external/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.h223 UMUL, // 32bit unsigned multiplication enumerator
DAMDGPUISelLowering.cpp2799 NODE_NAME_CASE(UMUL); in getTargetNodeName()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.h316 UMUL, // 32bit unsigned multiplication enumerator
/external/swiftshader/third_party/LLVM/lib/Target/X86/
DX86ISelLowering.h240 UMUL, // LOW, HI, FLAGS = umul LHS, RHS enumerator
DX86ISelDAGToDAG.cpp1834 case X86ISD::UMUL: { in Select()
DX86ISelLowering.cpp8602 Opc == X86ISD::UMUL || in isX86LogicalCmp()
8610 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL) in isX86LogicalCmp()
8793 Cond.getOpcode() == X86ISD::UMUL) in LowerBRCOND()
10094 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS); in LowerXALUO()
10702 case X86ISD::UMUL: return "X86ISD::UMUL"; in getTargetNodeName()
12319 case X86ISD::UMUL: in computeMaskedBitsForTargetNode()
DX86InstrInfo.td214 def X86umul_flag : SDNode<"X86ISD::UMUL", SDT2ResultBinaryArithWithFlags,
/external/llvm/lib/Target/X86/
DX86ISelLowering.h349 UMUL, enumerator
DX86FastISel.cpp2742 BaseOpc = X86ISD::UMUL; CondOpc = X86::SETOr; break; in fastLowerIntrinsicCall()
2782 if (BaseOpc == X86ISD::UMUL && !ResultReg) { in fastLowerIntrinsicCall()
DX86ISelDAGToDAG.cpp2133 case X86ISD::UMUL: { in Select()
DX86ISelLowering.cpp15687 Opc == X86ISD::UMUL || in isX86LogicalCmp()
15695 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL) in isX86LogicalCmp()
15917 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break; in LowerSELECT()
16563 Cond.getOpcode() == X86ISD::UMUL) in LowerBRCOND()
16627 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break; in LowerBRCOND()
20528 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS); in LowerXALUO()
22207 case X86ISD::UMUL: return "X86ISD::UMUL"; in getTargetNodeName()
24622 case X86ISD::UMUL: in computeKnownBitsForTargetNode()
/external/pcre/dist2/src/sljit/
DsljitNativeSPARC_common.c194 #define UMUL (OPC1(0x2) | OPC3(0x0a)) macro
818 …FAIL_IF(push_inst(compiler, (op == SLJIT_LMUL_UW ? UMUL : SMUL) | D(SLJIT_R0) | S1(SLJIT_R0) | S2(… in sljit_emit_op0()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/X86/
DX86ISelLowering.h359 UMUL, enumerator
DX86FastISel.cpp2925 BaseOpc = X86ISD::UMUL; CondOpc = X86::SETOr; break; in fastLowerIntrinsicCall()
2965 if (BaseOpc == X86ISD::UMUL && !ResultReg) { in fastLowerIntrinsicCall()
DX86ISelDAGToDAG.cpp2919 case X86ISD::UMUL: { in Select()
/external/swiftshader/third_party/LLVM/lib/Target/Sparc/
DSparcInstrInfo.td489 defm UMUL : F3_12np<"umul", 0b001010>;
/external/mesa3d/src/mesa/state_tracker/
Dst_glsl_to_tgsi.cpp700 case7(MUL, MUL, UMUL, UMUL, DMUL, U64MUL, U64MUL); in get_opcode()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Sparc/
DSparcInstrInfo.td741 defm UMUL : F3_12<"umul", 0b001010, umullohi, IntRegs, i32, simm13Op, IIC_iu_umul>;
/external/llvm/lib/Target/Sparc/
DSparcInstrInfo.td737 defm UMUL : F3_12np<"umul", 0b001010, IIC_iu_umul>;
/external/mesa3d/src/gallium/drivers/nouveau/codegen/
Dnv50_ir_from_tgsi.cpp886 NV50_IR_OPCODE_CASE(UMUL, MUL); in translateOpcode()

12