Home
last modified time | relevance | path

Searched refs:vhsub (Results 1 – 19 of 19) sorted by relevance

/external/llvm/test/MC/ARM/
Dneon-sub-encoding.s73 @ CHECK: vhsub.s8 d16, d16, d17 @ encoding: [0xa1,0x02,0x40,0xf2]
74 vhsub.s8 d16, d16, d17
75 @ CHECK: vhsub.s16 d16, d16, d17 @ encoding: [0xa1,0x02,0x50,0xf2]
76 vhsub.s16 d16, d16, d17
77 @ CHECK: vhsub.s32 d16, d16, d17 @ encoding: [0xa1,0x02,0x60,0xf2]
78 vhsub.s32 d16, d16, d17
79 @ CHECK: vhsub.u8 d16, d16, d17 @ encoding: [0xa1,0x02,0x40,0xf3]
80 vhsub.u8 d16, d16, d17
81 @ CHECK: vhsub.u16 d16, d16, d17 @ encoding: [0xa1,0x02,0x50,0xf3]
82 vhsub.u16 d16, d16, d17
[all …]
/external/swiftshader/third_party/LLVM/test/MC/ARM/
Dneon-sub-encoding.s47 @ CHECK: vhsub.s8 d16, d16, d17 @ encoding: [0xa1,0x02,0x40,0xf2]
48 vhsub.s8 d16, d16, d17
49 @ CHECK: vhsub.s16 d16, d16, d17 @ encoding: [0xa1,0x02,0x50,0xf2]
50 vhsub.s16 d16, d16, d17
51 @ CHECK: vhsub.s32 d16, d16, d17 @ encoding: [0xa1,0x02,0x60,0xf2]
52 vhsub.s32 d16, d16, d17
53 @ CHECK: vhsub.u8 d16, d16, d17 @ encoding: [0xa1,0x02,0x40,0xf3]
54 vhsub.u8 d16, d16, d17
55 @ CHECK: vhsub.u16 d16, d16, d17 @ encoding: [0xa1,0x02,0x50,0xf3]
56 vhsub.u16 d16, d16, d17
[all …]
/external/swiftshader/third_party/LLVM/test/CodeGen/ARM/
Dvhsub.ll5 ;CHECK: vhsub.s8
14 ;CHECK: vhsub.s16
23 ;CHECK: vhsub.s32
32 ;CHECK: vhsub.u8
41 ;CHECK: vhsub.u16
50 ;CHECK: vhsub.u32
59 ;CHECK: vhsub.s8
68 ;CHECK: vhsub.s16
77 ;CHECK: vhsub.s32
86 ;CHECK: vhsub.u8
[all …]
/external/llvm/test/CodeGen/ARM/
Dvhsub.ll5 ;CHECK: vhsub.s8
14 ;CHECK: vhsub.s16
23 ;CHECK: vhsub.s32
32 ;CHECK: vhsub.u8
41 ;CHECK: vhsub.u16
50 ;CHECK: vhsub.u32
59 ;CHECK: vhsub.s8
68 ;CHECK: vhsub.s16
77 ;CHECK: vhsub.s32
86 ;CHECK: vhsub.u8
[all …]
/external/arm-neon-tests/
Dref_vhsub.c26 #define INSN_NAME vhsub
DAndroid.mk36 vhadd vrhadd vhsub vsubl vsubw vsubhn vrsubhn vmvn vqmovn \
DMakefile.gcc57 vhadd vrhadd vhsub vsubl vsubw vsubhn vrsubhn vmvn vqmovn \
DMakefile51 vhadd vrhadd vhsub vsubl vsubw vsubhn vrsubhn vmvn vqmovn \
/external/libhevc/common/arm/
Dihevc_intra_pred_luma_vert.s196 vhsub.u8 q13, q13, q11 @(src[2nt-1-row] - src[2nt])>>1
332 vhsub.u8 d26, d26, d22 @(src[2nt-1-row] - src[2nt])>>1
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/
Dneon.txt1557 # CHECK: vhsub.s8 d16, d16, d17
1559 # CHECK: vhsub.s16 d16, d16, d17
1561 # CHECK: vhsub.s32 d16, d16, d17
1563 # CHECK: vhsub.u8 d16, d16, d17
1565 # CHECK: vhsub.u16 d16, d16, d17
1567 # CHECK: vhsub.u32 d16, d16, d17
1569 # CHECK: vhsub.s8 q8, q8, q9
1571 # CHECK: vhsub.s16 q8, q8, q9
1573 # CHECK: vhsub.s32 q8, q8, q9
/external/llvm/test/MC/Disassembler/ARM/
Dneon.txt1557 # CHECK: vhsub.s8 d16, d16, d17
1559 # CHECK: vhsub.s16 d16, d16, d17
1561 # CHECK: vhsub.s32 d16, d16, d17
1563 # CHECK: vhsub.u8 d16, d16, d17
1565 # CHECK: vhsub.u16 d16, d16, d17
1567 # CHECK: vhsub.u32 d16, d16, d17
1569 # CHECK: vhsub.s8 q8, q8, q9
1571 # CHECK: vhsub.s16 q8, q8, q9
1573 # CHECK: vhsub.s32 q8, q8, q9
/external/vixl/src/aarch32/
Dassembler-aarch32.h4449 void vhsub(
4451 void vhsub(DataType dt, DRegister rd, DRegister rn, DRegister rm) { in vhsub() function
4452 vhsub(al, dt, rd, rn, rm); in vhsub()
4455 void vhsub(
4457 void vhsub(DataType dt, QRegister rd, QRegister rn, QRegister rm) { in vhsub() function
4458 vhsub(al, dt, rd, rn, rm); in vhsub()
Ddisasm-aarch32.h1719 void vhsub(
1722 void vhsub(
Dassembler-aarch32.cc16750 void Assembler::vhsub( in vhsub() function in vixl::aarch32::Assembler
16777 Delegate(kVhsub, &Assembler::vhsub, cond, dt, rd, rn, rm); in vhsub()
16780 void Assembler::vhsub( in vhsub() function in vixl::aarch32::Assembler
16807 Delegate(kVhsub, &Assembler::vhsub, cond, dt, rd, rn, rm); in vhsub()
Ddisasm-aarch32.cc4914 void Disassembler::vhsub( in vhsub() function in vixl::aarch32::Disassembler
4925 void Disassembler::vhsub( in vhsub() function in vixl::aarch32::Disassembler
25370 vhsub(CurrentCond(), in DecodeT32()
25401 vhsub(CurrentCond(), in DecodeT32()
38790 vhsub(al, dt, DRegister(rd), DRegister(rn), DRegister(rm)); in DecodeA32()
38817 vhsub(al, dt, QRegister(rd), QRegister(rn), QRegister(rm)); in DecodeA32()
Dmacro-assembler-aarch32.h7141 vhsub(cond, dt, rd, rn, rm); in Vhsub()
7156 vhsub(cond, dt, rd, rn, rm); in Vhsub()
/external/clang/include/clang/Basic/
Darm_neon.td545 def VHSUB : SInst<"vhsub", "ddd", "csiUcUsUiQcQsQiQUcQUsQUi">;
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMInstrNEON.td3642 "vhsub", "s", int_arm_neon_vhsubs, 0>;
3645 "vhsub", "u", int_arm_neon_vhsubu, 0>;
/external/llvm/lib/Target/ARM/
DARMInstrNEON.td4685 "vhsub", "s", int_arm_neon_vhsubs, 0>;
4688 "vhsub", "u", int_arm_neon_vhsubu, 0>;